blob: ec08fda547a36d6d45de268b558076930abbcc6c [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Sascha Hauerb75c0152011-04-19 08:33:45 +02002/*
3 * Copyright (C) 2010-2011 Canonical Ltd <jeremy.kerr@canonical.com>
4 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
5 *
Sascha Hauerb75c0152011-04-19 08:33:45 +02006 * Gated clock implementation
7 */
8
9#include <linux/clk-provider.h>
10#include <linux/module.h>
11#include <linux/slab.h>
12#include <linux/io.h>
13#include <linux/err.h>
14#include <linux/string.h>
Fabio Estevamd7b8c032013-03-25 09:20:35 -030015#include "clk.h"
Sascha Hauerb75c0152011-04-19 08:33:45 +020016
17/**
18 * DOC: basic gatable clock which can gate and ungate it's ouput
19 *
20 * Traits of this clock:
21 * prepare - clk_(un)prepare only ensures parent is (un)prepared
22 * enable - clk_enable and clk_disable are functional & control gating
23 * rate - inherits rate from parent. No clk_set_rate support
24 * parent - fixed parent. No clk_set_parent support
25 */
26
Shawn Guo54ee1472014-04-18 15:55:16 +080027struct clk_gate2 {
28 struct clk_hw hw;
29 void __iomem *reg;
30 u8 bit_idx;
Stefan Agner45682922016-03-09 18:16:47 -080031 u8 cgr_val;
Shawn Guo54ee1472014-04-18 15:55:16 +080032 u8 flags;
33 spinlock_t *lock;
Shawn Guof9f28cd2014-04-19 10:58:22 +080034 unsigned int *share_count;
Shawn Guo54ee1472014-04-18 15:55:16 +080035};
36
37#define to_clk_gate2(_hw) container_of(_hw, struct clk_gate2, hw)
Sascha Hauerb75c0152011-04-19 08:33:45 +020038
39static int clk_gate2_enable(struct clk_hw *hw)
40{
Shawn Guo54ee1472014-04-18 15:55:16 +080041 struct clk_gate2 *gate = to_clk_gate2(hw);
Sascha Hauerb75c0152011-04-19 08:33:45 +020042 u32 reg;
43 unsigned long flags = 0;
44
Shawn Guo94b5c022014-04-18 16:07:44 +080045 spin_lock_irqsave(gate->lock, flags);
Sascha Hauerb75c0152011-04-19 08:33:45 +020046
Shawn Guof9f28cd2014-04-19 10:58:22 +080047 if (gate->share_count && (*gate->share_count)++ > 0)
48 goto out;
49
Sascha Hauerb75c0152011-04-19 08:33:45 +020050 reg = readl(gate->reg);
Stefan Agner45682922016-03-09 18:16:47 -080051 reg &= ~(3 << gate->bit_idx);
52 reg |= gate->cgr_val << gate->bit_idx;
Sascha Hauerb75c0152011-04-19 08:33:45 +020053 writel(reg, gate->reg);
54
Shawn Guof9f28cd2014-04-19 10:58:22 +080055out:
Shawn Guo94b5c022014-04-18 16:07:44 +080056 spin_unlock_irqrestore(gate->lock, flags);
Sascha Hauerb75c0152011-04-19 08:33:45 +020057
58 return 0;
59}
60
61static void clk_gate2_disable(struct clk_hw *hw)
62{
Shawn Guo54ee1472014-04-18 15:55:16 +080063 struct clk_gate2 *gate = to_clk_gate2(hw);
Sascha Hauerb75c0152011-04-19 08:33:45 +020064 u32 reg;
65 unsigned long flags = 0;
66
Shawn Guo94b5c022014-04-18 16:07:44 +080067 spin_lock_irqsave(gate->lock, flags);
Sascha Hauerb75c0152011-04-19 08:33:45 +020068
Shawn Guo63288b72014-07-07 10:53:51 +080069 if (gate->share_count) {
70 if (WARN_ON(*gate->share_count == 0))
71 goto out;
72 else if (--(*gate->share_count) > 0)
73 goto out;
74 }
Shawn Guof9f28cd2014-04-19 10:58:22 +080075
Sascha Hauerb75c0152011-04-19 08:33:45 +020076 reg = readl(gate->reg);
77 reg &= ~(3 << gate->bit_idx);
78 writel(reg, gate->reg);
79
Shawn Guof9f28cd2014-04-19 10:58:22 +080080out:
Shawn Guo94b5c022014-04-18 16:07:44 +080081 spin_unlock_irqrestore(gate->lock, flags);
Sascha Hauerb75c0152011-04-19 08:33:45 +020082}
83
Shawn Guo63288b72014-07-07 10:53:51 +080084static int clk_gate2_reg_is_enabled(void __iomem *reg, u8 bit_idx)
Sascha Hauerb75c0152011-04-19 08:33:45 +020085{
Shawn Guo63288b72014-07-07 10:53:51 +080086 u32 val = readl(reg);
Sascha Hauerb75c0152011-04-19 08:33:45 +020087
Shawn Guo63288b72014-07-07 10:53:51 +080088 if (((val >> bit_idx) & 1) == 1)
Sascha Hauerb75c0152011-04-19 08:33:45 +020089 return 1;
90
91 return 0;
92}
93
Shawn Guo63288b72014-07-07 10:53:51 +080094static int clk_gate2_is_enabled(struct clk_hw *hw)
95{
96 struct clk_gate2 *gate = to_clk_gate2(hw);
97
Anson Huang3d27bc52014-12-10 17:51:42 +080098 return clk_gate2_reg_is_enabled(gate->reg, gate->bit_idx);
99}
100
101static void clk_gate2_disable_unused(struct clk_hw *hw)
102{
103 struct clk_gate2 *gate = to_clk_gate2(hw);
104 unsigned long flags = 0;
105 u32 reg;
106
107 spin_lock_irqsave(gate->lock, flags);
108
109 if (!gate->share_count || *gate->share_count == 0) {
110 reg = readl(gate->reg);
111 reg &= ~(3 << gate->bit_idx);
112 writel(reg, gate->reg);
113 }
114
115 spin_unlock_irqrestore(gate->lock, flags);
Shawn Guo63288b72014-07-07 10:53:51 +0800116}
117
Bhumika Goyalfa1da982017-08-22 18:48:29 +0530118static const struct clk_ops clk_gate2_ops = {
Sascha Hauerb75c0152011-04-19 08:33:45 +0200119 .enable = clk_gate2_enable,
120 .disable = clk_gate2_disable,
Anson Huang3d27bc52014-12-10 17:51:42 +0800121 .disable_unused = clk_gate2_disable_unused,
Sascha Hauerb75c0152011-04-19 08:33:45 +0200122 .is_enabled = clk_gate2_is_enabled,
123};
124
125struct clk *clk_register_gate2(struct device *dev, const char *name,
126 const char *parent_name, unsigned long flags,
Stefan Agner45682922016-03-09 18:16:47 -0800127 void __iomem *reg, u8 bit_idx, u8 cgr_val,
Shawn Guof9f28cd2014-04-19 10:58:22 +0800128 u8 clk_gate2_flags, spinlock_t *lock,
129 unsigned int *share_count)
Sascha Hauerb75c0152011-04-19 08:33:45 +0200130{
Shawn Guo54ee1472014-04-18 15:55:16 +0800131 struct clk_gate2 *gate;
Sascha Hauerb75c0152011-04-19 08:33:45 +0200132 struct clk *clk;
133 struct clk_init_data init;
134
Shawn Guo54ee1472014-04-18 15:55:16 +0800135 gate = kzalloc(sizeof(struct clk_gate2), GFP_KERNEL);
Sascha Hauerb75c0152011-04-19 08:33:45 +0200136 if (!gate)
137 return ERR_PTR(-ENOMEM);
138
Shawn Guo54ee1472014-04-18 15:55:16 +0800139 /* struct clk_gate2 assignments */
Sascha Hauerb75c0152011-04-19 08:33:45 +0200140 gate->reg = reg;
141 gate->bit_idx = bit_idx;
Stefan Agner45682922016-03-09 18:16:47 -0800142 gate->cgr_val = cgr_val;
Sascha Hauerb75c0152011-04-19 08:33:45 +0200143 gate->flags = clk_gate2_flags;
144 gate->lock = lock;
Shawn Guof9f28cd2014-04-19 10:58:22 +0800145 gate->share_count = share_count;
Sascha Hauerb75c0152011-04-19 08:33:45 +0200146
147 init.name = name;
148 init.ops = &clk_gate2_ops;
149 init.flags = flags;
150 init.parent_names = parent_name ? &parent_name : NULL;
151 init.num_parents = parent_name ? 1 : 0;
152
153 gate->hw.init = &init;
154
155 clk = clk_register(dev, &gate->hw);
156 if (IS_ERR(clk))
Wei Yongjunecf026d2012-10-25 23:02:18 +0800157 kfree(gate);
Sascha Hauerb75c0152011-04-19 08:33:45 +0200158
159 return clk;
160}