blob: 0b29e58f288e81b189a25306f76089ab832c9633 [file] [log] [blame]
Thomas Gleixner457c8992019-05-19 13:08:55 +01001// SPDX-License-Identifier: GPL-2.0-only
Joe Perchesc767a542012-05-21 19:50:07 -07002#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
3
Alok Katariabfc0f592008-07-01 11:43:24 -07004#include <linux/kernel.h>
Alok Kataria0ef95532008-07-01 11:43:18 -07005#include <linux/sched.h>
Ingo Molnare6017572017-02-01 16:36:40 +01006#include <linux/sched/clock.h>
Alok Kataria0ef95532008-07-01 11:43:18 -07007#include <linux/init.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -04008#include <linux/export.h>
Alok Kataria0ef95532008-07-01 11:43:18 -07009#include <linux/timer.h>
Alok Katariabfc0f592008-07-01 11:43:24 -070010#include <linux/acpi_pmtmr.h>
Alok Kataria2dbe06fa2008-07-01 11:43:31 -070011#include <linux/cpufreq.h>
Alok Kataria8fbbc4b2008-07-01 11:43:34 -070012#include <linux/delay.h>
13#include <linux/clocksource.h>
14#include <linux/percpu.h>
Arnd Bergmann08604bd2009-06-16 15:31:12 -070015#include <linux/timex.h>
Peter Zijlstra10b033d2013-11-28 19:01:40 +010016#include <linux/static_key.h>
Alok Katariabfc0f592008-07-01 11:43:24 -070017
18#include <asm/hpet.h>
Alok Kataria8fbbc4b2008-07-01 11:43:34 -070019#include <asm/timer.h>
20#include <asm/vgtod.h>
21#include <asm/time.h>
22#include <asm/delay.h>
Alok Kataria88b094f2008-10-27 10:41:46 -070023#include <asm/hypervisor.h>
Thomas Gleixner08047c42009-08-20 16:27:41 +020024#include <asm/nmi.h>
Thomas Gleixner2d826402009-08-20 17:06:25 +020025#include <asm/x86_init.h>
David Woodhouse03da3ff2015-09-16 14:10:03 +010026#include <asm/geode.h>
Nicolai Stange6731b0d2016-07-14 17:22:55 +020027#include <asm/apic.h>
Prarit Bhargava655e52d2016-09-19 08:51:40 -040028#include <asm/intel-family.h>
Peter Zijlstra30c7e5b2017-12-22 10:20:11 +010029#include <asm/i8259.h>
Mike Travis2647c432018-10-02 13:01:46 -050030#include <asm/uv/uv.h>
Alok Kataria0ef95532008-07-01 11:43:18 -070031
Ingo Molnarf24ade3a2009-03-10 19:02:30 +010032unsigned int __read_mostly cpu_khz; /* TSC clocks / usec, not used here */
Alok Kataria0ef95532008-07-01 11:43:18 -070033EXPORT_SYMBOL(cpu_khz);
Ingo Molnarf24ade3a2009-03-10 19:02:30 +010034
35unsigned int __read_mostly tsc_khz;
Alok Kataria0ef95532008-07-01 11:43:18 -070036EXPORT_SYMBOL(tsc_khz);
37
Pavel Tatashincf7a63e2018-07-19 16:55:38 -040038#define KHZ 1000
39
Alok Kataria0ef95532008-07-01 11:43:18 -070040/*
41 * TSC can be unstable due to cpufreq or due to unsynced TSCs
42 */
Ingo Molnarf24ade3a2009-03-10 19:02:30 +010043static int __read_mostly tsc_unstable;
Alok Kataria0ef95532008-07-01 11:43:18 -070044
Peter Zijlstra3bbfafb2015-07-24 16:34:32 +020045static DEFINE_STATIC_KEY_FALSE(__use_tsc);
Peter Zijlstra10b033d2013-11-28 19:01:40 +010046
Suresh Siddha28a00182011-11-04 15:42:17 -070047int tsc_clocksource_reliable;
Peter Zijlstra57c67da2013-11-29 15:39:25 +010048
Christopher S. Hallf9677e02016-02-29 06:33:47 -080049static u32 art_to_tsc_numerator;
50static u32 art_to_tsc_denominator;
51static u64 art_to_tsc_offset;
52struct clocksource *art_related_clocksource;
53
Peter Zijlstra20d1c862013-11-29 15:40:29 +010054struct cyc2ns {
Peter Zijlstra59eaef72017-05-02 13:22:07 +020055 struct cyc2ns_data data[2]; /* 0 + 2*16 = 32 */
56 seqcount_t seq; /* 32 + 4 = 36 */
57
58}; /* fits one cacheline */
Peter Zijlstra20d1c862013-11-29 15:40:29 +010059
60static DEFINE_PER_CPU_ALIGNED(struct cyc2ns, cyc2ns);
61
Peter Zijlstra4907c682018-10-11 12:38:26 +020062void __always_inline cyc2ns_read_begin(struct cyc2ns_data *data)
Peter Zijlstra20d1c862013-11-29 15:40:29 +010063{
Peter Zijlstra59eaef72017-05-02 13:22:07 +020064 int seq, idx;
Peter Zijlstra20d1c862013-11-29 15:40:29 +010065
Peter Zijlstra59eaef72017-05-02 13:22:07 +020066 preempt_disable_notrace();
Peter Zijlstra20d1c862013-11-29 15:40:29 +010067
Peter Zijlstra59eaef72017-05-02 13:22:07 +020068 do {
69 seq = this_cpu_read(cyc2ns.seq.sequence);
70 idx = seq & 1;
Peter Zijlstra20d1c862013-11-29 15:40:29 +010071
Peter Zijlstra59eaef72017-05-02 13:22:07 +020072 data->cyc2ns_offset = this_cpu_read(cyc2ns.data[idx].cyc2ns_offset);
73 data->cyc2ns_mul = this_cpu_read(cyc2ns.data[idx].cyc2ns_mul);
74 data->cyc2ns_shift = this_cpu_read(cyc2ns.data[idx].cyc2ns_shift);
75
76 } while (unlikely(seq != this_cpu_read(cyc2ns.seq.sequence)));
Peter Zijlstra20d1c862013-11-29 15:40:29 +010077}
78
Peter Zijlstra4907c682018-10-11 12:38:26 +020079void __always_inline cyc2ns_read_end(void)
Peter Zijlstra20d1c862013-11-29 15:40:29 +010080{
Peter Zijlstra59eaef72017-05-02 13:22:07 +020081 preempt_enable_notrace();
Peter Zijlstra20d1c862013-11-29 15:40:29 +010082}
83
84/*
85 * Accelerators for sched_clock()
Peter Zijlstra57c67da2013-11-29 15:39:25 +010086 * convert from cycles(64bits) => nanoseconds (64bits)
87 * basic equation:
88 * ns = cycles / (freq / ns_per_sec)
89 * ns = cycles * (ns_per_sec / freq)
90 * ns = cycles * (10^9 / (cpu_khz * 10^3))
91 * ns = cycles * (10^6 / cpu_khz)
92 *
93 * Then we use scaling math (suggested by george@mvista.com) to get:
94 * ns = cycles * (10^6 * SC / cpu_khz) / SC
95 * ns = cycles * cyc2ns_scale / SC
96 *
97 * And since SC is a constant power of two, we can convert the div
Adrian Hunterb20112e2015-08-21 12:05:18 +030098 * into a shift. The larger SC is, the more accurate the conversion, but
99 * cyc2ns_scale needs to be a 32-bit value so that 32-bit multiplication
100 * (64-bit result) can be used.
Peter Zijlstra57c67da2013-11-29 15:39:25 +0100101 *
Adrian Hunterb20112e2015-08-21 12:05:18 +0300102 * We can use khz divisor instead of mhz to keep a better precision.
Peter Zijlstra57c67da2013-11-29 15:39:25 +0100103 * (mathieu.desnoyers@polymtl.ca)
104 *
105 * -johnstul@us.ibm.com "math is hard, lets go shopping!"
106 */
107
Peter Zijlstra4907c682018-10-11 12:38:26 +0200108static __always_inline unsigned long long cycles_2_ns(unsigned long long cyc)
Peter Zijlstra57c67da2013-11-29 15:39:25 +0100109{
Peter Zijlstra59eaef72017-05-02 13:22:07 +0200110 struct cyc2ns_data data;
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100111 unsigned long long ns;
112
Peter Zijlstra59eaef72017-05-02 13:22:07 +0200113 cyc2ns_read_begin(&data);
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100114
Peter Zijlstra59eaef72017-05-02 13:22:07 +0200115 ns = data.cyc2ns_offset;
116 ns += mul_u64_u32_shr(cyc, data.cyc2ns_mul, data.cyc2ns_shift);
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100117
Peter Zijlstra59eaef72017-05-02 13:22:07 +0200118 cyc2ns_read_end();
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100119
Peter Zijlstra57c67da2013-11-29 15:39:25 +0100120 return ns;
121}
122
Pavel Tatashine2a9ca22018-07-19 16:55:39 -0400123static void __set_cyc2ns_scale(unsigned long khz, int cpu, unsigned long long tsc_now)
Peter Zijlstra57c67da2013-11-29 15:39:25 +0100124{
Peter Zijlstra615cd032017-05-05 09:55:01 +0200125 unsigned long long ns_now;
Peter Zijlstra59eaef72017-05-02 13:22:07 +0200126 struct cyc2ns_data data;
127 struct cyc2ns *c2n;
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100128
Peter Zijlstra57c67da2013-11-29 15:39:25 +0100129 ns_now = cycles_2_ns(tsc_now);
130
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100131 /*
132 * Compute a new multiplier as per the above comment and ensure our
133 * time function is continuous; see the comment near struct
134 * cyc2ns_data.
135 */
Peter Zijlstra59eaef72017-05-02 13:22:07 +0200136 clocks_calc_mult_shift(&data.cyc2ns_mul, &data.cyc2ns_shift, khz,
Adrian Hunterb20112e2015-08-21 12:05:18 +0300137 NSEC_PER_MSEC, 0);
138
Adrian Hunterb9511cd2015-10-16 16:24:05 +0300139 /*
140 * cyc2ns_shift is exported via arch_perf_update_userpage() where it is
141 * not expected to be greater than 31 due to the original published
142 * conversion algorithm shifting a 32-bit value (now specifies a 64-bit
143 * value) - refer perf_event_mmap_page documentation in perf_event.h.
144 */
Peter Zijlstra59eaef72017-05-02 13:22:07 +0200145 if (data.cyc2ns_shift == 32) {
146 data.cyc2ns_shift = 31;
147 data.cyc2ns_mul >>= 1;
Adrian Hunterb9511cd2015-10-16 16:24:05 +0300148 }
149
Peter Zijlstra59eaef72017-05-02 13:22:07 +0200150 data.cyc2ns_offset = ns_now -
151 mul_u64_u32_shr(tsc_now, data.cyc2ns_mul, data.cyc2ns_shift);
Peter Zijlstra57c67da2013-11-29 15:39:25 +0100152
Peter Zijlstra59eaef72017-05-02 13:22:07 +0200153 c2n = per_cpu_ptr(&cyc2ns, cpu);
154
155 raw_write_seqcount_latch(&c2n->seq);
156 c2n->data[0] = data;
157 raw_write_seqcount_latch(&c2n->seq);
158 c2n->data[1] = data;
Pavel Tatashine2a9ca22018-07-19 16:55:39 -0400159}
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100160
Pavel Tatashine2a9ca22018-07-19 16:55:39 -0400161static void set_cyc2ns_scale(unsigned long khz, int cpu, unsigned long long tsc_now)
162{
163 unsigned long flags;
164
165 local_irq_save(flags);
166 sched_clock_idle_sleep_event();
167
168 if (khz)
169 __set_cyc2ns_scale(khz, cpu, tsc_now);
170
Peter Zijlstraac1e8432017-04-21 12:26:23 +0200171 sched_clock_idle_wakeup_event();
Peter Zijlstra57c67da2013-11-29 15:39:25 +0100172 local_irq_restore(flags);
173}
Peter Zijlstra615cd032017-05-05 09:55:01 +0200174
Alok Kataria0ef95532008-07-01 11:43:18 -0700175/*
Pavel Tatashine2a9ca22018-07-19 16:55:39 -0400176 * Initialize cyc2ns for boot cpu
177 */
178static void __init cyc2ns_init_boot_cpu(void)
179{
180 struct cyc2ns *c2n = this_cpu_ptr(&cyc2ns);
181
182 seqcount_init(&c2n->seq);
183 __set_cyc2ns_scale(tsc_khz, smp_processor_id(), rdtsc());
184}
185
186/*
Dou Liyang608008a2018-07-30 15:54:20 +0800187 * Secondary CPUs do not run through tsc_init(), so set up
Pavel Tatashine2a9ca22018-07-19 16:55:39 -0400188 * all the scale factors for all CPUs, assuming the same
Rafael J. Wysockic208ac82019-04-18 16:11:37 +0200189 * speed as the bootup CPU.
Pavel Tatashine2a9ca22018-07-19 16:55:39 -0400190 */
191static void __init cyc2ns_init_secondary_cpus(void)
192{
193 unsigned int cpu, this_cpu = smp_processor_id();
194 struct cyc2ns *c2n = this_cpu_ptr(&cyc2ns);
195 struct cyc2ns_data *data = c2n->data;
196
197 for_each_possible_cpu(cpu) {
198 if (cpu != this_cpu) {
199 seqcount_init(&c2n->seq);
200 c2n = per_cpu_ptr(&cyc2ns, cpu);
201 c2n->data[0] = data[0];
202 c2n->data[1] = data[1];
203 }
204 }
205}
206
207/*
Alok Kataria0ef95532008-07-01 11:43:18 -0700208 * Scheduler clock - returns current time in nanosec units.
209 */
210u64 native_sched_clock(void)
211{
Peter Zijlstra3bbfafb2015-07-24 16:34:32 +0200212 if (static_branch_likely(&__use_tsc)) {
213 u64 tsc_now = rdtsc();
214
215 /* return the value in ns */
216 return cycles_2_ns(tsc_now);
217 }
Alok Kataria0ef95532008-07-01 11:43:18 -0700218
219 /*
220 * Fall back to jiffies if there's no TSC available:
221 * ( But note that we still use it if the TSC is marked
222 * unstable. We do this because unlike Time Of Day,
223 * the scheduler clock tolerates small errors and it's
224 * very important for it to be as fast as the platform
Daniel Mack3ad2f3fb2010-02-03 08:01:28 +0800225 * can achieve it. )
Alok Kataria0ef95532008-07-01 11:43:18 -0700226 */
Alok Kataria0ef95532008-07-01 11:43:18 -0700227
Peter Zijlstra3bbfafb2015-07-24 16:34:32 +0200228 /* No locking but a rare wrong value is not a big deal: */
229 return (jiffies_64 - INITIAL_JIFFIES) * (1000000000 / HZ);
Alok Kataria0ef95532008-07-01 11:43:18 -0700230}
231
Andi Kleena94cab22015-05-10 12:22:39 -0700232/*
233 * Generate a sched_clock if you already have a TSC value.
234 */
235u64 native_sched_clock_from_tsc(u64 tsc)
236{
237 return cycles_2_ns(tsc);
238}
239
Alok Kataria0ef95532008-07-01 11:43:18 -0700240/* We need to define a real function for sched_clock, to override the
241 weak default version */
242#ifdef CONFIG_PARAVIRT
243unsigned long long sched_clock(void)
244{
245 return paravirt_sched_clock();
246}
Peter Zijlstraf94c8d12017-03-01 15:53:38 +0100247
Peter Zijlstra698eff62017-03-17 12:48:18 +0100248bool using_native_sched_clock(void)
Peter Zijlstraf94c8d12017-03-01 15:53:38 +0100249{
Juergen Gross5c835112018-08-28 09:40:19 +0200250 return pv_ops.time.sched_clock == native_sched_clock;
Peter Zijlstraf94c8d12017-03-01 15:53:38 +0100251}
Alok Kataria0ef95532008-07-01 11:43:18 -0700252#else
253unsigned long long
254sched_clock(void) __attribute__((alias("native_sched_clock")));
Peter Zijlstraf94c8d12017-03-01 15:53:38 +0100255
Peter Zijlstra698eff62017-03-17 12:48:18 +0100256bool using_native_sched_clock(void) { return true; }
Alok Kataria0ef95532008-07-01 11:43:18 -0700257#endif
258
259int check_tsc_unstable(void)
260{
261 return tsc_unstable;
262}
263EXPORT_SYMBOL_GPL(check_tsc_unstable);
264
265#ifdef CONFIG_X86_TSC
266int __init notsc_setup(char *str)
267{
Pavel Tatashinfe9af812018-07-19 16:55:30 -0400268 mark_tsc_unstable("boot parameter notsc");
Alok Kataria0ef95532008-07-01 11:43:18 -0700269 return 1;
270}
271#else
272/*
273 * disable flag for tsc. Takes effect by clearing the TSC cpu flag
274 * in cpu/common.c
275 */
276int __init notsc_setup(char *str)
277{
278 setup_clear_cpu_cap(X86_FEATURE_TSC);
279 return 1;
280}
281#endif
282
283__setup("notsc", notsc_setup);
Alok Katariabfc0f592008-07-01 11:43:24 -0700284
Venkatesh Pallipadie82b8e42010-10-04 17:03:20 -0700285static int no_sched_irq_time;
Juri Lelli0f0b7e1c2019-03-07 13:09:13 +0100286static int no_tsc_watchdog;
Venkatesh Pallipadie82b8e42010-10-04 17:03:20 -0700287
Alok Kataria395628e2008-10-24 17:22:01 -0700288static int __init tsc_setup(char *str)
289{
290 if (!strcmp(str, "reliable"))
291 tsc_clocksource_reliable = 1;
Venkatesh Pallipadie82b8e42010-10-04 17:03:20 -0700292 if (!strncmp(str, "noirqtime", 9))
293 no_sched_irq_time = 1;
Peter Zijlstra8309f862017-04-13 14:56:44 +0200294 if (!strcmp(str, "unstable"))
295 mark_tsc_unstable("boot parameter");
Juri Lelli0f0b7e1c2019-03-07 13:09:13 +0100296 if (!strcmp(str, "nowatchdog"))
297 no_tsc_watchdog = 1;
Alok Kataria395628e2008-10-24 17:22:01 -0700298 return 1;
299}
300
301__setup("tsc=", tsc_setup);
302
Daniel Vaceka786ef12018-11-05 18:10:40 +0100303#define MAX_RETRIES 5
304#define TSC_DEFAULT_THRESHOLD 0x20000
Alok Katariabfc0f592008-07-01 11:43:24 -0700305
306/*
Daniel Vaceka786ef12018-11-05 18:10:40 +0100307 * Read TSC and the reference counters. Take care of any disturbances
Alok Katariabfc0f592008-07-01 11:43:24 -0700308 */
Thomas Gleixner827014b2008-09-04 15:18:53 +0000309static u64 tsc_read_refs(u64 *p, int hpet)
Alok Katariabfc0f592008-07-01 11:43:24 -0700310{
311 u64 t1, t2;
Daniel Vaceka786ef12018-11-05 18:10:40 +0100312 u64 thresh = tsc_khz ? tsc_khz >> 5 : TSC_DEFAULT_THRESHOLD;
Alok Katariabfc0f592008-07-01 11:43:24 -0700313 int i;
314
315 for (i = 0; i < MAX_RETRIES; i++) {
316 t1 = get_cycles();
317 if (hpet)
Thomas Gleixner827014b2008-09-04 15:18:53 +0000318 *p = hpet_readl(HPET_COUNTER) & 0xFFFFFFFF;
Alok Katariabfc0f592008-07-01 11:43:24 -0700319 else
Thomas Gleixner827014b2008-09-04 15:18:53 +0000320 *p = acpi_pm_read_early();
Alok Katariabfc0f592008-07-01 11:43:24 -0700321 t2 = get_cycles();
Daniel Vaceka786ef12018-11-05 18:10:40 +0100322 if ((t2 - t1) < thresh)
Alok Katariabfc0f592008-07-01 11:43:24 -0700323 return t2;
324 }
325 return ULLONG_MAX;
326}
327
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700328/*
Thomas Gleixnerd683ef72008-09-04 15:18:48 +0000329 * Calculate the TSC frequency from HPET reference
330 */
331static unsigned long calc_hpet_ref(u64 deltatsc, u64 hpet1, u64 hpet2)
332{
333 u64 tmp;
334
335 if (hpet2 < hpet1)
336 hpet2 += 0x100000000ULL;
337 hpet2 -= hpet1;
338 tmp = ((u64)hpet2 * hpet_readl(HPET_PERIOD));
339 do_div(tmp, 1000000);
Xiaoming Gaod3878e162018-04-13 17:48:08 +0800340 deltatsc = div64_u64(deltatsc, tmp);
Thomas Gleixnerd683ef72008-09-04 15:18:48 +0000341
342 return (unsigned long) deltatsc;
343}
344
345/*
346 * Calculate the TSC frequency from PMTimer reference
347 */
348static unsigned long calc_pmtimer_ref(u64 deltatsc, u64 pm1, u64 pm2)
349{
350 u64 tmp;
351
352 if (!pm1 && !pm2)
353 return ULONG_MAX;
354
355 if (pm2 < pm1)
356 pm2 += (u64)ACPI_PM_OVRRUN;
357 pm2 -= pm1;
358 tmp = pm2 * 1000000000LL;
359 do_div(tmp, PMTMR_TICKS_PER_SEC);
360 do_div(deltatsc, tmp);
361
362 return (unsigned long) deltatsc;
363}
364
Thomas Gleixnera977c402008-09-04 15:18:59 +0000365#define CAL_MS 10
Deepak Saxenab7743972011-11-01 14:25:07 -0700366#define CAL_LATCH (PIT_TICK_RATE / (1000 / CAL_MS))
Thomas Gleixnera977c402008-09-04 15:18:59 +0000367#define CAL_PIT_LOOPS 1000
368
369#define CAL2_MS 50
Deepak Saxenab7743972011-11-01 14:25:07 -0700370#define CAL2_LATCH (PIT_TICK_RATE / (1000 / CAL2_MS))
Thomas Gleixnera977c402008-09-04 15:18:59 +0000371#define CAL2_PIT_LOOPS 5000
372
Thomas Gleixnercce3e052008-09-04 15:18:44 +0000373
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700374/*
375 * Try to calibrate the TSC against the Programmable
376 * Interrupt Timer and return the frequency of the TSC
377 * in kHz.
378 *
379 * Return ULONG_MAX on failure to calibrate.
380 */
Thomas Gleixnera977c402008-09-04 15:18:59 +0000381static unsigned long pit_calibrate_tsc(u32 latch, unsigned long ms, int loopmin)
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700382{
383 u64 tsc, t1, t2, delta;
384 unsigned long tscmin, tscmax;
385 int pitcnt;
386
Peter Zijlstra30c7e5b2017-12-22 10:20:11 +0100387 if (!has_legacy_pic()) {
388 /*
389 * Relies on tsc_early_delay_calibrate() to have given us semi
390 * usable udelay(), wait for the same 50ms we would have with
391 * the PIT loop below.
392 */
393 udelay(10 * USEC_PER_MSEC);
394 udelay(10 * USEC_PER_MSEC);
395 udelay(10 * USEC_PER_MSEC);
396 udelay(10 * USEC_PER_MSEC);
397 udelay(10 * USEC_PER_MSEC);
398 return ULONG_MAX;
399 }
400
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700401 /* Set the Gate high, disable speaker */
402 outb((inb(0x61) & ~0x02) | 0x01, 0x61);
403
404 /*
405 * Setup CTC channel 2* for mode 0, (interrupt on terminal
406 * count mode), binary count. Set the latch register to 50ms
407 * (LSB then MSB) to begin countdown.
408 */
409 outb(0xb0, 0x43);
Thomas Gleixnera977c402008-09-04 15:18:59 +0000410 outb(latch & 0xff, 0x42);
411 outb(latch >> 8, 0x42);
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700412
413 tsc = t1 = t2 = get_cycles();
414
415 pitcnt = 0;
416 tscmax = 0;
417 tscmin = ULONG_MAX;
418 while ((inb(0x61) & 0x20) == 0) {
419 t2 = get_cycles();
420 delta = t2 - tsc;
421 tsc = t2;
422 if ((unsigned long) delta < tscmin)
423 tscmin = (unsigned int) delta;
424 if ((unsigned long) delta > tscmax)
425 tscmax = (unsigned int) delta;
426 pitcnt++;
427 }
428
429 /*
430 * Sanity checks:
431 *
Thomas Gleixnera977c402008-09-04 15:18:59 +0000432 * If we were not able to read the PIT more than loopmin
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700433 * times, then we have been hit by a massive SMI
434 *
435 * If the maximum is 10 times larger than the minimum,
436 * then we got hit by an SMI as well.
437 */
Thomas Gleixnera977c402008-09-04 15:18:59 +0000438 if (pitcnt < loopmin || tscmax > 10 * tscmin)
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700439 return ULONG_MAX;
440
441 /* Calculate the PIT value */
442 delta = t2 - t1;
Thomas Gleixnera977c402008-09-04 15:18:59 +0000443 do_div(delta, ms);
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700444 return delta;
445}
446
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700447/*
448 * This reads the current MSB of the PIT counter, and
449 * checks if we are running on sufficiently fast and
450 * non-virtualized hardware.
451 *
452 * Our expectations are:
453 *
454 * - the PIT is running at roughly 1.19MHz
455 *
456 * - each IO is going to take about 1us on real hardware,
457 * but we allow it to be much faster (by a factor of 10) or
458 * _slightly_ slower (ie we allow up to a 2us read+counter
459 * update - anything else implies a unacceptably slow CPU
460 * or PIT for the fast calibration to work.
461 *
462 * - with 256 PIT ticks to read the value, we have 214us to
463 * see the same MSB (and overhead like doing a single TSC
464 * read per MSB value etc).
465 *
466 * - We're doing 2 reads per loop (LSB, MSB), and we expect
467 * them each to take about a microsecond on real hardware.
468 * So we expect a count value of around 100. But we'll be
469 * generous, and accept anything over 50.
470 *
471 * - if the PIT is stuck, and we see *many* more reads, we
472 * return early (and the next caller of pit_expect_msb()
473 * then consider it a failure when they don't see the
474 * next expected value).
475 *
476 * These expectations mean that we know that we have seen the
477 * transition from one expected value to another with a fairly
478 * high accuracy, and we didn't miss any events. We can thus
479 * use the TSC value at the transitions to calculate a pretty
480 * good value for the TSC frequencty.
481 */
Linus Torvaldsb6e61ee2009-07-31 12:45:41 -0700482static inline int pit_verify_msb(unsigned char val)
483{
484 /* Ignore LSB */
485 inb(0x42);
486 return inb(0x42) == val;
487}
488
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700489static inline int pit_expect_msb(unsigned char val, u64 *tscp, unsigned long *deltap)
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700490{
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700491 int count;
Linus Torvalds68f30fb2012-01-17 15:35:37 -0800492 u64 tsc = 0, prev_tsc = 0;
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700493
494 for (count = 0; count < 50000; count++) {
Linus Torvaldsb6e61ee2009-07-31 12:45:41 -0700495 if (!pit_verify_msb(val))
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700496 break;
Linus Torvalds68f30fb2012-01-17 15:35:37 -0800497 prev_tsc = tsc;
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700498 tsc = get_cycles();
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700499 }
Linus Torvalds68f30fb2012-01-17 15:35:37 -0800500 *deltap = get_cycles() - prev_tsc;
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700501 *tscp = tsc;
502
503 /*
504 * We require _some_ success, but the quality control
505 * will be based on the error terms on the TSC values.
506 */
507 return count > 5;
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700508}
509
510/*
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700511 * How many MSB values do we want to see? We aim for
512 * a maximum error rate of 500ppm (in practice the
513 * real error is much smaller), but refuse to spend
Linus Torvalds68f30fb2012-01-17 15:35:37 -0800514 * more than 50ms on it.
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700515 */
Linus Torvalds68f30fb2012-01-17 15:35:37 -0800516#define MAX_QUICK_PIT_MS 50
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700517#define MAX_QUICK_PIT_ITERATIONS (MAX_QUICK_PIT_MS * PIT_TICK_RATE / 1000 / 256)
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700518
519static unsigned long quick_pit_calibrate(void)
520{
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700521 int i;
522 u64 tsc, delta;
523 unsigned long d1, d2;
524
Peter Zijlstra30c7e5b2017-12-22 10:20:11 +0100525 if (!has_legacy_pic())
526 return 0;
527
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700528 /* Set the Gate high, disable speaker */
529 outb((inb(0x61) & ~0x02) | 0x01, 0x61);
530
531 /*
532 * Counter 2, mode 0 (one-shot), binary count
533 *
534 * NOTE! Mode 2 decrements by two (and then the
535 * output is flipped each time, giving the same
536 * final output frequency as a decrement-by-one),
537 * so mode 0 is much better when looking at the
538 * individual counts.
539 */
540 outb(0xb0, 0x43);
541
542 /* Start at 0xffff */
543 outb(0xff, 0x42);
544 outb(0xff, 0x42);
545
Linus Torvaldsa6a80e12009-03-17 07:58:26 -0700546 /*
547 * The PIT starts counting at the next edge, so we
548 * need to delay for a microsecond. The easiest way
549 * to do that is to just read back the 16-bit counter
550 * once from the PIT.
551 */
Linus Torvaldsb6e61ee2009-07-31 12:45:41 -0700552 pit_verify_msb(0);
Linus Torvaldsa6a80e12009-03-17 07:58:26 -0700553
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700554 if (pit_expect_msb(0xff, &tsc, &d1)) {
555 for (i = 1; i <= MAX_QUICK_PIT_ITERATIONS; i++) {
556 if (!pit_expect_msb(0xff-i, &delta, &d2))
557 break;
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700558
Adrian Hunter5aac6442015-06-03 10:39:46 +0300559 delta -= tsc;
560
561 /*
562 * Extrapolate the error and fail fast if the error will
563 * never be below 500 ppm.
564 */
565 if (i == 1 &&
566 d1 + d2 >= (delta * MAX_QUICK_PIT_ITERATIONS) >> 11)
567 return 0;
568
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700569 /*
570 * Iterate until the error is less than 500 ppm
571 */
Linus Torvaldsb6e61ee2009-07-31 12:45:41 -0700572 if (d1+d2 >= delta >> 11)
573 continue;
574
575 /*
576 * Check the PIT one more time to verify that
577 * all TSC reads were stable wrt the PIT.
578 *
579 * This also guarantees serialization of the
580 * last cycle read ('d2') in pit_expect_msb.
581 */
582 if (!pit_verify_msb(0xfe - i))
583 break;
584 goto success;
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700585 }
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700586 }
Alexandre Demers52045212014-12-09 01:27:50 -0500587 pr_info("Fast TSC calibration failed\n");
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700588 return 0;
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700589
590success:
591 /*
592 * Ok, if we get here, then we've seen the
593 * MSB of the PIT decrement 'i' times, and the
594 * error has shrunk to less than 500 ppm.
595 *
596 * As a result, we can depend on there not being
597 * any odd delays anywhere, and the TSC reads are
Linus Torvalds68f30fb2012-01-17 15:35:37 -0800598 * reliable (within the error).
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700599 *
600 * kHz = ticks / time-in-seconds / 1000;
601 * kHz = (t2 - t1) / (I * 256 / PIT_TICK_RATE) / 1000
602 * kHz = ((t2 - t1) * PIT_TICK_RATE) / (I * 256 * 1000)
603 */
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700604 delta *= PIT_TICK_RATE;
605 do_div(delta, i*256*1000);
Joe Perchesc767a542012-05-21 19:50:07 -0700606 pr_info("Fast TSC calibration using PIT\n");
Linus Torvalds9e8912e2009-03-17 08:13:17 -0700607 return delta;
Linus Torvalds6ac40ed2008-09-04 10:41:22 -0700608}
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700609
Alok Katariabfc0f592008-07-01 11:43:24 -0700610/**
Len Brownaa297292016-06-17 01:22:51 -0400611 * native_calibrate_tsc
612 * Determine TSC frequency via CPUID, else return 0.
Alok Katariabfc0f592008-07-01 11:43:24 -0700613 */
Alok Katariae93ef942008-07-01 11:43:36 -0700614unsigned long native_calibrate_tsc(void)
Alok Katariabfc0f592008-07-01 11:43:24 -0700615{
Len Brownaa297292016-06-17 01:22:51 -0400616 unsigned int eax_denominator, ebx_numerator, ecx_hz, edx;
617 unsigned int crystal_khz;
618
619 if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
620 return 0;
621
622 if (boot_cpu_data.cpuid_level < 0x15)
623 return 0;
624
625 eax_denominator = ebx_numerator = ecx_hz = edx = 0;
626
627 /* CPUID 15H TSC/Crystal ratio, plus optionally Crystal Hz */
628 cpuid(0x15, &eax_denominator, &ebx_numerator, &ecx_hz, &edx);
629
630 if (ebx_numerator == 0 || eax_denominator == 0)
631 return 0;
632
633 crystal_khz = ecx_hz / 1000;
634
635 if (crystal_khz == 0) {
636 switch (boot_cpu_data.x86_model) {
Prarit Bhargava655e52d2016-09-19 08:51:40 -0400637 case INTEL_FAM6_SKYLAKE_MOBILE:
638 case INTEL_FAM6_SKYLAKE_DESKTOP:
Prarit Bhargava6baf3d62016-09-19 08:51:41 -0400639 case INTEL_FAM6_KABYLAKE_MOBILE:
640 case INTEL_FAM6_KABYLAKE_DESKTOP:
Len Brownff4c8662016-06-17 01:22:52 -0400641 crystal_khz = 24000; /* 24.0 MHz */
642 break;
Peter Zijlstraf2c4db12018-08-07 10:17:27 -0700643 case INTEL_FAM6_ATOM_GOLDMONT_X:
Prarit Bhargava6baf3d62016-09-19 08:51:41 -0400644 crystal_khz = 25000; /* 25.0 MHz */
645 break;
Prarit Bhargava655e52d2016-09-19 08:51:40 -0400646 case INTEL_FAM6_ATOM_GOLDMONT:
Len Brownff4c8662016-06-17 01:22:52 -0400647 crystal_khz = 19200; /* 19.2 MHz */
648 break;
Len Brownaa297292016-06-17 01:22:51 -0400649 }
650 }
651
Len Brownda4ae6c2017-12-22 00:27:54 -0500652 if (crystal_khz == 0)
653 return 0;
Bin Gao4ca4df02016-11-15 12:27:22 -0800654 /*
655 * TSC frequency determined by CPUID is a "hardware reported"
656 * frequency and is the most accurate one so far we have. This
657 * is considered a known frequency.
658 */
659 setup_force_cpu_cap(X86_FEATURE_TSC_KNOWN_FREQ);
660
Bin Gao4635fdc2016-11-15 12:27:23 -0800661 /*
662 * For Atom SoCs TSC is the only reliable clocksource.
663 * Mark TSC reliable so no watchdog on it.
664 */
665 if (boot_cpu_data.x86_model == INTEL_FAM6_ATOM_GOLDMONT)
666 setup_force_cpu_cap(X86_FEATURE_TSC_RELIABLE);
667
Len Brownaa297292016-06-17 01:22:51 -0400668 return crystal_khz * ebx_numerator / eax_denominator;
669}
670
671static unsigned long cpu_khz_from_cpuid(void)
672{
673 unsigned int eax_base_mhz, ebx_max_mhz, ecx_bus_mhz, edx;
674
675 if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
676 return 0;
677
678 if (boot_cpu_data.cpuid_level < 0x16)
679 return 0;
680
681 eax_base_mhz = ebx_max_mhz = ecx_bus_mhz = edx = 0;
682
683 cpuid(0x16, &eax_base_mhz, &ebx_max_mhz, &ecx_bus_mhz, &edx);
684
685 return eax_base_mhz * 1000;
686}
687
Pavel Tatashin03821f42018-07-19 16:55:44 -0400688/*
689 * calibrate cpu using pit, hpet, and ptimer methods. They are available
690 * later in boot after acpi is initialized.
Len Brownaa297292016-06-17 01:22:51 -0400691 */
Pavel Tatashin03821f42018-07-19 16:55:44 -0400692static unsigned long pit_hpet_ptimer_calibrate_cpu(void)
Len Brownaa297292016-06-17 01:22:51 -0400693{
Thomas Gleixner827014b2008-09-04 15:18:53 +0000694 u64 tsc1, tsc2, delta, ref1, ref2;
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200695 unsigned long tsc_pit_min = ULONG_MAX, tsc_ref_min = ULONG_MAX;
Pavel Tatashin03821f42018-07-19 16:55:44 -0400696 unsigned long flags, latch, ms;
Thomas Gleixnera977c402008-09-04 15:18:59 +0000697 int hpet = is_hpet_enabled(), i, loopmin;
Alok Katariabfc0f592008-07-01 11:43:24 -0700698
Alok Katariabfc0f592008-07-01 11:43:24 -0700699 /*
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200700 * Run 5 calibration loops to get the lowest frequency value
701 * (the best estimate). We use two different calibration modes
702 * here:
703 *
704 * 1) PIT loop. We set the PIT Channel 2 to oneshot mode and
705 * load a timeout of 50ms. We read the time right after we
706 * started the timer and wait until the PIT count down reaches
707 * zero. In each wait loop iteration we read the TSC and check
708 * the delta to the previous read. We keep track of the min
709 * and max values of that delta. The delta is mostly defined
Daniel Vaceka786ef12018-11-05 18:10:40 +0100710 * by the IO time of the PIT access, so we can detect when
711 * any disturbance happened between the two reads. If the
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200712 * maximum time is significantly larger than the minimum time,
713 * then we discard the result and have another try.
714 *
715 * 2) Reference counter. If available we use the HPET or the
716 * PMTIMER as a reference to check the sanity of that value.
717 * We use separate TSC readouts and check inside of the
Daniel Vaceka786ef12018-11-05 18:10:40 +0100718 * reference read for any possible disturbance. We dicard
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200719 * disturbed values here as well. We do that around the PIT
720 * calibration delay loop as we have to wait for a certain
721 * amount of time anyway.
Alok Katariabfc0f592008-07-01 11:43:24 -0700722 */
Alok Katariabfc0f592008-07-01 11:43:24 -0700723
Thomas Gleixnera977c402008-09-04 15:18:59 +0000724 /* Preset PIT loop values */
725 latch = CAL_LATCH;
726 ms = CAL_MS;
727 loopmin = CAL_PIT_LOOPS;
728
729 for (i = 0; i < 3; i++) {
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700730 unsigned long tsc_pit_khz;
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200731
732 /*
733 * Read the start value and the reference count of
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700734 * hpet/pmtimer when available. Then do the PIT
735 * calibration, which will take at least 50ms, and
736 * read the end value.
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200737 */
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700738 local_irq_save(flags);
Thomas Gleixner827014b2008-09-04 15:18:53 +0000739 tsc1 = tsc_read_refs(&ref1, hpet);
Thomas Gleixnera977c402008-09-04 15:18:59 +0000740 tsc_pit_khz = pit_calibrate_tsc(latch, ms, loopmin);
Thomas Gleixner827014b2008-09-04 15:18:53 +0000741 tsc2 = tsc_read_refs(&ref2, hpet);
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200742 local_irq_restore(flags);
743
Linus Torvaldsec0c15a2008-09-03 07:30:13 -0700744 /* Pick the lowest PIT TSC calibration so far */
745 tsc_pit_min = min(tsc_pit_min, tsc_pit_khz);
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200746
747 /* hpet or pmtimer available ? */
John Stultz62627be2011-01-14 09:06:28 -0800748 if (ref1 == ref2)
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200749 continue;
750
Daniel Vaceka786ef12018-11-05 18:10:40 +0100751 /* Check, whether the sampling was disturbed */
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200752 if (tsc1 == ULLONG_MAX || tsc2 == ULLONG_MAX)
753 continue;
754
755 tsc2 = (tsc2 - tsc1) * 1000000LL;
Thomas Gleixnerd683ef72008-09-04 15:18:48 +0000756 if (hpet)
Thomas Gleixner827014b2008-09-04 15:18:53 +0000757 tsc2 = calc_hpet_ref(tsc2, ref1, ref2);
Thomas Gleixnerd683ef72008-09-04 15:18:48 +0000758 else
Thomas Gleixner827014b2008-09-04 15:18:53 +0000759 tsc2 = calc_pmtimer_ref(tsc2, ref1, ref2);
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200760
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200761 tsc_ref_min = min(tsc_ref_min, (unsigned long) tsc2);
Thomas Gleixnera977c402008-09-04 15:18:59 +0000762
763 /* Check the reference deviation */
764 delta = ((u64) tsc_pit_min) * 100;
765 do_div(delta, tsc_ref_min);
766
767 /*
768 * If both calibration results are inside a 10% window
769 * then we can be sure, that the calibration
770 * succeeded. We break out of the loop right away. We
771 * use the reference value, as it is more precise.
772 */
773 if (delta >= 90 && delta <= 110) {
Joe Perchesc767a542012-05-21 19:50:07 -0700774 pr_info("PIT calibration matches %s. %d loops\n",
775 hpet ? "HPET" : "PMTIMER", i + 1);
Thomas Gleixnera977c402008-09-04 15:18:59 +0000776 return tsc_ref_min;
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200777 }
778
Thomas Gleixnera977c402008-09-04 15:18:59 +0000779 /*
780 * Check whether PIT failed more than once. This
781 * happens in virtualized environments. We need to
782 * give the virtual PC a slightly longer timeframe for
783 * the HPET/PMTIMER to make the result precise.
784 */
785 if (i == 1 && tsc_pit_min == ULONG_MAX) {
786 latch = CAL2_LATCH;
787 ms = CAL2_MS;
788 loopmin = CAL2_PIT_LOOPS;
789 }
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200790 }
791
792 /*
793 * Now check the results.
794 */
795 if (tsc_pit_min == ULONG_MAX) {
796 /* PIT gave no useful value */
Joe Perchesc767a542012-05-21 19:50:07 -0700797 pr_warn("Unable to calibrate against PIT\n");
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200798
799 /* We don't have an alternative source, disable TSC */
Thomas Gleixner827014b2008-09-04 15:18:53 +0000800 if (!hpet && !ref1 && !ref2) {
Joe Perchesc767a542012-05-21 19:50:07 -0700801 pr_notice("No reference (HPET/PMTIMER) available\n");
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200802 return 0;
803 }
804
805 /* The alternative source failed as well, disable TSC */
806 if (tsc_ref_min == ULONG_MAX) {
Joe Perchesc767a542012-05-21 19:50:07 -0700807 pr_warn("HPET/PMTIMER calibration failed\n");
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200808 return 0;
809 }
810
811 /* Use the alternative source */
Joe Perchesc767a542012-05-21 19:50:07 -0700812 pr_info("using %s reference calibration\n",
813 hpet ? "HPET" : "PMTIMER");
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200814
815 return tsc_ref_min;
816 }
817
818 /* We don't have an alternative source, use the PIT calibration value */
Thomas Gleixner827014b2008-09-04 15:18:53 +0000819 if (!hpet && !ref1 && !ref2) {
Joe Perchesc767a542012-05-21 19:50:07 -0700820 pr_info("Using PIT calibration value\n");
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200821 return tsc_pit_min;
Alok Katariabfc0f592008-07-01 11:43:24 -0700822 }
823
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200824 /* The alternative source failed, use the PIT calibration value */
825 if (tsc_ref_min == ULONG_MAX) {
Joe Perchesc767a542012-05-21 19:50:07 -0700826 pr_warn("HPET/PMTIMER calibration failed. Using PIT calibration.\n");
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200827 return tsc_pit_min;
Alok Katariabfc0f592008-07-01 11:43:24 -0700828 }
829
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200830 /*
831 * The calibration values differ too much. In doubt, we use
832 * the PIT value as we know that there are PMTIMERs around
Thomas Gleixnera977c402008-09-04 15:18:59 +0000833 * running at double speed. At least we let the user know:
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200834 */
Joe Perchesc767a542012-05-21 19:50:07 -0700835 pr_warn("PIT calibration deviates from %s: %lu %lu\n",
836 hpet ? "HPET" : "PMTIMER", tsc_pit_min, tsc_ref_min);
837 pr_info("Using PIT calibration value\n");
Thomas Gleixnerfbb16e22008-09-03 00:54:47 +0200838 return tsc_pit_min;
Alok Katariabfc0f592008-07-01 11:43:24 -0700839}
840
Pavel Tatashin03821f42018-07-19 16:55:44 -0400841/**
842 * native_calibrate_cpu_early - can calibrate the cpu early in boot
843 */
844unsigned long native_calibrate_cpu_early(void)
845{
846 unsigned long flags, fast_calibrate = cpu_khz_from_cpuid();
847
848 if (!fast_calibrate)
849 fast_calibrate = cpu_khz_from_msr();
850 if (!fast_calibrate) {
851 local_irq_save(flags);
852 fast_calibrate = quick_pit_calibrate();
853 local_irq_restore(flags);
854 }
855 return fast_calibrate;
856}
857
858
859/**
860 * native_calibrate_cpu - calibrate the cpu
861 */
Pavel Tatashin8dbe4382018-07-19 16:55:45 -0400862static unsigned long native_calibrate_cpu(void)
Pavel Tatashin03821f42018-07-19 16:55:44 -0400863{
864 unsigned long tsc_freq = native_calibrate_cpu_early();
865
866 if (!tsc_freq)
867 tsc_freq = pit_hpet_ptimer_calibrate_cpu();
868
869 return tsc_freq;
870}
871
Dou Liyangaf576852017-07-14 11:34:07 +0800872void recalibrate_cpu_khz(void)
Alok Katariabfc0f592008-07-01 11:43:24 -0700873{
874#ifndef CONFIG_SMP
875 unsigned long cpu_khz_old = cpu_khz;
876
Borislav Petkoveff46772016-04-05 08:29:53 +0200877 if (!boot_cpu_has(X86_FEATURE_TSC))
Dou Liyangaf576852017-07-14 11:34:07 +0800878 return;
Borislav Petkoveff46772016-04-05 08:29:53 +0200879
Len Brownaa297292016-06-17 01:22:51 -0400880 cpu_khz = x86_platform.calibrate_cpu();
Borislav Petkoveff46772016-04-05 08:29:53 +0200881 tsc_khz = x86_platform.calibrate_tsc();
Len Brownaa297292016-06-17 01:22:51 -0400882 if (tsc_khz == 0)
883 tsc_khz = cpu_khz;
Len Brownff4c8662016-06-17 01:22:52 -0400884 else if (abs(cpu_khz - tsc_khz) * 10 > tsc_khz)
885 cpu_khz = tsc_khz;
Borislav Petkoveff46772016-04-05 08:29:53 +0200886 cpu_data(0).loops_per_jiffy = cpufreq_scale(cpu_data(0).loops_per_jiffy,
887 cpu_khz_old, cpu_khz);
Alok Katariabfc0f592008-07-01 11:43:24 -0700888#endif
889}
890
891EXPORT_SYMBOL(recalibrate_cpu_khz);
892
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700893
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700894static unsigned long long cyc2ns_suspend;
895
Marcelo Tosattib74f05d62012-02-13 11:07:27 -0200896void tsc_save_sched_clock_state(void)
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700897{
Peter Zijlstra35af99e2013-11-28 19:38:42 +0100898 if (!sched_clock_stable())
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700899 return;
900
901 cyc2ns_suspend = sched_clock();
902}
903
904/*
905 * Even on processors with invariant TSC, TSC gets reset in some the
906 * ACPI system sleep states. And in some systems BIOS seem to reinit TSC to
907 * arbitrary value (still sync'd across cpu's) during resume from such sleep
908 * states. To cope up with this, recompute the cyc2ns_offset for each cpu so
909 * that sched_clock() continues from the point where it was left off during
910 * suspend.
911 */
Marcelo Tosattib74f05d62012-02-13 11:07:27 -0200912void tsc_restore_sched_clock_state(void)
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700913{
914 unsigned long long offset;
915 unsigned long flags;
916 int cpu;
917
Peter Zijlstra35af99e2013-11-28 19:38:42 +0100918 if (!sched_clock_stable())
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700919 return;
920
921 local_irq_save(flags);
922
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100923 /*
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800924 * We're coming out of suspend, there's no concurrency yet; don't
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100925 * bother being nice about the RCU stuff, just write to both
926 * data fields.
927 */
928
929 this_cpu_write(cyc2ns.data[0].cyc2ns_offset, 0);
930 this_cpu_write(cyc2ns.data[1].cyc2ns_offset, 0);
931
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700932 offset = cyc2ns_suspend - sched_clock();
933
Peter Zijlstra20d1c862013-11-29 15:40:29 +0100934 for_each_possible_cpu(cpu) {
935 per_cpu(cyc2ns.data[0].cyc2ns_offset, cpu) = offset;
936 per_cpu(cyc2ns.data[1].cyc2ns_offset, cpu) = offset;
937 }
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700938
939 local_irq_restore(flags);
940}
941
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700942#ifdef CONFIG_CPU_FREQ
Rafael J. Wysockic208ac82019-04-18 16:11:37 +0200943/*
944 * Frequency scaling support. Adjust the TSC based timer when the CPU frequency
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700945 * changes.
946 *
Rafael J. Wysockic208ac82019-04-18 16:11:37 +0200947 * NOTE: On SMP the situation is not fixable in general, so simply mark the TSC
948 * as unstable and give up in those cases.
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700949 *
950 * Should fix up last_tsc too. Currently gettimeofday in the
951 * first tick after the change will be slightly wrong.
952 */
953
954static unsigned int ref_freq;
955static unsigned long loops_per_jiffy_ref;
956static unsigned long tsc_khz_ref;
957
958static int time_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
959 void *data)
960{
961 struct cpufreq_freqs *freq = data;
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700962
Rafael J. Wysockic208ac82019-04-18 16:11:37 +0200963 if (num_online_cpus() > 1) {
964 mark_tsc_unstable("cpufreq changes on SMP");
965 return 0;
966 }
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700967
968 if (!ref_freq) {
969 ref_freq = freq->old;
Rafael J. Wysockic208ac82019-04-18 16:11:37 +0200970 loops_per_jiffy_ref = boot_cpu_data.loops_per_jiffy;
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700971 tsc_khz_ref = tsc_khz;
972 }
Rafael J. Wysockic208ac82019-04-18 16:11:37 +0200973
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700974 if ((val == CPUFREQ_PRECHANGE && freq->old < freq->new) ||
Rafael J. Wysockic208ac82019-04-18 16:11:37 +0200975 (val == CPUFREQ_POSTCHANGE && freq->old > freq->new)) {
976 boot_cpu_data.loops_per_jiffy =
977 cpufreq_scale(loops_per_jiffy_ref, ref_freq, freq->new);
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700978
979 tsc_khz = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new);
980 if (!(freq->flags & CPUFREQ_CONST_LOOPS))
981 mark_tsc_unstable("cpufreq changes");
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700982
Viresh Kumardf240142019-04-29 15:03:58 +0530983 set_cyc2ns_scale(tsc_khz, freq->policy->cpu, rdtsc());
Peter Zijlstra3896c3292014-06-24 14:48:19 +0200984 }
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700985
986 return 0;
987}
988
989static struct notifier_block time_cpufreq_notifier_block = {
990 .notifier_call = time_cpufreq_notifier
991};
992
Borislav Petkova841cca2016-04-05 08:29:52 +0200993static int __init cpufreq_register_tsc_scaling(void)
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700994{
Borislav Petkov59e21e32016-04-04 22:24:59 +0200995 if (!boot_cpu_has(X86_FEATURE_TSC))
Linus Torvalds060700b2008-08-24 11:52:06 -0700996 return 0;
997 if (boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
998 return 0;
Alok Kataria2dbe06fa2008-07-01 11:43:31 -0700999 cpufreq_register_notifier(&time_cpufreq_notifier_block,
1000 CPUFREQ_TRANSITION_NOTIFIER);
1001 return 0;
1002}
1003
Borislav Petkova841cca2016-04-05 08:29:52 +02001004core_initcall(cpufreq_register_tsc_scaling);
Alok Kataria2dbe06fa2008-07-01 11:43:31 -07001005
1006#endif /* CONFIG_CPU_FREQ */
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001007
Christopher S. Hallf9677e02016-02-29 06:33:47 -08001008#define ART_CPUID_LEAF (0x15)
1009#define ART_MIN_DENOMINATOR (1)
1010
1011
1012/*
1013 * If ART is present detect the numerator:denominator to convert to TSC
1014 */
Dou Liyang120fc3f2017-11-08 18:09:52 +08001015static void __init detect_art(void)
Christopher S. Hallf9677e02016-02-29 06:33:47 -08001016{
1017 unsigned int unused[2];
1018
1019 if (boot_cpu_data.cpuid_level < ART_CPUID_LEAF)
1020 return;
1021
mike.travis@hpe.com6c663502017-10-12 11:32:05 -05001022 /*
1023 * Don't enable ART in a VM, non-stop TSC and TSC_ADJUST required,
1024 * and the TSC counter resets must not occur asynchronously.
1025 */
Thomas Gleixner7b3d2f62016-11-19 13:47:33 +00001026 if (boot_cpu_has(X86_FEATURE_HYPERVISOR) ||
1027 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC) ||
mike.travis@hpe.com6c663502017-10-12 11:32:05 -05001028 !boot_cpu_has(X86_FEATURE_TSC_ADJUST) ||
1029 tsc_async_resets)
Thomas Gleixner7b3d2f62016-11-19 13:47:33 +00001030 return;
1031
Christopher S. Hallf9677e02016-02-29 06:33:47 -08001032 cpuid(ART_CPUID_LEAF, &art_to_tsc_denominator,
1033 &art_to_tsc_numerator, unused, unused+1);
1034
Thomas Gleixner7b3d2f62016-11-19 13:47:33 +00001035 if (art_to_tsc_denominator < ART_MIN_DENOMINATOR)
Christopher S. Hallf9677e02016-02-29 06:33:47 -08001036 return;
1037
Thomas Gleixner7b3d2f62016-11-19 13:47:33 +00001038 rdmsrl(MSR_IA32_TSC_ADJUST, art_to_tsc_offset);
Christopher S. Hallf9677e02016-02-29 06:33:47 -08001039
1040 /* Make this sticky over multiple CPU init calls */
1041 setup_force_cpu_cap(X86_FEATURE_ART);
1042}
1043
1044
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001045/* clocksource code */
1046
Thomas Gleixner6a369582016-12-13 13:14:17 +00001047static void tsc_resume(struct clocksource *cs)
1048{
1049 tsc_verify_tsc_adjust(true);
1050}
1051
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001052/*
Thomas Gleixner09ec5442014-07-16 21:05:12 +00001053 * We used to compare the TSC to the cycle_last value in the clocksource
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001054 * structure to avoid a nasty time-warp. This can be observed in a
1055 * very small window right after one CPU updated cycle_last under
1056 * xtime/vsyscall_gtod lock and the other CPU reads a TSC value which
1057 * is smaller than the cycle_last reference value due to a TSC which
1058 * is slighty behind. This delta is nowhere else observable, but in
1059 * that case it results in a forward time jump in the range of hours
1060 * due to the unsigned delta calculation of the time keeping core
1061 * code, which is necessary to support wrapping clocksources like pm
1062 * timer.
Thomas Gleixner09ec5442014-07-16 21:05:12 +00001063 *
1064 * This sanity check is now done in the core timekeeping code.
1065 * checking the result of read_tsc() - cycle_last for being negative.
1066 * That works because CLOCKSOURCE_MASK(64) does not mask out any bit.
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001067 */
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01001068static u64 read_tsc(struct clocksource *cs)
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001069{
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01001070 return (u64)rdtsc_ordered();
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001071}
1072
Thomas Gleixner12907fb2016-12-15 11:44:28 +01001073static void tsc_cs_mark_unstable(struct clocksource *cs)
1074{
1075 if (tsc_unstable)
1076 return;
Peter Zijlstraf94c8d12017-03-01 15:53:38 +01001077
Thomas Gleixner12907fb2016-12-15 11:44:28 +01001078 tsc_unstable = 1;
Peter Zijlstraf94c8d12017-03-01 15:53:38 +01001079 if (using_native_sched_clock())
1080 clear_sched_clock_stable();
Thomas Gleixner12907fb2016-12-15 11:44:28 +01001081 disable_sched_clock_irqtime();
1082 pr_info("Marking TSC unstable due to clocksource watchdog\n");
1083}
1084
Peter Zijlstrab421b222017-04-21 12:14:13 +02001085static void tsc_cs_tick_stable(struct clocksource *cs)
1086{
1087 if (tsc_unstable)
1088 return;
1089
1090 if (using_native_sched_clock())
1091 sched_clock_tick_stable();
1092}
1093
Thomas Gleixner09ec5442014-07-16 21:05:12 +00001094/*
1095 * .mask MUST be CLOCKSOURCE_MASK(64). See comment above read_tsc()
1096 */
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001097static struct clocksource clocksource_tsc_early = {
1098 .name = "tsc-early",
1099 .rating = 299,
1100 .read = read_tsc,
1101 .mask = CLOCKSOURCE_MASK(64),
1102 .flags = CLOCK_SOURCE_IS_CONTINUOUS |
1103 CLOCK_SOURCE_MUST_VERIFY,
1104 .archdata = { .vclock_mode = VCLOCK_TSC },
1105 .resume = tsc_resume,
1106 .mark_unstable = tsc_cs_mark_unstable,
1107 .tick_stable = tsc_cs_tick_stable,
Peter Zijlstrae3b4f790252018-04-30 12:00:12 +02001108 .list = LIST_HEAD_INIT(clocksource_tsc_early.list),
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001109};
1110
1111/*
1112 * Must mark VALID_FOR_HRES early such that when we unregister tsc_early
1113 * this one will immediately take over. We will only register if TSC has
1114 * been found good.
1115 */
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001116static struct clocksource clocksource_tsc = {
1117 .name = "tsc",
1118 .rating = 300,
1119 .read = read_tsc,
1120 .mask = CLOCKSOURCE_MASK(64),
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001121 .flags = CLOCK_SOURCE_IS_CONTINUOUS |
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001122 CLOCK_SOURCE_VALID_FOR_HRES |
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001123 CLOCK_SOURCE_MUST_VERIFY,
Andy Lutomirski98d0ac32011-07-14 06:47:22 -04001124 .archdata = { .vclock_mode = VCLOCK_TSC },
Thomas Gleixner6a369582016-12-13 13:14:17 +00001125 .resume = tsc_resume,
Thomas Gleixner12907fb2016-12-15 11:44:28 +01001126 .mark_unstable = tsc_cs_mark_unstable,
Peter Zijlstrab421b222017-04-21 12:14:13 +02001127 .tick_stable = tsc_cs_tick_stable,
Peter Zijlstrae3b4f790252018-04-30 12:00:12 +02001128 .list = LIST_HEAD_INIT(clocksource_tsc.list),
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001129};
1130
1131void mark_tsc_unstable(char *reason)
1132{
Peter Zijlstraf94c8d12017-03-01 15:53:38 +01001133 if (tsc_unstable)
1134 return;
1135
1136 tsc_unstable = 1;
1137 if (using_native_sched_clock())
Peter Zijlstra35af99e2013-11-28 19:38:42 +01001138 clear_sched_clock_stable();
Peter Zijlstraf94c8d12017-03-01 15:53:38 +01001139 disable_sched_clock_irqtime();
1140 pr_info("Marking TSC unstable due to %s\n", reason);
Peter Zijlstrae3b4f790252018-04-30 12:00:12 +02001141
1142 clocksource_mark_unstable(&clocksource_tsc_early);
1143 clocksource_mark_unstable(&clocksource_tsc);
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001144}
1145
1146EXPORT_SYMBOL_GPL(mark_tsc_unstable);
1147
Alok Kataria395628e2008-10-24 17:22:01 -07001148static void __init check_system_tsc_reliable(void)
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001149{
David Woodhouse03da3ff2015-09-16 14:10:03 +01001150#if defined(CONFIG_MGEODEGX1) || defined(CONFIG_MGEODE_LX) || defined(CONFIG_X86_GENERIC)
1151 if (is_geode_lx()) {
1152 /* RTSC counts during suspend */
Alok Kataria395628e2008-10-24 17:22:01 -07001153#define RTSC_SUSP 0x100
David Woodhouse03da3ff2015-09-16 14:10:03 +01001154 unsigned long res_low, res_high;
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001155
David Woodhouse03da3ff2015-09-16 14:10:03 +01001156 rdmsr_safe(MSR_GEODE_BUSCONT_CONF0, &res_low, &res_high);
1157 /* Geode_LX - the OLPC CPU has a very reliable TSC */
1158 if (res_low & RTSC_SUSP)
1159 tsc_clocksource_reliable = 1;
1160 }
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001161#endif
Alok Kataria395628e2008-10-24 17:22:01 -07001162 if (boot_cpu_has(X86_FEATURE_TSC_RELIABLE))
1163 tsc_clocksource_reliable = 1;
1164}
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001165
1166/*
1167 * Make an educated guess if the TSC is trustworthy and synchronized
1168 * over all CPUs.
1169 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001170int unsynchronized_tsc(void)
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001171{
Borislav Petkov59e21e32016-04-04 22:24:59 +02001172 if (!boot_cpu_has(X86_FEATURE_TSC) || tsc_unstable)
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001173 return 1;
1174
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001175#ifdef CONFIG_SMP
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001176 if (apic_is_clustered_box())
1177 return 1;
1178#endif
1179
1180 if (boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
1181 return 0;
john stultzd3b8f882009-08-17 16:40:47 -07001182
1183 if (tsc_clocksource_reliable)
1184 return 0;
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001185 /*
1186 * Intel systems are normally all synchronized.
1187 * Exceptions must mark TSC as unstable:
1188 */
1189 if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) {
1190 /* assume multi socket systems are not synchronized: */
1191 if (num_possible_cpus() > 1)
john stultzd3b8f882009-08-17 16:40:47 -07001192 return 1;
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001193 }
1194
john stultzd3b8f882009-08-17 16:40:47 -07001195 return 0;
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001196}
1197
Christopher S. Hallf9677e02016-02-29 06:33:47 -08001198/*
1199 * Convert ART to TSC given numerator/denominator found in detect_art()
1200 */
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +01001201struct system_counterval_t convert_art_to_tsc(u64 art)
Christopher S. Hallf9677e02016-02-29 06:33:47 -08001202{
1203 u64 tmp, res, rem;
1204
1205 rem = do_div(art, art_to_tsc_denominator);
1206
1207 res = art * art_to_tsc_numerator;
1208 tmp = rem * art_to_tsc_numerator;
1209
1210 do_div(tmp, art_to_tsc_denominator);
1211 res += tmp + art_to_tsc_offset;
1212
1213 return (struct system_counterval_t) {.cs = art_related_clocksource,
1214 .cycles = res};
1215}
1216EXPORT_SYMBOL(convert_art_to_tsc);
John Stultz08ec0c52010-07-27 17:00:00 -07001217
Rajvi Jingarfc804f62018-03-08 09:28:36 -08001218/**
1219 * convert_art_ns_to_tsc() - Convert ART in nanoseconds to TSC.
1220 * @art_ns: ART (Always Running Timer) in unit of nanoseconds
1221 *
1222 * PTM requires all timestamps to be in units of nanoseconds. When user
1223 * software requests a cross-timestamp, this function converts system timestamp
1224 * to TSC.
1225 *
1226 * This is valid when CPU feature flag X86_FEATURE_TSC_KNOWN_FREQ is set
1227 * indicating the tsc_khz is derived from CPUID[15H]. Drivers should check
1228 * that this flag is set before conversion to TSC is attempted.
1229 *
1230 * Return:
1231 * struct system_counterval_t - system counter value with the pointer to the
1232 * corresponding clocksource
1233 * @cycles: System counter value
1234 * @cs: Clocksource corresponding to system counter value. Used
1235 * by timekeeping code to verify comparibility of two cycle
1236 * values.
1237 */
1238
1239struct system_counterval_t convert_art_ns_to_tsc(u64 art_ns)
1240{
1241 u64 tmp, res, rem;
1242
1243 rem = do_div(art_ns, USEC_PER_SEC);
1244
1245 res = art_ns * tsc_khz;
1246 tmp = rem * tsc_khz;
1247
1248 do_div(tmp, USEC_PER_SEC);
1249 res += tmp;
1250
1251 return (struct system_counterval_t) { .cs = art_related_clocksource,
1252 .cycles = res};
1253}
1254EXPORT_SYMBOL(convert_art_ns_to_tsc);
1255
1256
John Stultz08ec0c52010-07-27 17:00:00 -07001257static void tsc_refine_calibration_work(struct work_struct *work);
1258static DECLARE_DELAYED_WORK(tsc_irqwork, tsc_refine_calibration_work);
1259/**
1260 * tsc_refine_calibration_work - Further refine tsc freq calibration
1261 * @work - ignored.
1262 *
1263 * This functions uses delayed work over a period of a
1264 * second to further refine the TSC freq value. Since this is
1265 * timer based, instead of loop based, we don't block the boot
1266 * process while this longer calibration is done.
1267 *
Lucas De Marchi0d2eb442011-03-17 16:24:16 -03001268 * If there are any calibration anomalies (too many SMIs, etc),
John Stultz08ec0c52010-07-27 17:00:00 -07001269 * or the refined calibration is off by 1% of the fast early
1270 * calibration, we throw out the new calibration and use the
1271 * early calibration.
1272 */
1273static void tsc_refine_calibration_work(struct work_struct *work)
1274{
Daniel Vaceka786ef12018-11-05 18:10:40 +01001275 static u64 tsc_start = ULLONG_MAX, ref_start;
John Stultz08ec0c52010-07-27 17:00:00 -07001276 static int hpet;
1277 u64 tsc_stop, ref_stop, delta;
1278 unsigned long freq;
Peter Zijlstraaa7b6302017-04-21 11:32:46 +02001279 int cpu;
John Stultz08ec0c52010-07-27 17:00:00 -07001280
1281 /* Don't bother refining TSC on unstable systems */
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001282 if (tsc_unstable)
Peter Zijlstrae9088ad2018-04-30 12:00:09 +02001283 goto unreg;
John Stultz08ec0c52010-07-27 17:00:00 -07001284
1285 /*
1286 * Since the work is started early in boot, we may be
1287 * delayed the first time we expire. So set the workqueue
1288 * again once we know timers are working.
1289 */
Daniel Vaceka786ef12018-11-05 18:10:40 +01001290 if (tsc_start == ULLONG_MAX) {
1291restart:
John Stultz08ec0c52010-07-27 17:00:00 -07001292 /*
1293 * Only set hpet once, to avoid mixing hardware
1294 * if the hpet becomes enabled later.
1295 */
1296 hpet = is_hpet_enabled();
John Stultz08ec0c52010-07-27 17:00:00 -07001297 tsc_start = tsc_read_refs(&ref_start, hpet);
Daniel Vaceka786ef12018-11-05 18:10:40 +01001298 schedule_delayed_work(&tsc_irqwork, HZ);
John Stultz08ec0c52010-07-27 17:00:00 -07001299 return;
1300 }
1301
1302 tsc_stop = tsc_read_refs(&ref_stop, hpet);
1303
1304 /* hpet or pmtimer available ? */
John Stultz62627be2011-01-14 09:06:28 -08001305 if (ref_start == ref_stop)
John Stultz08ec0c52010-07-27 17:00:00 -07001306 goto out;
1307
Daniel Vaceka786ef12018-11-05 18:10:40 +01001308 /* Check, whether the sampling was disturbed */
1309 if (tsc_stop == ULLONG_MAX)
1310 goto restart;
John Stultz08ec0c52010-07-27 17:00:00 -07001311
1312 delta = tsc_stop - tsc_start;
1313 delta *= 1000000LL;
1314 if (hpet)
1315 freq = calc_hpet_ref(delta, ref_start, ref_stop);
1316 else
1317 freq = calc_pmtimer_ref(delta, ref_start, ref_stop);
1318
1319 /* Make sure we're within 1% */
1320 if (abs(tsc_khz - freq) > tsc_khz/100)
1321 goto out;
1322
1323 tsc_khz = freq;
Joe Perchesc767a542012-05-21 19:50:07 -07001324 pr_info("Refined TSC clocksource calibration: %lu.%03lu MHz\n",
1325 (unsigned long)tsc_khz / 1000,
1326 (unsigned long)tsc_khz % 1000);
John Stultz08ec0c52010-07-27 17:00:00 -07001327
Nicolai Stange6731b0d2016-07-14 17:22:55 +02001328 /* Inform the TSC deadline clockevent devices about the recalibration */
1329 lapic_update_tsc_freq();
1330
Peter Zijlstraaa7b6302017-04-21 11:32:46 +02001331 /* Update the sched_clock() rate to match the clocksource one */
1332 for_each_possible_cpu(cpu)
Arnd Bergmann5c3c2ea2017-05-17 22:39:24 +02001333 set_cyc2ns_scale(tsc_khz, cpu, tsc_stop);
Peter Zijlstraaa7b6302017-04-21 11:32:46 +02001334
John Stultz08ec0c52010-07-27 17:00:00 -07001335out:
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001336 if (tsc_unstable)
Peter Zijlstrae9088ad2018-04-30 12:00:09 +02001337 goto unreg;
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001338
Christopher S. Hallf9677e02016-02-29 06:33:47 -08001339 if (boot_cpu_has(X86_FEATURE_ART))
1340 art_related_clocksource = &clocksource_tsc;
John Stultz08ec0c52010-07-27 17:00:00 -07001341 clocksource_register_khz(&clocksource_tsc, tsc_khz);
Peter Zijlstrae9088ad2018-04-30 12:00:09 +02001342unreg:
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001343 clocksource_unregister(&clocksource_tsc_early);
John Stultz08ec0c52010-07-27 17:00:00 -07001344}
1345
1346
1347static int __init init_tsc_clocksource(void)
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001348{
Pavel Tatashinfe9af812018-07-19 16:55:30 -04001349 if (!boot_cpu_has(X86_FEATURE_TSC) || !tsc_khz)
Thomas Gleixnera8760ec2010-12-13 11:28:02 +01001350 return 0;
1351
Peter Zijlstrae9088ad2018-04-30 12:00:09 +02001352 if (tsc_unstable)
1353 goto unreg;
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001354
Juri Lelli0f0b7e1c2019-03-07 13:09:13 +01001355 if (tsc_clocksource_reliable || no_tsc_watchdog)
Alok Kataria395628e2008-10-24 17:22:01 -07001356 clocksource_tsc.flags &= ~CLOCK_SOURCE_MUST_VERIFY;
Alok Kataria57779dc2012-02-21 18:19:55 -08001357
Feng Tang82f9c082013-03-12 11:56:47 +08001358 if (boot_cpu_has(X86_FEATURE_NONSTOP_TSC_S3))
1359 clocksource_tsc.flags |= CLOCK_SOURCE_SUSPEND_NONSTOP;
1360
Alok Kataria57779dc2012-02-21 18:19:55 -08001361 /*
Bin Gao47c95a42016-11-15 12:27:21 -08001362 * When TSC frequency is known (retrieved via MSR or CPUID), we skip
1363 * the refined calibration and directly register it as a clocksource.
Alok Kataria57779dc2012-02-21 18:19:55 -08001364 */
Thomas Gleixner984fece2016-11-18 10:38:09 +01001365 if (boot_cpu_has(X86_FEATURE_TSC_KNOWN_FREQ)) {
Peter Zijlstra44fee882017-03-13 15:57:12 +01001366 if (boot_cpu_has(X86_FEATURE_ART))
1367 art_related_clocksource = &clocksource_tsc;
Alok Kataria57779dc2012-02-21 18:19:55 -08001368 clocksource_register_khz(&clocksource_tsc, tsc_khz);
Peter Zijlstrae9088ad2018-04-30 12:00:09 +02001369unreg:
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001370 clocksource_unregister(&clocksource_tsc_early);
Alok Kataria57779dc2012-02-21 18:19:55 -08001371 return 0;
1372 }
1373
John Stultz08ec0c52010-07-27 17:00:00 -07001374 schedule_delayed_work(&tsc_irqwork, 0);
1375 return 0;
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001376}
John Stultz08ec0c52010-07-27 17:00:00 -07001377/*
1378 * We use device_initcall here, to ensure we run after the hpet
1379 * is fully initialized, which may occur at fs_initcall time.
1380 */
1381device_initcall(init_tsc_clocksource);
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001382
Pavel Tatashin8dbe4382018-07-19 16:55:45 -04001383static bool __init determine_cpu_tsc_frequencies(bool early)
Dou Liyangeb496062017-07-14 11:34:06 +08001384{
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001385 /* Make sure that cpu and tsc are not already calibrated */
1386 WARN_ON(cpu_khz || tsc_khz);
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001387
Pavel Tatashin8dbe4382018-07-19 16:55:45 -04001388 if (early) {
1389 cpu_khz = x86_platform.calibrate_cpu();
1390 tsc_khz = x86_platform.calibrate_tsc();
1391 } else {
1392 /* We should not be here with non-native cpu calibration */
1393 WARN_ON(x86_platform.calibrate_cpu != native_calibrate_cpu);
1394 cpu_khz = pit_hpet_ptimer_calibrate_cpu();
1395 }
Len Brownff4c8662016-06-17 01:22:52 -04001396
1397 /*
Dou Liyang608008a2018-07-30 15:54:20 +08001398 * Trust non-zero tsc_khz as authoritative,
Len Brownff4c8662016-06-17 01:22:52 -04001399 * and use it to sanity check cpu_khz,
1400 * which will be off if system timer is off.
1401 */
Len Brownaa297292016-06-17 01:22:51 -04001402 if (tsc_khz == 0)
1403 tsc_khz = cpu_khz;
Len Brownff4c8662016-06-17 01:22:52 -04001404 else if (abs(cpu_khz - tsc_khz) * 10 > tsc_khz)
1405 cpu_khz = tsc_khz;
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001406
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001407 if (tsc_khz == 0)
1408 return false;
1409
1410 pr_info("Detected %lu.%03lu MHz processor\n",
1411 (unsigned long)cpu_khz / KHZ,
1412 (unsigned long)cpu_khz % KHZ);
1413
1414 if (cpu_khz != tsc_khz) {
1415 pr_info("Detected %lu.%03lu MHz TSC",
1416 (unsigned long)tsc_khz / KHZ,
1417 (unsigned long)tsc_khz % KHZ);
1418 }
1419 return true;
1420}
1421
1422static unsigned long __init get_loops_per_jiffy(void)
1423{
Chuanhua Lei17f6bac2018-09-06 18:03:23 +08001424 u64 lpj = (u64)tsc_khz * KHZ;
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001425
1426 do_div(lpj, HZ);
1427 return lpj;
1428}
1429
Dou Liyang608008a2018-07-30 15:54:20 +08001430static void __init tsc_enable_sched_clock(void)
1431{
1432 /* Sanitize TSC ADJUST before cyc2ns gets initialized */
1433 tsc_store_and_check_tsc_adjust(true);
1434 cyc2ns_init_boot_cpu();
1435 static_branch_enable(&__use_tsc);
1436}
1437
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001438void __init tsc_early_init(void)
1439{
1440 if (!boot_cpu_has(X86_FEATURE_TSC))
1441 return;
Mike Travis2647c432018-10-02 13:01:46 -05001442 /* Don't change UV TSC multi-chassis synchronization */
1443 if (is_early_uv_system())
1444 return;
Pavel Tatashin8dbe4382018-07-19 16:55:45 -04001445 if (!determine_cpu_tsc_frequencies(true))
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001446 return;
1447 loops_per_jiffy = get_loops_per_jiffy();
Pavel Tatashine2a9ca22018-07-19 16:55:39 -04001448
Dou Liyang608008a2018-07-30 15:54:20 +08001449 tsc_enable_sched_clock();
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001450}
1451
1452void __init tsc_init(void)
1453{
Pavel Tatashin8dbe4382018-07-19 16:55:45 -04001454 /*
1455 * native_calibrate_cpu_early can only calibrate using methods that are
1456 * available early in boot.
1457 */
1458 if (x86_platform.calibrate_cpu == native_calibrate_cpu_early)
1459 x86_platform.calibrate_cpu = native_calibrate_cpu;
1460
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001461 if (!boot_cpu_has(X86_FEATURE_TSC)) {
Andy Lutomirskib47dcbd2014-10-15 10:12:07 -07001462 setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001463 return;
1464 }
1465
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001466 if (!tsc_khz) {
1467 /* We failed to determine frequencies earlier, try again */
Pavel Tatashin8dbe4382018-07-19 16:55:45 -04001468 if (!determine_cpu_tsc_frequencies(false)) {
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001469 mark_tsc_unstable("could not calculate TSC khz");
1470 setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
1471 return;
1472 }
Dou Liyang608008a2018-07-30 15:54:20 +08001473 tsc_enable_sched_clock();
Len Brown4b5b21272017-12-22 00:27:56 -05001474 }
1475
Pavel Tatashine2a9ca22018-07-19 16:55:39 -04001476 cyc2ns_init_secondary_cpus();
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001477
Venkatesh Pallipadie82b8e42010-10-04 17:03:20 -07001478 if (!no_sched_irq_time)
1479 enable_sched_clock_irqtime();
1480
Pavel Tatashincf7a63e2018-07-19 16:55:38 -04001481 lpj_fine = get_loops_per_jiffy();
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001482 use_tsc_delay();
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001483
Zhenzhong Duana1272dd2017-06-21 01:23:37 -07001484 check_system_tsc_reliable();
1485
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001486 if (unsynchronized_tsc()) {
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001487 mark_tsc_unstable("TSCs unsynchronized");
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001488 return;
1489 }
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001490
Peter Zijlstraaa83c452017-12-22 10:20:13 +01001491 clocksource_register_khz(&clocksource_tsc_early, tsc_khz);
Christopher S. Hallf9677e02016-02-29 06:33:47 -08001492 detect_art();
Alok Kataria8fbbc4b2008-07-01 11:43:34 -07001493}
1494
Jack Steinerb5652012011-11-15 15:33:56 -08001495#ifdef CONFIG_SMP
1496/*
1497 * If we have a constant TSC and are using the TSC for the delay loop,
1498 * we can skip clock calibration if another cpu in the same socket has already
1499 * been calibrated. This assumes that CONSTANT_TSC applies to all
1500 * cpus in the socket - this should be a safe assumption.
1501 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001502unsigned long calibrate_delay_is_known(void)
Jack Steinerb5652012011-11-15 15:33:56 -08001503{
Thomas Gleixnerc25323c2016-02-18 20:53:43 +01001504 int sibling, cpu = smp_processor_id();
Pavel Tatashin76ce7cf2017-10-27 20:11:00 -04001505 int constant_tsc = cpu_has(&cpu_data(cpu), X86_FEATURE_CONSTANT_TSC);
1506 const struct cpumask *mask = topology_core_cpumask(cpu);
Jack Steinerb5652012011-11-15 15:33:56 -08001507
Pavel Tatashinfe9af812018-07-19 16:55:30 -04001508 if (!constant_tsc || !mask)
Thomas Gleixnerf508a5b2016-03-18 08:35:29 +01001509 return 0;
1510
1511 sibling = cpumask_any_but(mask, cpu);
Thomas Gleixnerc25323c2016-02-18 20:53:43 +01001512 if (sibling < nr_cpu_ids)
1513 return cpu_data(sibling).loops_per_jiffy;
Jack Steinerb5652012011-11-15 15:33:56 -08001514 return 0;
1515}
1516#endif