blob: 4693e2f3a03ec7003e0562380142e21fd6a18899 [file] [log] [blame]
Thomas Gleixner9ff554e2019-05-22 09:51:28 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Glauber Costa0941ecb2008-03-03 14:12:55 -03002/*
3 * Intel SMP support routines.
4 *
Alan Cox87c6fe22009-01-05 14:08:04 +00005 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
Ingo Molnar8f47e162009-01-31 02:03:42 +01006 * (c) 1998-99, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Glauber Costa0941ecb2008-03-03 14:12:55 -03007 * (c) 2002,2003 Andi Kleen, SuSE Labs.
8 *
9 * i386 and x86_64 integration by Glauber Costa <gcosta@redhat.com>
Glauber Costa0941ecb2008-03-03 14:12:55 -030010 */
11
Glauber Costaf9e47a12008-03-03 14:12:52 -030012#include <linux/init.h>
13
14#include <linux/mm.h>
15#include <linux/delay.h>
16#include <linux/spinlock.h>
Paul Gortmaker69c60c82011-05-26 12:22:53 -040017#include <linux/export.h>
Glauber Costaf9e47a12008-03-03 14:12:52 -030018#include <linux/kernel_stat.h>
19#include <linux/mc146818rtc.h>
20#include <linux/cache.h>
21#include <linux/interrupt.h>
22#include <linux/cpu.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/gfp.h>
Glauber Costaf9e47a12008-03-03 14:12:52 -030024
25#include <asm/mtrr.h>
26#include <asm/tlbflush.h>
27#include <asm/mmu_context.h>
28#include <asm/proto.h>
Ingo Molnar7b6aa332009-02-17 13:58:15 +010029#include <asm/apic.h>
Don Zickus7d007d22012-05-11 14:41:14 -040030#include <asm/nmi.h>
Ashok Raj8838eb62015-08-12 18:29:40 +020031#include <asm/mce.h>
Seiji Aguchicf910e82013-06-20 11:46:53 -040032#include <asm/trace/irq_vectors.h>
Hidehiro Kawai0ee59412016-10-11 13:54:23 -070033#include <asm/kexec.h>
Tiantian Fengfba4f472017-04-19 18:18:39 +020034#include <asm/virtext.h>
Hidehiro Kawai0ee59412016-10-11 13:54:23 -070035
Glauber Costa0941ecb2008-03-03 14:12:55 -030036/*
37 * Some notes on x86 processor bugs affecting SMP operation:
38 *
39 * Pentium, Pentium Pro, II, III (and all CPUs) have bugs.
40 * The Linux implications for SMP are handled as follows:
41 *
42 * Pentium III / [Xeon]
43 * None of the E1AP-E3AP errata are visible to the user.
44 *
45 * E1AP. see PII A1AP
46 * E2AP. see PII A2AP
47 * E3AP. see PII A3AP
48 *
49 * Pentium II / [Xeon]
50 * None of the A1AP-A3AP errata are visible to the user.
51 *
52 * A1AP. see PPro 1AP
53 * A2AP. see PPro 2AP
54 * A3AP. see PPro 7AP
55 *
56 * Pentium Pro
57 * None of 1AP-9AP errata are visible to the normal user,
58 * except occasional delivery of 'spurious interrupt' as trap #15.
59 * This is very rare and a non-problem.
60 *
61 * 1AP. Linux maps APIC as non-cacheable
62 * 2AP. worked around in hardware
63 * 3AP. fixed in C0 and above steppings microcode update.
64 * Linux does not use excessive STARTUP_IPIs.
65 * 4AP. worked around in hardware
66 * 5AP. symmetric IO mode (normal Linux operation) not affected.
67 * 'noapic' mode has vector 0xf filled out properly.
68 * 6AP. 'noapic' mode might be affected - fixed in later steppings
69 * 7AP. We do not assume writes to the LVT deassering IRQs
70 * 8AP. We do not enable low power mode (deep sleep) during MP bootup
71 * 9AP. We do not use mixed mode
72 *
73 * Pentium
74 * There is a marginal case where REP MOVS on 100MHz SMP
75 * machines with B stepping processors can fail. XXX should provide
76 * an L1cache=Writethrough or L1cache=off option.
77 *
78 * B stepping CPUs may hang. There are hardware work arounds
79 * for this. We warn about it in case your board doesn't have the work
80 * arounds. Basically that's so I can tell anyone with a B stepping
81 * CPU and SMP problems "tough".
82 *
83 * Specific items [From Pentium Processor Specification Update]
84 *
85 * 1AP. Linux doesn't use remote read
86 * 2AP. Linux doesn't trust APIC errors
87 * 3AP. We work around this
88 * 4AP. Linux never generated 3 interrupts of the same priority
89 * to cause a lost local interrupt.
90 * 5AP. Remote read is never used
91 * 6AP. not affected - worked around in hardware
92 * 7AP. not affected - worked around in hardware
93 * 8AP. worked around in hardware - we get explicit CS errors if not
94 * 9AP. only 'noapic' mode affected. Might generate spurious
95 * interrupts, we log only the first one and count the
96 * rest silently.
97 * 10AP. not affected - worked around in hardware
98 * 11AP. Linux reads the APIC between writes to avoid this, as per
99 * the documentation. Make sure you preserve this as it affects
100 * the C stepping chips too.
101 * 12AP. not affected - worked around in hardware
102 * 13AP. not affected - worked around in hardware
103 * 14AP. we always deassert INIT during bootup
104 * 15AP. not affected - worked around in hardware
105 * 16AP. not affected - worked around in hardware
106 * 17AP. not affected - worked around in hardware
107 * 18AP. not affected - worked around in hardware
108 * 19AP. not affected - worked around in BIOS
109 *
110 * If this sounds worrying believe me these bugs are either ___RARE___,
111 * or are signal timing bugs worked around in hardware and there's
112 * about nothing of note with C stepping upwards.
113 */
Glauber Costaf9e47a12008-03-03 14:12:52 -0300114
Don Zickus7d007d22012-05-11 14:41:14 -0400115static atomic_t stopping_cpu = ATOMIC_INIT(-1);
Don Zickus3aac27a2012-05-11 14:41:15 -0400116static bool smp_no_nmi_ipi = false;
Don Zickus7d007d22012-05-11 14:41:14 -0400117
Glauber Costaf9e47a12008-03-03 14:12:52 -0300118/*
119 * this function sends a 'reschedule' IPI to another CPU.
120 * it goes straight through and wastes no time serializing
121 * anything. Worst case is that we lose a reschedule ...
122 */
123static void native_smp_send_reschedule(int cpu)
124{
Gautham R Shenoyf6940102008-03-10 17:44:03 +0530125 if (unlikely(cpu_is_offline(cpu))) {
Prarit Bhargava21173d02017-04-18 08:25:05 -0400126 WARN(1, "sched: Unexpected reschedule of offline CPU#%d!\n", cpu);
Gautham R Shenoyf6940102008-03-10 17:44:03 +0530127 return;
128 }
Thomas Gleixner72613182015-11-04 22:57:09 +0000129 apic->send_IPI(cpu, RESCHEDULE_VECTOR);
Glauber Costaf9e47a12008-03-03 14:12:52 -0300130}
131
Jens Axboe3b16cf82008-06-26 11:21:54 +0200132void native_send_call_func_single_ipi(int cpu)
Glauber Costaf9e47a12008-03-03 14:12:52 -0300133{
Thomas Gleixner72613182015-11-04 22:57:09 +0000134 apic->send_IPI(cpu, CALL_FUNCTION_SINGLE_VECTOR);
Glauber Costaf9e47a12008-03-03 14:12:52 -0300135}
136
Mike Travisbcda0162008-12-16 17:33:59 -0800137void native_send_call_func_ipi(const struct cpumask *mask)
Glauber Costaf9e47a12008-03-03 14:12:52 -0300138{
Mike Travisc2d1cec2009-01-04 05:18:03 -0800139 cpumask_var_t allbutself;
Glauber Costaf9e47a12008-03-03 14:12:52 -0300140
Mike Travisc2d1cec2009-01-04 05:18:03 -0800141 if (!alloc_cpumask_var(&allbutself, GFP_ATOMIC)) {
Ingo Molnardac5f412009-01-28 15:42:24 +0100142 apic->send_IPI_mask(mask, CALL_FUNCTION_VECTOR);
Mike Travisc2d1cec2009-01-04 05:18:03 -0800143 return;
144 }
Glauber Costaf9e47a12008-03-03 14:12:52 -0300145
Mike Travisc2d1cec2009-01-04 05:18:03 -0800146 cpumask_copy(allbutself, cpu_online_mask);
147 cpumask_clear_cpu(smp_processor_id(), allbutself);
148
149 if (cpumask_equal(mask, allbutself) &&
150 cpumask_equal(cpu_online_mask, cpu_callout_mask))
Ingo Molnardac5f412009-01-28 15:42:24 +0100151 apic->send_IPI_allbutself(CALL_FUNCTION_VECTOR);
Glauber Costaf9e47a12008-03-03 14:12:52 -0300152 else
Ingo Molnardac5f412009-01-28 15:42:24 +0100153 apic->send_IPI_mask(mask, CALL_FUNCTION_VECTOR);
Mike Travisc2d1cec2009-01-04 05:18:03 -0800154
155 free_cpumask_var(allbutself);
Glauber Costaf9e47a12008-03-03 14:12:52 -0300156}
157
Don Zickus7d007d22012-05-11 14:41:14 -0400158static int smp_stop_nmi_callback(unsigned int val, struct pt_regs *regs)
159{
160 /* We are registered on stopping cpu too, avoid spurious NMI */
161 if (raw_smp_processor_id() == atomic_read(&stopping_cpu))
162 return NMI_HANDLED;
163
Tiantian Fengfba4f472017-04-19 18:18:39 +0200164 cpu_emergency_vmxoff();
Don Zickus7d007d22012-05-11 14:41:14 -0400165 stop_this_cpu(NULL);
166
167 return NMI_HANDLED;
168}
169
Glauber Costaf9e47a12008-03-03 14:12:52 -0300170/*
171 * this function calls the 'stop' function on all other CPUs in the system.
172 */
173
Andi Kleen2605fc22014-05-02 00:44:37 +0200174asmlinkage __visible void smp_reboot_interrupt(void)
Andi Kleen4ef702c2009-05-27 21:56:52 +0200175{
Thomas Gleixner6dc17872015-05-15 15:50:45 +0200176 ipi_entering_ack_irq();
Tiantian Fengfba4f472017-04-19 18:18:39 +0200177 cpu_emergency_vmxoff();
Andi Kleen4ef702c2009-05-27 21:56:52 +0200178 stop_this_cpu(NULL);
179 irq_exit();
180}
181
Don Zickus5d2b86d2012-05-11 14:41:13 -0400182static void native_stop_other_cpus(int wait)
Glauber Costaf9e47a12008-03-03 14:12:52 -0300183{
Glauber Costaf9e47a12008-03-03 14:12:52 -0300184 unsigned long flags;
Alok Kataria76fac072010-10-11 14:37:08 -0700185 unsigned long timeout;
Glauber Costaf9e47a12008-03-03 14:12:52 -0300186
187 if (reboot_force)
188 return;
189
Andi Kleen4ef702c2009-05-27 21:56:52 +0200190 /*
191 * Use an own vector here because smp_call_function
192 * does lots of things not suitable in a panic situation.
Don Zickus7d007d22012-05-11 14:41:14 -0400193 */
194
195 /*
196 * We start by using the REBOOT_VECTOR irq.
197 * The irq is treated as a sync point to allow critical
198 * regions of code on other cpus to release their spin locks
199 * and re-enable irqs. Jumping straight to an NMI might
200 * accidentally cause deadlocks with further shutdown/panic
201 * code. By syncing, we give the cpus up to one second to
202 * finish their work before we force them off with the NMI.
Andi Kleen4ef702c2009-05-27 21:56:52 +0200203 */
204 if (num_online_cpus() > 1) {
Don Zickus7d007d22012-05-11 14:41:14 -0400205 /* did someone beat us here? */
206 if (atomic_cmpxchg(&stopping_cpu, -1, safe_smp_processor_id()) != -1)
207 return;
208
209 /* sync above data before sending IRQ */
210 wmb();
211
Andi Kleen4ef702c2009-05-27 21:56:52 +0200212 apic->send_IPI_allbutself(REBOOT_VECTOR);
213
Alok Kataria76fac072010-10-11 14:37:08 -0700214 /*
215 * Don't wait longer than a second if the caller
216 * didn't ask us to wait.
217 */
218 timeout = USEC_PER_SEC;
219 while (num_online_cpus() > 1 && (wait || timeout--))
Andi Kleen4ef702c2009-05-27 21:56:52 +0200220 udelay(1);
221 }
Don Zickus7d007d22012-05-11 14:41:14 -0400222
223 /* if the REBOOT_VECTOR didn't work, try with the NMI */
Don Zickus3aac27a2012-05-11 14:41:15 -0400224 if ((num_online_cpus() > 1) && (!smp_no_nmi_ipi)) {
Don Zickus7d007d22012-05-11 14:41:14 -0400225 if (register_nmi_handler(NMI_LOCAL, smp_stop_nmi_callback,
226 NMI_FLAG_FIRST, "smp_stop"))
227 /* Note: we ignore failures here */
228 /* Hope the REBOOT_IRQ is good enough */
229 goto finish;
Andi Kleen4ef702c2009-05-27 21:56:52 +0200230
Don Zickus7d007d22012-05-11 14:41:14 -0400231 /* sync above data before sending IRQ */
232 wmb();
233
234 pr_emerg("Shutting down cpus with NMI\n");
235
236 apic->send_IPI_allbutself(NMI_VECTOR);
237
238 /*
239 * Don't wait longer than a 10 ms if the caller
240 * didn't ask us to wait.
241 */
242 timeout = USEC_PER_MSEC * 10;
243 while (num_online_cpus() > 1 && (wait || timeout--))
244 udelay(1);
245 }
246
247finish:
Glauber Costaf9e47a12008-03-03 14:12:52 -0300248 local_irq_save(flags);
Glauber Costaf9e47a12008-03-03 14:12:52 -0300249 disable_local_APIC();
Ashok Raj8838eb62015-08-12 18:29:40 +0200250 mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
Glauber Costaf9e47a12008-03-03 14:12:52 -0300251 local_irq_restore(flags);
252}
253
254/*
Thomas Gleixner3cd788c2017-08-28 08:47:30 +0200255 * Reschedule call back. KVM uses this interrupt to force a cpu out of
256 * guest mode
Glauber Costaf9e47a12008-03-03 14:12:52 -0300257 */
Daniel Bristot de Oliveirac4158ff2017-01-04 12:20:33 +0100258__visible void __irq_entry smp_reschedule_interrupt(struct pt_regs *regs)
Glauber Costaf9e47a12008-03-03 14:12:52 -0300259{
260 ack_APIC_irq();
Thomas Gleixner85b77cd2017-08-28 08:47:29 +0200261 inc_irq_stat(irq_resched_count);
Nicolai Stangeffcba43f2018-07-29 13:06:04 +0200262 kvm_set_cpu_l1tf_flush_l1d();
Thomas Gleixner3cd788c2017-08-28 08:47:30 +0200263
Thomas Gleixner80954742017-08-28 08:47:33 +0200264 if (trace_resched_ipi_enabled()) {
Thomas Gleixner3cd788c2017-08-28 08:47:30 +0200265 /*
266 * scheduler_ipi() might call irq_enter() as well, but
267 * nested calls are fine.
268 */
269 irq_enter();
270 trace_reschedule_entry(RESCHEDULE_VECTOR);
271 scheduler_ipi();
272 trace_reschedule_exit(RESCHEDULE_VECTOR);
273 irq_exit();
274 return;
275 }
Thomas Gleixner85b77cd2017-08-28 08:47:29 +0200276 scheduler_ipi();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400277}
278
Daniel Bristot de Oliveirac4158ff2017-01-04 12:20:33 +0100279__visible void __irq_entry smp_call_function_interrupt(struct pt_regs *regs)
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400280{
Thomas Gleixner6dc17872015-05-15 15:50:45 +0200281 ipi_entering_ack_irq();
Seiji Aguchicf910e82013-06-20 11:46:53 -0400282 trace_call_function_entry(CALL_FUNCTION_VECTOR);
Thomas Gleixner85b77cd2017-08-28 08:47:29 +0200283 inc_irq_stat(irq_call_count);
284 generic_smp_call_function_interrupt();
Seiji Aguchicf910e82013-06-20 11:46:53 -0400285 trace_call_function_exit(CALL_FUNCTION_VECTOR);
286 exiting_irq();
287}
288
Thomas Gleixner85b77cd2017-08-28 08:47:29 +0200289__visible void __irq_entry smp_call_function_single_interrupt(struct pt_regs *r)
Seiji Aguchicf910e82013-06-20 11:46:53 -0400290{
Thomas Gleixner6dc17872015-05-15 15:50:45 +0200291 ipi_entering_ack_irq();
Seiji Aguchicf910e82013-06-20 11:46:53 -0400292 trace_call_function_single_entry(CALL_FUNCTION_SINGLE_VECTOR);
Thomas Gleixner85b77cd2017-08-28 08:47:29 +0200293 inc_irq_stat(irq_call_count);
294 generic_smp_call_function_single_interrupt();
Seiji Aguchicf910e82013-06-20 11:46:53 -0400295 trace_call_function_single_exit(CALL_FUNCTION_SINGLE_VECTOR);
296 exiting_irq();
297}
298
Don Zickusbda62632011-10-13 15:14:27 -0400299static int __init nonmi_ipi_setup(char *str)
300{
Don Zickus3aac27a2012-05-11 14:41:15 -0400301 smp_no_nmi_ipi = true;
302 return 1;
Don Zickusbda62632011-10-13 15:14:27 -0400303}
304
305__setup("nonmi_ipi", nonmi_ipi_setup);
306
Glauber Costaf9e47a12008-03-03 14:12:52 -0300307struct smp_ops smp_ops = {
Cyrill Gorcunovb9b34f22009-04-12 20:47:42 +0400308 .smp_prepare_boot_cpu = native_smp_prepare_boot_cpu,
309 .smp_prepare_cpus = native_smp_prepare_cpus,
310 .smp_cpus_done = native_smp_cpus_done,
Glauber Costaf9e47a12008-03-03 14:12:52 -0300311
Don Zickus5d2b86d2012-05-11 14:41:13 -0400312 .stop_other_cpus = native_stop_other_cpus,
Hidehiro Kawai0ee59412016-10-11 13:54:23 -0700313#if defined(CONFIG_KEXEC_CORE)
314 .crash_stop_other_cpus = kdump_nmi_shootdown_cpus,
315#endif
Cyrill Gorcunovb9b34f22009-04-12 20:47:42 +0400316 .smp_send_reschedule = native_smp_send_reschedule,
Jens Axboe3b16cf82008-06-26 11:21:54 +0200317
Cyrill Gorcunovb9b34f22009-04-12 20:47:42 +0400318 .cpu_up = native_cpu_up,
319 .cpu_die = native_cpu_die,
320 .cpu_disable = native_cpu_disable,
321 .play_dead = native_play_dead,
Alex Nixon93be71b2008-08-22 11:52:11 +0100322
Cyrill Gorcunovb9b34f22009-04-12 20:47:42 +0400323 .send_call_func_ipi = native_send_call_func_ipi,
Jens Axboe3b16cf82008-06-26 11:21:54 +0200324 .send_call_func_single_ipi = native_send_call_func_single_ipi,
Glauber Costaf9e47a12008-03-03 14:12:52 -0300325};
326EXPORT_SYMBOL_GPL(smp_ops);