blob: f0fbbf6a6a1fa1a8ef3e0b442b9966eaf0e4474e [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 * Derived from "arch/i386/kernel/process.c"
4 * Copyright (C) 1995 Linus Torvalds
5 *
6 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
7 * Paul Mackerras (paulus@cs.anu.edu.au)
8 *
9 * PowerPC version
10 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100011 */
12
Paul Mackerras14cf11a2005-09-26 16:04:21 +100013#include <linux/errno.h>
14#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010015#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010016#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010017#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/kernel.h>
19#include <linux/mm.h>
20#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/stddef.h>
22#include <linux/unistd.h>
23#include <linux/ptrace.h>
24#include <linux/slab.h>
25#include <linux/user.h>
26#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/prctl.h>
28#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040029#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030#include <linux/kallsyms.h>
31#include <linux/mqueue.h>
32#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100033#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080034#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010035#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000036#include <linux/personality.h>
37#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053038#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110039#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110040#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080041#include <linux/pkeys.h>
Christophe Leroyfb2d9502018-10-06 16:51:14 +000042#include <linux/seq_buf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043
44#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#include <asm/io.h>
46#include <asm/processor.h>
47#include <asm/mmu.h>
48#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110049#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110050#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010051#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010052#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000054#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100056#ifdef CONFIG_PPC64
57#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053058#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100059#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110060#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110061#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110062#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053063#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100064#include <asm/asm-prototypes.h>
Christophe Leroyc9386bf2018-10-09 16:46:25 +110065#include <asm/stacktrace.h>
Michael Neulingc1fe1902019-04-01 17:03:12 +110066#include <asm/hw_breakpoint.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110067
Luis Machadod6a61bf2008-07-24 02:10:41 +100068#include <linux/kprobes.h>
69#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100070
Michael Neuling8b3c34c2013-02-13 16:21:32 +000071/* Transactional Memory debug */
72#ifdef TM_DEBUG_SW
73#define TM_DEBUG(x...) printk(KERN_INFO x)
74#else
75#define TM_DEBUG(x...) do { } while(0)
76#endif
77
Paul Mackerras14cf11a2005-09-26 16:04:21 +100078extern unsigned long _get_SP(void);
79
Paul Mackerrasd31626f2014-01-13 15:56:29 +110080#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110081/*
82 * Are we running in "Suspend disabled" mode? If so we have to block any
83 * sigreturn that would get us into suspended state, and we also warn in some
84 * other paths that we should never reach with suspend disabled.
85 */
86bool tm_suspend_disabled __ro_after_init = false;
87
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110088static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110089{
90 /*
91 * If we are saving the current thread's registers, and the
92 * thread is in a transactional state, set the TIF_RESTORE_TM
93 * bit so that we know to restore the registers before
94 * returning to userspace.
95 */
96 if (tsk == current && tsk->thread.regs &&
97 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
98 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053099 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100100 set_thread_flag(TIF_RESTORE_TM);
101 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100102}
Cyril Burdc16b552016-09-23 16:18:08 +1000103
Cyril Bura7771172017-11-02 14:09:03 +1100104static bool tm_active_with_fp(struct task_struct *tsk)
105{
Breno Leitao5c784c82018-08-16 14:21:07 -0300106 return MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
Cyril Bura7771172017-11-02 14:09:03 +1100107 (tsk->thread.ckpt_regs.msr & MSR_FP);
108}
109
110static bool tm_active_with_altivec(struct task_struct *tsk)
111{
Breno Leitao5c784c82018-08-16 14:21:07 -0300112 return MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
Cyril Bura7771172017-11-02 14:09:03 +1100113 (tsk->thread.ckpt_regs.msr & MSR_VEC);
114}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100115#else
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100116static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100117static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
118static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100119#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
120
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100121bool strict_msr_control;
122EXPORT_SYMBOL(strict_msr_control);
123
124static int __init enable_strict_msr_control(char *str)
125{
126 strict_msr_control = true;
127 pr_info("Enabling strict facility control\n");
128
129 return 0;
130}
131early_param("ppc_strict_facility_enable", enable_strict_msr_control);
132
Nicholas Piggine2b36d52019-05-02 15:21:07 +1000133/* notrace because it's called by restore_math */
134unsigned long notrace msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100135{
136 unsigned long oldmsr = mfmsr();
137 unsigned long newmsr;
138
139 newmsr = oldmsr | bits;
140
141#ifdef CONFIG_VSX
142 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
143 newmsr |= MSR_VSX;
144#endif
145
146 if (oldmsr != newmsr)
147 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000148
149 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100150}
Simon Guod1c72112018-05-23 15:01:44 +0800151EXPORT_SYMBOL_GPL(msr_check_and_set);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100152
Nicholas Piggine2b36d52019-05-02 15:21:07 +1000153/* notrace because it's called by restore_math */
154void notrace __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100155{
156 unsigned long oldmsr = mfmsr();
157 unsigned long newmsr;
158
159 newmsr = oldmsr & ~bits;
160
161#ifdef CONFIG_VSX
162 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
163 newmsr &= ~MSR_VSX;
164#endif
165
166 if (oldmsr != newmsr)
167 mtmsr_isync(newmsr);
168}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100169EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100170
Kevin Hao037f0ee2013-07-14 17:02:05 +0800171#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100172static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100173{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000174 unsigned long msr;
175
Cyril Bur87924682016-02-29 17:53:49 +1100176 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000177 msr = tsk->thread.regs->msr;
Mark Cave-Aylandfe1ef6b2019-02-08 14:33:19 +0000178 msr &= ~(MSR_FP|MSR_FE0|MSR_FE1);
Cyril Bur87924682016-02-29 17:53:49 +1100179#ifdef CONFIG_VSX
180 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000181 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100182#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000183 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100184}
185
Anton Blanchard98da5812015-10-29 11:44:01 +1100186void giveup_fpu(struct task_struct *tsk)
187{
Anton Blanchard98da5812015-10-29 11:44:01 +1100188 check_if_tm_restore_required(tsk);
189
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100190 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100191 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100192 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100193}
194EXPORT_SYMBOL(giveup_fpu);
195
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000196/*
197 * Make sure the floating-point register state in the
198 * the thread_struct is up to date for task tsk.
199 */
200void flush_fp_to_thread(struct task_struct *tsk)
201{
202 if (tsk->thread.regs) {
203 /*
204 * We need to disable preemption here because if we didn't,
205 * another process could get scheduled after the regs->msr
206 * test but before we have finished saving the FP registers
207 * to the thread_struct. That process could take over the
208 * FPU, and then when we get scheduled again we would store
209 * bogus values for the remaining FP registers.
210 */
211 preempt_disable();
212 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 /*
214 * This should only ever be called for current or
215 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100216 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217 * there is something wrong if a stopped child appears
218 * to still have its FP state in the CPU registers.
219 */
220 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100221 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222 }
223 preempt_enable();
224 }
225}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000226EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227
228void enable_kernel_fp(void)
229{
Cyril Bure909fb82016-09-23 16:18:11 +1000230 unsigned long cpumsr;
231
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000232 WARN_ON(preemptible());
233
Cyril Bure909fb82016-09-23 16:18:11 +1000234 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100235
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100236 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
237 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000238 /*
239 * If a thread has already been reclaimed then the
240 * checkpointed registers are on the CPU but have definitely
241 * been saved by the reclaim code. Don't need to and *cannot*
242 * giveup as this would save to the 'live' structure not the
243 * checkpointed structure.
244 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300245 if (!MSR_TM_ACTIVE(cpumsr) &&
246 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000247 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100248 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100249 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000250}
251EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100252
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000253static int restore_fp(struct task_struct *tsk)
254{
Cyril Bura7771172017-11-02 14:09:03 +1100255 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100256 load_fp_state(&current->thread.fp_state);
257 current->thread.load_fp++;
258 return 1;
259 }
260 return 0;
261}
262#else
263static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100264#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000266#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100267#define loadvec(thr) ((thr).load_vec)
268
Cyril Bur6f515d82016-02-29 17:53:50 +1100269static void __giveup_altivec(struct task_struct *tsk)
270{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000271 unsigned long msr;
272
Cyril Bur6f515d82016-02-29 17:53:50 +1100273 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000274 msr = tsk->thread.regs->msr;
275 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100276#ifdef CONFIG_VSX
277 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000278 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100279#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000280 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100281}
282
Anton Blanchard98da5812015-10-29 11:44:01 +1100283void giveup_altivec(struct task_struct *tsk)
284{
Anton Blanchard98da5812015-10-29 11:44:01 +1100285 check_if_tm_restore_required(tsk);
286
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100287 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100288 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100289 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100290}
291EXPORT_SYMBOL(giveup_altivec);
292
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000293void enable_kernel_altivec(void)
294{
Cyril Bure909fb82016-09-23 16:18:11 +1000295 unsigned long cpumsr;
296
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000297 WARN_ON(preemptible());
298
Cyril Bure909fb82016-09-23 16:18:11 +1000299 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100300
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100301 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
302 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000303 /*
304 * If a thread has already been reclaimed then the
305 * checkpointed registers are on the CPU but have definitely
306 * been saved by the reclaim code. Don't need to and *cannot*
307 * giveup as this would save to the 'live' structure not the
308 * checkpointed structure.
309 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300310 if (!MSR_TM_ACTIVE(cpumsr) &&
311 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000312 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100313 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100314 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000315}
316EXPORT_SYMBOL(enable_kernel_altivec);
317
318/*
319 * Make sure the VMX/Altivec register state in the
320 * the thread_struct is up to date for task tsk.
321 */
322void flush_altivec_to_thread(struct task_struct *tsk)
323{
324 if (tsk->thread.regs) {
325 preempt_disable();
326 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000327 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100328 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329 }
330 preempt_enable();
331 }
332}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000333EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100334
335static int restore_altivec(struct task_struct *tsk)
336{
Cyril Burdc16b552016-09-23 16:18:08 +1000337 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100338 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100339 load_vr_state(&tsk->thread.vr_state);
340 tsk->thread.used_vr = 1;
341 tsk->thread.load_vec++;
342
343 return 1;
344 }
345 return 0;
346}
347#else
348#define loadvec(thr) 0
349static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000350#endif /* CONFIG_ALTIVEC */
351
Michael Neulingce48b212008-06-25 14:07:18 +1000352#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100353static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100354{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000355 unsigned long msr = tsk->thread.regs->msr;
356
357 /*
358 * We should never be ssetting MSR_VSX without also setting
359 * MSR_FP and MSR_VEC
360 */
361 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
362
363 /* __giveup_fpu will clear MSR_VSX */
364 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100365 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000366 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100367 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100368}
369
370static void giveup_vsx(struct task_struct *tsk)
371{
372 check_if_tm_restore_required(tsk);
373
374 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100375 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100376 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100377}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100378
Michael Neulingce48b212008-06-25 14:07:18 +1000379void enable_kernel_vsx(void)
380{
Cyril Bure909fb82016-09-23 16:18:11 +1000381 unsigned long cpumsr;
382
Michael Neulingce48b212008-06-25 14:07:18 +1000383 WARN_ON(preemptible());
384
Cyril Bure909fb82016-09-23 16:18:11 +1000385 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100386
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000387 if (current->thread.regs &&
388 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100389 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000390 /*
391 * If a thread has already been reclaimed then the
392 * checkpointed registers are on the CPU but have definitely
393 * been saved by the reclaim code. Don't need to and *cannot*
394 * giveup as this would save to the 'live' structure not the
395 * checkpointed structure.
396 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300397 if (!MSR_TM_ACTIVE(cpumsr) &&
398 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000399 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100400 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100401 }
Michael Neulingce48b212008-06-25 14:07:18 +1000402}
403EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000404
405void flush_vsx_to_thread(struct task_struct *tsk)
406{
407 if (tsk->thread.regs) {
408 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000409 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000410 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000411 giveup_vsx(tsk);
412 }
413 preempt_enable();
414 }
415}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000416EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100417
418static int restore_vsx(struct task_struct *tsk)
419{
420 if (cpu_has_feature(CPU_FTR_VSX)) {
421 tsk->thread.used_vsr = 1;
422 return 1;
423 }
424
425 return 0;
426}
427#else
428static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000429#endif /* CONFIG_VSX */
430
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000431#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100432void giveup_spe(struct task_struct *tsk)
433{
Anton Blanchard98da5812015-10-29 11:44:01 +1100434 check_if_tm_restore_required(tsk);
435
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100436 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100437 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100438 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100439}
440EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000441
442void enable_kernel_spe(void)
443{
444 WARN_ON(preemptible());
445
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100446 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100447
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100448 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
449 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100450 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100451 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000452}
453EXPORT_SYMBOL(enable_kernel_spe);
454
455void flush_spe_to_thread(struct task_struct *tsk)
456{
457 if (tsk->thread.regs) {
458 preempt_disable();
459 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000460 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500461 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500462 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000463 }
464 preempt_enable();
465 }
466}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000467#endif /* CONFIG_SPE */
468
Anton Blanchardc2085052015-10-29 11:44:08 +1100469static unsigned long msr_all_available;
470
471static int __init init_msr_all_available(void)
472{
473#ifdef CONFIG_PPC_FPU
474 msr_all_available |= MSR_FP;
475#endif
476#ifdef CONFIG_ALTIVEC
477 if (cpu_has_feature(CPU_FTR_ALTIVEC))
478 msr_all_available |= MSR_VEC;
479#endif
480#ifdef CONFIG_VSX
481 if (cpu_has_feature(CPU_FTR_VSX))
482 msr_all_available |= MSR_VSX;
483#endif
484#ifdef CONFIG_SPE
485 if (cpu_has_feature(CPU_FTR_SPE))
486 msr_all_available |= MSR_SPE;
487#endif
488
489 return 0;
490}
491early_initcall(init_msr_all_available);
492
493void giveup_all(struct task_struct *tsk)
494{
495 unsigned long usermsr;
496
497 if (!tsk->thread.regs)
498 return;
499
500 usermsr = tsk->thread.regs->msr;
501
502 if ((usermsr & msr_all_available) == 0)
503 return;
504
505 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000506 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100507
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000508 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
509
Anton Blanchardc2085052015-10-29 11:44:08 +1100510#ifdef CONFIG_PPC_FPU
511 if (usermsr & MSR_FP)
512 __giveup_fpu(tsk);
513#endif
514#ifdef CONFIG_ALTIVEC
515 if (usermsr & MSR_VEC)
516 __giveup_altivec(tsk);
517#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100518#ifdef CONFIG_SPE
519 if (usermsr & MSR_SPE)
520 __giveup_spe(tsk);
521#endif
522
523 msr_check_and_clear(msr_all_available);
524}
525EXPORT_SYMBOL(giveup_all);
526
Nicholas Piggine2b36d52019-05-02 15:21:07 +1000527/*
528 * The exception exit path calls restore_math() with interrupts hard disabled
529 * but the soft irq state not "reconciled". ftrace code that calls
530 * local_irq_save/restore causes warnings.
531 *
532 * Rather than complicate the exit path, just don't trace restore_math. This
533 * could be done by having ftrace entry code check for this un-reconciled
534 * condition where MSR[EE]=0 and PACA_IRQ_HARD_DIS is not set, and
535 * temporarily fix it up for the duration of the ftrace call.
536 */
537void notrace restore_math(struct pt_regs *regs)
Cyril Bur70fe3d92016-02-29 17:53:47 +1100538{
539 unsigned long msr;
540
Breno Leitao5c784c82018-08-16 14:21:07 -0300541 if (!MSR_TM_ACTIVE(regs->msr) &&
Cyril Burdc16b552016-09-23 16:18:08 +1000542 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100543 return;
544
545 msr = regs->msr;
546 msr_check_and_set(msr_all_available);
547
548 /*
549 * Only reload if the bit is not set in the user MSR, the bit BEING set
550 * indicates that the registers are hot
551 */
552 if ((!(msr & MSR_FP)) && restore_fp(current))
553 msr |= MSR_FP | current->thread.fpexc_mode;
554
555 if ((!(msr & MSR_VEC)) && restore_altivec(current))
556 msr |= MSR_VEC;
557
558 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
559 restore_vsx(current)) {
560 msr |= MSR_VSX;
561 }
562
563 msr_check_and_clear(msr_all_available);
564
565 regs->msr = msr;
566}
567
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100568static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100569{
570 unsigned long usermsr;
571
572 if (!tsk->thread.regs)
573 return;
574
575 usermsr = tsk->thread.regs->msr;
576
577 if ((usermsr & msr_all_available) == 0)
578 return;
579
580 msr_check_and_set(msr_all_available);
581
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000582 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100583
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000584 if (usermsr & MSR_FP)
585 save_fpu(tsk);
586
587 if (usermsr & MSR_VEC)
588 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100589
590 if (usermsr & MSR_SPE)
591 __giveup_spe(tsk);
592
593 msr_check_and_clear(msr_all_available);
Ram Paic76662e2018-07-17 06:51:05 -0700594 thread_pkey_regs_save(&tsk->thread);
Cyril Burde2a20a2016-02-29 17:53:48 +1100595}
596
Anton Blanchard579e6332015-10-29 11:44:09 +1100597void flush_all_to_thread(struct task_struct *tsk)
598{
599 if (tsk->thread.regs) {
600 preempt_disable();
601 BUG_ON(tsk != current);
Anton Blanchard579e6332015-10-29 11:44:09 +1100602#ifdef CONFIG_SPE
603 if (tsk->thread.regs->msr & MSR_SPE)
604 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
605#endif
Felipe Rechiae9013782018-10-24 10:57:22 -0300606 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100607
608 preempt_enable();
609 }
610}
611EXPORT_SYMBOL(flush_all_to_thread);
612
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000613#ifdef CONFIG_PPC_ADV_DEBUG_REGS
614void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600615 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000616{
Eric W. Biederman47355042018-01-16 16:12:38 -0600617 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000618 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
619 11, SIGSEGV) == NOTIFY_STOP)
620 return;
621
622 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600623 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
624 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000625}
626#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000627void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000628 unsigned long error_code)
629{
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000630 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000631 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
632 11, SIGSEGV) == NOTIFY_STOP)
633 return;
634
Michael Neuling9422de32012-12-20 14:06:44 +0000635 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000636 return;
637
Michael Neuling9422de32012-12-20 14:06:44 +0000638 /* Clear the breakpoint */
639 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000640
641 /* Deliver the signal to userspace */
Eric W. Biedermanf383d8b2018-09-18 10:00:32 +0200642 force_sig_fault(SIGTRAP, TRAP_HWBKPT, (void __user *)address, current);
Luis Machadod6a61bf2008-07-24 02:10:41 +1000643}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000644#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000645
Michael Neuling9422de32012-12-20 14:06:44 +0000646static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100647
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000648#ifdef CONFIG_PPC_ADV_DEBUG_REGS
649/*
650 * Set the debug registers back to their default "safe" values.
651 */
652static void set_debug_reg_defaults(struct thread_struct *thread)
653{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530654 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000655#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530656 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000657#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530658 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000659#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530660 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000661#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530662 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000663#ifdef CONFIG_BOOKE
664 /*
665 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
666 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530667 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000668 DBCR1_IAC3US | DBCR1_IAC4US;
669 /*
670 * Force Data Address Compare User/Supervisor bits to be User-only
671 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
672 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530673 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000674#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530675 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000676#endif
677}
678
Scott Woodf5f97212013-11-22 15:52:29 -0600679static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000680{
Scott Wood6cecf762013-05-13 14:14:53 +0000681 /*
682 * We could have inherited MSR_DE from userspace, since
683 * it doesn't get cleared on exception entry. Make sure
684 * MSR_DE is clear before we enable any debug events.
685 */
686 mtmsr(mfmsr() & ~MSR_DE);
687
Scott Woodf5f97212013-11-22 15:52:29 -0600688 mtspr(SPRN_IAC1, debug->iac1);
689 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000690#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600691 mtspr(SPRN_IAC3, debug->iac3);
692 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000693#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600694 mtspr(SPRN_DAC1, debug->dac1);
695 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000696#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600697 mtspr(SPRN_DVC1, debug->dvc1);
698 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000699#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600700 mtspr(SPRN_DBCR0, debug->dbcr0);
701 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000702#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600703 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000704#endif
705}
706/*
707 * Unless neither the old or new thread are making use of the
708 * debug registers, set the debug registers from the values
709 * stored in the new thread.
710 */
Scott Woodf5f97212013-11-22 15:52:29 -0600711void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000712{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530713 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600714 || (new_debug->dbcr0 & DBCR0_IDM))
715 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000716}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530717EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000718#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000719#ifndef CONFIG_HAVE_HW_BREAKPOINT
Christophe Leroyb5ac51d2018-07-05 16:25:05 +0000720static void set_breakpoint(struct arch_hw_breakpoint *brk)
721{
722 preempt_disable();
723 __set_breakpoint(brk);
724 preempt_enable();
725}
726
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000727static void set_debug_reg_defaults(struct thread_struct *thread)
728{
Michael Neuling9422de32012-12-20 14:06:44 +0000729 thread->hw_brk.address = 0;
730 thread->hw_brk.type = 0;
Nicholas Piggin252988c2018-04-01 15:50:36 +1000731 if (ppc_breakpoint_available())
732 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000733}
K.Prasade0780b72011-02-10 04:44:35 +0000734#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000735#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
736
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000737#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000738static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
739{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000740 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000741#ifdef CONFIG_PPC_47x
742 isync();
743#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000744 return 0;
745}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000746#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000747static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
748{
Michael Ellermancab0af92005-11-03 15:30:49 +1100749 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000750 if (cpu_has_feature(CPU_FTR_DABRX))
751 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100752 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000753}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100754#elif defined(CONFIG_PPC_8xx)
755static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
756{
757 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
758 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
759 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
760
761 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
762 lctrl1 |= 0xa0000;
763 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
764 lctrl1 |= 0xf0000;
765 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
766 lctrl2 = 0;
767
768 mtspr(SPRN_LCTRL2, 0);
769 mtspr(SPRN_CMPE, addr);
770 mtspr(SPRN_CMPF, addr + 4);
771 mtspr(SPRN_LCTRL1, lctrl1);
772 mtspr(SPRN_LCTRL2, lctrl2);
773
774 return 0;
775}
Michael Neuling9422de32012-12-20 14:06:44 +0000776#else
777static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
778{
779 return -EINVAL;
780}
781#endif
782
783static inline int set_dabr(struct arch_hw_breakpoint *brk)
784{
785 unsigned long dabr, dabrx;
786
787 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
788 dabrx = ((brk->type >> 3) & 0x7);
789
790 if (ppc_md.set_dabr)
791 return ppc_md.set_dabr(dabr, dabrx);
792
793 return __set_dabr(dabr, dabrx);
794}
795
Michael Neulingc1fe1902019-04-01 17:03:12 +1100796int set_dawr(struct arch_hw_breakpoint *brk)
Michael Neulingbf99de32012-12-20 14:06:45 +0000797{
Michael Neuling05d694e2013-01-24 15:02:58 +0000798 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000799
800 dawr = brk->address;
801
802 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
803 << (63 - 58); //* read/write bits */
804 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
805 << (63 - 59); //* translate */
806 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
807 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000808 /* dawr length is stored in field MDR bits 48:53. Matches range in
809 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
810 0b111111=64DW.
811 brk->len is in bytes.
812 This aligns up to double word size, shifts and does the bias.
813 */
814 mrd = ((brk->len + 7) >> 3) - 1;
815 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000816
817 if (ppc_md.set_dawr)
818 return ppc_md.set_dawr(dawr, dawrx);
819 mtspr(SPRN_DAWR, dawr);
820 mtspr(SPRN_DAWRX, dawrx);
821 return 0;
822}
823
Paul Gortmaker21f58502014-04-29 15:25:17 -0400824void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000825{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500826 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000827
Michael Neulingc1fe1902019-04-01 17:03:12 +1100828 if (dawr_enabled())
Nicholas Piggin252988c2018-04-01 15:50:36 +1000829 // Power8 or later
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400830 set_dawr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000831 else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
832 // Power7 or earlier
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400833 set_dabr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000834 else
835 // Shouldn't happen due to higher level checks
836 WARN_ON_ONCE(1);
Michael Neuling9422de32012-12-20 14:06:44 +0000837}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000838
Michael Neuling404b27d2018-03-27 15:37:17 +1100839/* Check if we have DAWR or DABR hardware */
840bool ppc_breakpoint_available(void)
841{
Michael Neulingc1fe1902019-04-01 17:03:12 +1100842 if (dawr_enabled())
843 return true; /* POWER8 DAWR or POWER9 forced DAWR */
Michael Neuling404b27d2018-03-27 15:37:17 +1100844 if (cpu_has_feature(CPU_FTR_ARCH_207S))
845 return false; /* POWER9 with DAWR disabled */
846 /* DABR: Everything but POWER8 and POWER9 */
847 return true;
848}
849EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
850
Michael Neuling9422de32012-12-20 14:06:44 +0000851static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
852 struct arch_hw_breakpoint *b)
853{
854 if (a->address != b->address)
855 return false;
856 if (a->type != b->type)
857 return false;
858 if (a->len != b->len)
859 return false;
860 return true;
861}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100862
Michael Neulingfb096922013-02-13 16:21:37 +0000863#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000864
865static inline bool tm_enabled(struct task_struct *tsk)
866{
867 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
868}
869
Cyril Buredd00b82018-02-01 12:07:46 +1100870static void tm_reclaim_thread(struct thread_struct *thr, uint8_t cause)
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100871{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100872 /*
873 * Use the current MSR TM suspended bit to track if we have
874 * checkpointed state outstanding.
875 * On signal delivery, we'd normally reclaim the checkpointed
876 * state to obtain stack pointer (see:get_tm_stackpointer()).
877 * This will then directly return to userspace without going
878 * through __switch_to(). However, if the stack frame is bad,
879 * we need to exit this thread which calls __switch_to() which
880 * will again attempt to reclaim the already saved tm state.
881 * Hence we need to check that we've not already reclaimed
882 * this state.
883 * We do this using the current MSR, rather tracking it in
884 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000885 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100886 */
887 if (!MSR_TM_SUSPENDED(mfmsr()))
888 return;
889
Cyril Bur91381b92017-11-02 14:09:04 +1100890 giveup_all(container_of(thr, struct task_struct, thread));
891
Cyril Bureb5c3f12017-11-02 14:09:05 +1100892 tm_reclaim(thr, cause);
893
Michael Neulingf48e91e2017-05-08 17:16:26 +1000894 /*
895 * If we are in a transaction and FP is off then we can't have
896 * used FP inside that transaction. Hence the checkpointed
897 * state is the same as the live state. We need to copy the
898 * live state to the checkpointed state so that when the
899 * transaction is restored, the checkpointed state is correct
900 * and the aborted transaction sees the correct state. We use
901 * ckpt_regs.msr here as that's what tm_reclaim will use to
902 * determine if it's going to write the checkpointed state or
903 * not. So either this will write the checkpointed registers,
904 * or reclaim will. Similarly for VMX.
905 */
906 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
907 memcpy(&thr->ckfp_state, &thr->fp_state,
908 sizeof(struct thread_fp_state));
909 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
910 memcpy(&thr->ckvr_state, &thr->vr_state,
911 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100912}
913
914void tm_reclaim_current(uint8_t cause)
915{
916 tm_enable();
Cyril Buredd00b82018-02-01 12:07:46 +1100917 tm_reclaim_thread(&current->thread, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100918}
919
Michael Neulingfb096922013-02-13 16:21:37 +0000920static inline void tm_reclaim_task(struct task_struct *tsk)
921{
922 /* We have to work out if we're switching from/to a task that's in the
923 * middle of a transaction.
924 *
925 * In switching we need to maintain a 2nd register state as
926 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000927 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
928 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000929 *
930 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
931 */
932 struct thread_struct *thr = &tsk->thread;
933
934 if (!thr->regs)
935 return;
936
937 if (!MSR_TM_ACTIVE(thr->regs->msr))
938 goto out_and_saveregs;
939
Michael Neuling92fb8692017-10-12 21:17:19 +1100940 WARN_ON(tm_suspend_disabled);
941
Michael Neulingfb096922013-02-13 16:21:37 +0000942 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
943 "ccr=%lx, msr=%lx, trap=%lx)\n",
944 tsk->pid, thr->regs->nip,
945 thr->regs->ccr, thr->regs->msr,
946 thr->regs->trap);
947
Cyril Buredd00b82018-02-01 12:07:46 +1100948 tm_reclaim_thread(thr, TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000949
950 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
951 tsk->pid);
952
953out_and_saveregs:
954 /* Always save the regs here, even if a transaction's not active.
955 * This context-switches a thread's TM info SPRs. We do it here to
956 * be consistent with the restore path (in recheckpoint) which
957 * cannot happen later in _switch().
958 */
959 tm_save_sprs(thr);
960}
961
Cyril Bureb5c3f12017-11-02 14:09:05 +1100962extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100963
Cyril Bureb5c3f12017-11-02 14:09:05 +1100964void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100965{
966 unsigned long flags;
967
Cyril Bur5d176f72016-09-14 18:02:16 +1000968 if (!(thread->regs->msr & MSR_TM))
969 return;
970
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100971 /* We really can't be interrupted here as the TEXASR registers can't
972 * change and later in the trecheckpoint code, we have a userspace R1.
973 * So let's hard disable over this region.
974 */
975 local_irq_save(flags);
976 hard_irq_disable();
977
978 /* The TM SPRs are restored here, so that TEXASR.FS can be set
979 * before the trecheckpoint and no explosion occurs.
980 */
981 tm_restore_sprs(thread);
982
Cyril Bureb5c3f12017-11-02 14:09:05 +1100983 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100984
985 local_irq_restore(flags);
986}
987
Michael Neulingbc2a9402013-02-13 16:21:40 +0000988static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000989{
Michael Neulingfb096922013-02-13 16:21:37 +0000990 if (!cpu_has_feature(CPU_FTR_TM))
991 return;
992
993 /* Recheckpoint the registers of the thread we're about to switch to.
994 *
995 * If the task was using FP, we non-lazily reload both the original and
996 * the speculative FP register states. This is because the kernel
997 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000998 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000999 * need to be restored.
1000 */
Cyril Bur5d176f72016-09-14 18:02:16 +10001001 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +00001002 return;
1003
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001004 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
1005 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001006 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001007 }
Michael Neulingfb096922013-02-13 16:21:37 +00001008 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001009 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1010 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +00001011
Cyril Bureb5c3f12017-11-02 14:09:05 +11001012 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001013
Cyril Burdc310662016-09-23 16:18:24 +10001014 /*
1015 * The checkpointed state has been restored but the live state has
1016 * not, ensure all the math functionality is turned off to trigger
1017 * restore_math() to reload.
1018 */
1019 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001020
1021 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1022 "(kernel msr 0x%lx)\n",
1023 new->pid, mfmsr());
1024}
1025
Cyril Burdc310662016-09-23 16:18:24 +10001026static inline void __switch_to_tm(struct task_struct *prev,
1027 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001028{
1029 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001030 if (tm_enabled(prev) || tm_enabled(new))
1031 tm_enable();
1032
1033 if (tm_enabled(prev)) {
1034 prev->thread.load_tm++;
1035 tm_reclaim_task(prev);
1036 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1037 prev->thread.regs->msr &= ~MSR_TM;
1038 }
1039
Cyril Burdc310662016-09-23 16:18:24 +10001040 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001041 }
1042}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001043
1044/*
1045 * This is called if we are on the way out to userspace and the
1046 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1047 * FP and/or vector state and does so if necessary.
1048 * If userspace is inside a transaction (whether active or
1049 * suspended) and FP/VMX/VSX instructions have ever been enabled
1050 * inside that transaction, then we have to keep them enabled
1051 * and keep the FP/VMX/VSX state loaded while ever the transaction
1052 * continues. The reason is that if we didn't, and subsequently
1053 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1054 * we don't know whether it's the same transaction, and thus we
1055 * don't know which of the checkpointed state and the transactional
1056 * state to use.
1057 */
1058void restore_tm_state(struct pt_regs *regs)
1059{
1060 unsigned long msr_diff;
1061
Cyril Burdc310662016-09-23 16:18:24 +10001062 /*
1063 * This is the only moment we should clear TIF_RESTORE_TM as
1064 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1065 * again, anything else could lead to an incorrect ckpt_msr being
1066 * saved and therefore incorrect signal contexts.
1067 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001068 clear_thread_flag(TIF_RESTORE_TM);
1069 if (!MSR_TM_ACTIVE(regs->msr))
1070 return;
1071
Anshuman Khandual829023d2015-07-06 16:24:10 +05301072 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001073 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001074
Cyril Burdc16b552016-09-23 16:18:08 +10001075 /* Ensure that restore_math() will restore */
1076 if (msr_diff & MSR_FP)
1077 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001078#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001079 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1080 current->thread.load_vec = 1;
1081#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001082 restore_math(regs);
1083
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001084 regs->msr |= msr_diff;
1085}
1086
Michael Neulingfb096922013-02-13 16:21:37 +00001087#else
1088#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001089#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001090#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001091
Anton Blanchard152d5232015-10-29 11:43:55 +11001092static inline void save_sprs(struct thread_struct *t)
1093{
1094#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001095 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001096 t->vrsave = mfspr(SPRN_VRSAVE);
1097#endif
1098#ifdef CONFIG_PPC_BOOK3S_64
1099 if (cpu_has_feature(CPU_FTR_DSCR))
1100 t->dscr = mfspr(SPRN_DSCR);
1101
1102 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1103 t->bescr = mfspr(SPRN_BESCR);
1104 t->ebbhr = mfspr(SPRN_EBBHR);
1105 t->ebbrr = mfspr(SPRN_EBBRR);
1106
1107 t->fscr = mfspr(SPRN_FSCR);
1108
1109 /*
1110 * Note that the TAR is not available for use in the kernel.
1111 * (To provide this, the TAR should be backed up/restored on
1112 * exception entry/exit instead, and be in pt_regs. FIXME,
1113 * this should be in pt_regs anyway (for debug).)
1114 */
1115 t->tar = mfspr(SPRN_TAR);
1116 }
1117#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001118
1119 thread_pkey_regs_save(t);
Anton Blanchard152d5232015-10-29 11:43:55 +11001120}
1121
1122static inline void restore_sprs(struct thread_struct *old_thread,
1123 struct thread_struct *new_thread)
1124{
1125#ifdef CONFIG_ALTIVEC
1126 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1127 old_thread->vrsave != new_thread->vrsave)
1128 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1129#endif
1130#ifdef CONFIG_PPC_BOOK3S_64
1131 if (cpu_has_feature(CPU_FTR_DSCR)) {
1132 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001133 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001134 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001135
1136 if (old_thread->dscr != dscr)
1137 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001138 }
1139
1140 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1141 if (old_thread->bescr != new_thread->bescr)
1142 mtspr(SPRN_BESCR, new_thread->bescr);
1143 if (old_thread->ebbhr != new_thread->ebbhr)
1144 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1145 if (old_thread->ebbrr != new_thread->ebbrr)
1146 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1147
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001148 if (old_thread->fscr != new_thread->fscr)
1149 mtspr(SPRN_FSCR, new_thread->fscr);
1150
Anton Blanchard152d5232015-10-29 11:43:55 +11001151 if (old_thread->tar != new_thread->tar)
1152 mtspr(SPRN_TAR, new_thread->tar);
1153 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001154
Alastair D'Silva3449f192018-05-11 16:12:58 +10001155 if (cpu_has_feature(CPU_FTR_P9_TIDR) &&
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001156 old_thread->tidr != new_thread->tidr)
1157 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001158#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001159
1160 thread_pkey_regs_restore(new_thread, old_thread);
Anton Blanchard152d5232015-10-29 11:43:55 +11001161}
1162
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001163struct task_struct *__switch_to(struct task_struct *prev,
1164 struct task_struct *new)
1165{
1166 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001167 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001168#ifdef CONFIG_PPC_BOOK3S_64
1169 struct ppc64_tlb_batch *batch;
1170#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001171
Anton Blanchard152d5232015-10-29 11:43:55 +11001172 new_thread = &new->thread;
1173 old_thread = &current->thread;
1174
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001175 WARN_ON(!irqs_disabled());
1176
Michael Ellerman4e003742017-10-19 15:08:43 +11001177#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001178 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001179 if (batch->active) {
1180 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1181 if (batch->index)
1182 __flush_tlb_pending(batch);
1183 batch->active = 0;
1184 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001185#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001186
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001187#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1188 switch_booke_debug_regs(&new->thread.debug);
1189#else
1190/*
1191 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1192 * schedule DABR
1193 */
1194#ifndef CONFIG_HAVE_HW_BREAKPOINT
1195 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1196 __set_breakpoint(&new->thread.hw_brk);
1197#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1198#endif
1199
1200 /*
1201 * We need to save SPRs before treclaim/trecheckpoint as these will
1202 * change a number of them.
1203 */
1204 save_sprs(&prev->thread);
1205
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001206 /* Save FPU, Altivec, VSX and SPE state */
1207 giveup_all(prev);
1208
Cyril Burdc310662016-09-23 16:18:24 +10001209 __switch_to_tm(prev, new);
1210
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001211 if (!radix_enabled()) {
1212 /*
1213 * We can't take a PMU exception inside _switch() since there
1214 * is a window where the kernel stack SLB and the kernel stack
1215 * are out of sync. Hard disable here.
1216 */
1217 hard_irq_disable();
1218 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001219
Anton Blanchard20dbe672015-12-10 20:44:39 +11001220 /*
1221 * Call restore_sprs() before calling _switch(). If we move it after
1222 * _switch() then we miss out on calling it for new tasks. The reason
1223 * for this is we manually create a stack frame for new tasks that
1224 * directly returns through ret_from_fork() or
1225 * ret_from_kernel_thread(). See copy_thread() for details.
1226 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001227 restore_sprs(old_thread, new_thread);
1228
Anton Blanchard20dbe672015-12-10 20:44:39 +11001229 last = _switch(old_thread, new_thread);
1230
Michael Ellerman4e003742017-10-19 15:08:43 +11001231#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001232 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1233 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001234 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001235 batch->active = 1;
1236 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001237
Christophe Leroy05b98792019-01-17 23:25:12 +11001238 if (current->thread.regs) {
1239 restore_math(current->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001240
1241 /*
1242 * The copy-paste buffer can only store into foreign real
1243 * addresses, so unprivileged processes can not see the
1244 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001245 * mappings. If the new process has the foreign real address
1246 * mappings, we must issue a cp_abort to clear any state and
1247 * prevent snooping, corruption or a covert channel.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001248 */
Christophe Leroy05b98792019-01-17 23:25:12 +11001249 if (current->thread.used_vas)
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001250 asm volatile(PPC_CP_ABORT);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001251 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001252#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001253
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001254 return last;
1255}
1256
Christophe Leroydf131022018-10-06 16:51:16 +00001257#define NR_INSN_TO_PRINT 16
Paul Mackerras06d67d52005-10-10 22:29:05 +10001258
Paul Mackerras06d67d52005-10-10 22:29:05 +10001259static void show_instructions(struct pt_regs *regs)
1260{
1261 int i;
Christophe Leroydf131022018-10-06 16:51:16 +00001262 unsigned long pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Paul Mackerras06d67d52005-10-10 22:29:05 +10001263
1264 printk("Instruction dump:");
1265
Christophe Leroydf131022018-10-06 16:51:16 +00001266 for (i = 0; i < NR_INSN_TO_PRINT; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001267 int instr;
1268
1269 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001270 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001271
Scott Wood0de2d822007-09-28 04:38:55 +10001272#if !defined(CONFIG_BOOKE)
1273 /* If executing with the IMMU off, adjust pc rather
1274 * than print XXXXXXXX.
1275 */
1276 if (!(regs->msr & MSR_IR))
1277 pc = (unsigned long)phys_to_virt(pc);
1278#endif
1279
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001280 if (!__kernel_text_address(pc) ||
Christophe Leroy3b35bd42018-10-06 16:51:12 +00001281 probe_kernel_address((const void *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001282 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001283 } else {
1284 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001285 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001286 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001287 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001288 }
1289
1290 pc += sizeof(int);
1291 }
1292
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001293 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001294}
1295
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001296void show_user_instructions(struct pt_regs *regs)
1297{
1298 unsigned long pc;
Christophe Leroydf131022018-10-06 16:51:16 +00001299 int n = NR_INSN_TO_PRINT;
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001300 struct seq_buf s;
1301 char buf[96]; /* enough for 8 times 9 + 2 chars */
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001302
Christophe Leroydf131022018-10-06 16:51:16 +00001303 pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001304
Michael Ellermana932ed32018-10-05 16:43:55 +10001305 /*
1306 * Make sure the NIP points at userspace, not kernel text/data or
1307 * elsewhere.
1308 */
Christophe Leroydf131022018-10-06 16:51:16 +00001309 if (!__access_ok(pc, NR_INSN_TO_PRINT * sizeof(int), USER_DS)) {
Michael Ellermana932ed32018-10-05 16:43:55 +10001310 pr_info("%s[%d]: Bad NIP, not dumping instructions.\n",
1311 current->comm, current->pid);
1312 return;
1313 }
1314
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001315 seq_buf_init(&s, buf, sizeof(buf));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001316
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001317 while (n) {
1318 int i;
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001319
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001320 seq_buf_clear(&s);
1321
1322 for (i = 0; i < 8 && n; i++, n--, pc += sizeof(int)) {
1323 int instr;
1324
1325 if (probe_kernel_address((const void *)pc, instr)) {
1326 seq_buf_printf(&s, "XXXXXXXX ");
1327 continue;
1328 }
1329 seq_buf_printf(&s, regs->nip == pc ? "<%08x> " : "%08x ", instr);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001330 }
1331
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001332 if (!seq_buf_has_overflowed(&s))
1333 pr_info("%s[%d]: code: %s\n", current->comm,
1334 current->pid, s.buffer);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001335 }
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001336}
1337
Michael Neuling801c0b22015-11-20 15:15:32 +11001338struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001339 unsigned long bit;
1340 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001341};
1342
1343static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001344#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1345 {MSR_SF, "SF"},
1346 {MSR_HV, "HV"},
1347#endif
1348 {MSR_VEC, "VEC"},
1349 {MSR_VSX, "VSX"},
1350#ifdef CONFIG_BOOKE
1351 {MSR_CE, "CE"},
1352#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001353 {MSR_EE, "EE"},
1354 {MSR_PR, "PR"},
1355 {MSR_FP, "FP"},
1356 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001357#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001358 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001359#else
1360 {MSR_SE, "SE"},
1361 {MSR_BE, "BE"},
1362#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001363 {MSR_IR, "IR"},
1364 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001365 {MSR_PMM, "PMM"},
1366#ifndef CONFIG_BOOKE
1367 {MSR_RI, "RI"},
1368 {MSR_LE, "LE"},
1369#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001370 {0, NULL}
1371};
1372
Michael Neuling801c0b22015-11-20 15:15:32 +11001373static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001374{
Michael Neuling801c0b22015-11-20 15:15:32 +11001375 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001376
Paul Mackerras06d67d52005-10-10 22:29:05 +10001377 for (; bits->bit; ++bits)
1378 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001379 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001380 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001381 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001382}
1383
1384#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1385static struct regbit msr_tm_bits[] = {
1386 {MSR_TS_T, "T"},
1387 {MSR_TS_S, "S"},
1388 {MSR_TM, "E"},
1389 {0, NULL}
1390};
1391
1392static void print_tm_bits(unsigned long val)
1393{
1394/*
1395 * This only prints something if at least one of the TM bit is set.
1396 * Inside the TM[], the output means:
1397 * E: Enabled (bit 32)
1398 * S: Suspended (bit 33)
1399 * T: Transactional (bit 34)
1400 */
1401 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001402 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001403 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001404 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001405 }
1406}
1407#else
1408static void print_tm_bits(unsigned long val) {}
1409#endif
1410
1411static void print_msr_bits(unsigned long val)
1412{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001413 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001414 print_bits(val, msr_bits, ",");
1415 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001416 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001417}
1418
1419#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001420#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001421#define REGS_PER_LINE 4
1422#define LAST_VOLATILE 13
1423#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001424#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001425#define REGS_PER_LINE 8
1426#define LAST_VOLATILE 12
1427#endif
1428
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429void show_regs(struct pt_regs * regs)
1430{
1431 int i, trap;
1432
Tejun Heoa43cb952013-04-30 15:27:17 -07001433 show_regs_print_info(KERN_DEFAULT);
1434
Michael Ellermana6036102017-08-23 23:56:24 +10001435 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001436 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001437 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001438 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001439 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001440 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001441 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001442 trap = TRAP(regs);
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001443 if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001444 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001445 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001446#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001447 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001448#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001449 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001450#endif
1451#ifdef CONFIG_PPC64
Nicholas Piggin3130a7b2018-05-10 11:04:24 +10001452 pr_cont("IRQMASK: %lx ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001453#endif
1454#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001455 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001456 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001457#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001458
1459 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001460 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001461 pr_cont("\nGPR%02d: ", i);
1462 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001463 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001464 break;
1465 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001466 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001467#ifdef CONFIG_KALLSYMS
1468 /*
1469 * Lookup NIP late so we have the best change of getting the
1470 * above info out without failing
1471 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001472 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1473 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001474#endif
1475 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001476 if (!user_mode(regs))
1477 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001478}
1479
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001480void flush_thread(void)
1481{
K.Prasade0780b72011-02-10 04:44:35 +00001482#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301483 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001484#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001485 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001486#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001487}
1488
Nicholas Piggin425d3312018-09-15 01:30:55 +10001489#ifdef CONFIG_PPC_BOOK3S_64
1490void arch_setup_new_exec(void)
1491{
1492 if (radix_enabled())
1493 return;
1494 hash__setup_new_exec();
1495}
1496#endif
1497
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001498int set_thread_uses_vas(void)
1499{
1500#ifdef CONFIG_PPC_BOOK3S_64
1501 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1502 return -EINVAL;
1503
1504 current->thread.used_vas = 1;
1505
1506 /*
1507 * Even a process that has no foreign real address mapping can use
1508 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1509 * to clear any pending COPY and prevent a covert channel.
1510 *
1511 * __switch_to() will issue CP_ABORT on future context switches.
1512 */
1513 asm volatile(PPC_CP_ABORT);
1514
1515#endif /* CONFIG_PPC_BOOK3S_64 */
1516 return 0;
1517}
1518
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001519#ifdef CONFIG_PPC64
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001520/**
1521 * Assign a TIDR (thread ID) for task @t and set it in the thread
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001522 * structure. For now, we only support setting TIDR for 'current' task.
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001523 *
1524 * Since the TID value is a truncated form of it PID, it is possible
1525 * (but unlikely) for 2 threads to have the same TID. In the unlikely event
1526 * that 2 threads share the same TID and are waiting, one of the following
1527 * cases will happen:
1528 *
1529 * 1. The correct thread is running, the wrong thread is not
1530 * In this situation, the correct thread is woken and proceeds to pass it's
1531 * condition check.
1532 *
1533 * 2. Neither threads are running
1534 * In this situation, neither thread will be woken. When scheduled, the waiting
1535 * threads will execute either a wait, which will return immediately, followed
1536 * by a condition check, which will pass for the correct thread and fail
1537 * for the wrong thread, or they will execute the condition check immediately.
1538 *
1539 * 3. The wrong thread is running, the correct thread is not
1540 * The wrong thread will be woken, but will fail it's condition check and
1541 * re-execute wait. The correct thread, when scheduled, will execute either
1542 * it's condition check (which will pass), or wait, which returns immediately
1543 * when called the first time after the thread is scheduled, followed by it's
1544 * condition check (which will pass).
1545 *
1546 * 4. Both threads are running
1547 * Both threads will be woken. The wrong thread will fail it's condition check
1548 * and execute another wait, while the correct thread will pass it's condition
1549 * check.
1550 *
1551 * @t: the task to set the thread ID for
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001552 */
1553int set_thread_tidr(struct task_struct *t)
1554{
Alastair D'Silva3449f192018-05-11 16:12:58 +10001555 if (!cpu_has_feature(CPU_FTR_P9_TIDR))
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001556 return -EINVAL;
1557
1558 if (t != current)
1559 return -EINVAL;
1560
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301561 if (t->thread.tidr)
1562 return 0;
1563
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001564 t->thread.tidr = (u16)task_pid_nr(t);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001565 mtspr(SPRN_TIDR, t->thread.tidr);
1566
1567 return 0;
1568}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001569EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001570
1571#endif /* CONFIG_PPC64 */
1572
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001573void
1574release_thread(struct task_struct *t)
1575{
1576}
1577
1578/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001579 * this gets called so that we can store coprocessor state into memory and
1580 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001581 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001582int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001583{
Anton Blanchard579e6332015-10-29 11:44:09 +11001584 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001585 /*
1586 * Flush TM state out so we can copy it. __switch_to_tm() does this
1587 * flush but it removes the checkpointed state from the current CPU and
1588 * transitions the CPU out of TM mode. Hence we need to call
1589 * tm_recheckpoint_new_task() (on the same task) to restore the
1590 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001591 *
1592 * Can't pass dst because it isn't ready. Doesn't matter, passing
1593 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001594 */
Cyril Burdc310662016-09-23 16:18:24 +10001595 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001596
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001597 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001598
1599 clear_task_ebb(dst);
1600
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001601 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001602}
1603
Michael Ellermancec15482014-07-10 12:29:21 +10001604static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1605{
Michael Ellerman4e003742017-10-19 15:08:43 +11001606#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001607 unsigned long sp_vsid;
1608 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1609
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001610 if (radix_enabled())
1611 return;
1612
Michael Ellermancec15482014-07-10 12:29:21 +10001613 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1614 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1615 << SLB_VSID_SHIFT_1T;
1616 else
1617 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1618 << SLB_VSID_SHIFT;
1619 sp_vsid |= SLB_VSID_KERNEL | llp;
1620 p->thread.ksp_vsid = sp_vsid;
1621#endif
1622}
1623
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001624/*
1625 * Copy a thread..
1626 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001627
Alex Dowad6eca8932015-03-13 20:14:46 +02001628/*
1629 * Copy architecture-specific thread state
1630 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001631int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001632 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001633{
1634 struct pt_regs *childregs, *kregs;
1635 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001636 extern void ret_from_kernel_thread(void);
1637 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001638 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001639 struct thread_info *ti = task_thread_info(p);
1640
Christophe Leroyed1cd6d2019-01-31 10:08:58 +00001641 klp_init_thread_info(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001642
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001643 /* Copy registers */
1644 sp -= sizeof(struct pt_regs);
1645 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001646 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001647 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001648 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001649 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001650 /* function */
1651 if (usp)
1652 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001653#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001654 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301655 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001656#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001657 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001658 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001659 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001660 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001661 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001662 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001663 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001664 CHECK_FULL_REGS(regs);
1665 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001666 if (usp)
1667 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001668 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001669 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001670 if (clone_flags & CLONE_SETTLS) {
1671#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001672 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001673 childregs->gpr[13] = childregs->gpr[6];
1674 else
1675#endif
1676 childregs->gpr[2] = childregs->gpr[6];
1677 }
Al Viro58254e12012-09-12 18:32:42 -04001678
1679 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001680 }
Cyril Burd272f662016-02-29 17:53:46 +11001681 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001682 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001683
1684 /*
1685 * The way this works is that at some point in the future
1686 * some task will call _switch to switch to the new task.
1687 * That will pop off the stack frame created below and start
1688 * the new task running at ret_from_fork. The new task will
1689 * do some house keeping and then return from the fork or clone
1690 * system call, using the stack frame created above.
1691 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001692 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001693 sp -= sizeof(struct pt_regs);
1694 kregs = (struct pt_regs *) sp;
1695 sp -= STACK_FRAME_OVERHEAD;
1696 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001697#ifdef CONFIG_PPC32
Christophe Leroya7916a12019-01-31 10:09:00 +00001698 p->thread.ksp_limit = (unsigned long)end_of_stack(p);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001699#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001700#ifdef CONFIG_HAVE_HW_BREAKPOINT
1701 p->thread.ptrace_bps[0] = NULL;
1702#endif
1703
Paul Mackerras18461962013-09-10 20:21:10 +10001704 p->thread.fp_save_area = NULL;
1705#ifdef CONFIG_ALTIVEC
1706 p->thread.vr_save_area = NULL;
1707#endif
1708
Michael Ellermancec15482014-07-10 12:29:21 +10001709 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001710
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001711#ifdef CONFIG_PPC64
1712 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001713 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001714 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001715 }
Haren Myneni92779242012-12-06 21:49:56 +00001716 if (cpu_has_feature(CPU_FTR_HAS_PPR))
Nicholas Piggin4c2de742018-10-13 00:15:16 +11001717 childregs->ppr = DEFAULT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001718
1719 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001720#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001721 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001722 return 0;
1723}
1724
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001725void preload_new_slb_context(unsigned long start, unsigned long sp);
1726
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001727/*
1728 * Set up a thread for executing a new program
1729 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001730void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001731{
Michael Ellerman90eac722005-10-21 16:01:33 +10001732#ifdef CONFIG_PPC64
1733 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001734
1735#ifdef CONFIG_PPC_BOOK3S_64
Aneesh Kumar K.Vf89bd8b2019-04-09 09:33:28 +05301736 if (!radix_enabled())
1737 preload_new_slb_context(start, sp);
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001738#endif
Michael Ellerman90eac722005-10-21 16:01:33 +10001739#endif
1740
Paul Mackerras06d67d52005-10-10 22:29:05 +10001741 /*
1742 * If we exec out of a kernel thread then thread.regs will not be
1743 * set. Do it now.
1744 */
1745 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001746 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1747 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001748 }
1749
Cyril Bur8e96a872016-06-17 14:58:34 +10001750#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1751 /*
1752 * Clear any transactional state, we're exec()ing. The cause is
1753 * not important as there will never be a recheckpoint so it's not
1754 * user visible.
1755 */
1756 if (MSR_TM_SUSPENDED(mfmsr()))
1757 tm_reclaim_current(0);
1758#endif
1759
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001760 memset(regs->gpr, 0, sizeof(regs->gpr));
1761 regs->ctr = 0;
1762 regs->link = 0;
1763 regs->xer = 0;
1764 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001765 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001766
Roland McGrath474f8192007-09-24 16:52:44 -07001767 /*
1768 * We have just cleared all the nonvolatile GPRs, so make
1769 * FULL_REGS(regs) return true. This is necessary to allow
1770 * ptrace to examine the thread immediately after exec.
1771 */
1772 regs->trap &= ~1UL;
1773
Paul Mackerras06d67d52005-10-10 22:29:05 +10001774#ifdef CONFIG_PPC32
1775 regs->mq = 0;
1776 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001777 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001778#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001779 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001780 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001781
Rusty Russell94af3ab2013-11-20 22:15:02 +11001782 if (is_elf2_task()) {
1783 /* Look ma, no function descriptors! */
1784 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001785
Rusty Russell94af3ab2013-11-20 22:15:02 +11001786 /*
1787 * Ulrich says:
1788 * The latest iteration of the ABI requires that when
1789 * calling a function (at its global entry point),
1790 * the caller must ensure r12 holds the entry point
1791 * address (so that the function can quickly
1792 * establish addressability).
1793 */
1794 regs->gpr[12] = start;
1795 /* Make sure that's restored on entry to userspace. */
1796 set_thread_flag(TIF_RESTOREALL);
1797 } else {
1798 unsigned long toc;
1799
1800 /* start is a relocated pointer to the function
1801 * descriptor for the elf _start routine. The first
1802 * entry in the function descriptor is the entry
1803 * address of _start and the second entry is the TOC
1804 * value we need to use.
1805 */
1806 __get_user(entry, (unsigned long __user *)start);
1807 __get_user(toc, (unsigned long __user *)start+1);
1808
1809 /* Check whether the e_entry function descriptor entries
1810 * need to be relocated before we can use them.
1811 */
1812 if (load_addr != 0) {
1813 entry += load_addr;
1814 toc += load_addr;
1815 }
1816 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001817 }
1818 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001819 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001820 } else {
1821 regs->nip = start;
1822 regs->gpr[2] = 0;
1823 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001824 }
1825#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001826#ifdef CONFIG_VSX
1827 current->thread.used_vsr = 0;
1828#endif
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001829 current->thread.load_slb = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001830 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001831 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001832 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001833#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001834 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1835 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001836 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001837 current->thread.vrsave = 0;
1838 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001839 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001840#endif /* CONFIG_ALTIVEC */
1841#ifdef CONFIG_SPE
1842 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1843 current->thread.acc = 0;
1844 current->thread.spefscr = 0;
1845 current->thread.used_spe = 0;
1846#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001847#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001848 current->thread.tm_tfhar = 0;
1849 current->thread.tm_texasr = 0;
1850 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001851 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001852#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -08001853
1854 thread_pkey_regs_init(&current->thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001855}
Anton Blancharde1802b02014-08-20 08:00:02 +10001856EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001857
1858#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1859 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1860
1861int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1862{
1863 struct pt_regs *regs = tsk->thread.regs;
1864
1865 /* This is a bit hairy. If we are an SPE enabled processor
1866 * (have embedded fp) we store the IEEE exception enable flags in
1867 * fpexc_mode. fpexc_mode is also used for setting FP exception
1868 * mode (asyn, precise, disabled) for 'Classic' FP. */
1869 if (val & PR_FP_EXC_SW_ENABLE) {
1870#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001871 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001872 /*
1873 * When the sticky exception bits are set
1874 * directly by userspace, it must call prctl
1875 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1876 * in the existing prctl settings) or
1877 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1878 * the bits being set). <fenv.h> functions
1879 * saving and restoring the whole
1880 * floating-point environment need to do so
1881 * anyway to restore the prctl settings from
1882 * the saved environment.
1883 */
1884 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001885 tsk->thread.fpexc_mode = val &
1886 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1887 return 0;
1888 } else {
1889 return -EINVAL;
1890 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001891#else
1892 return -EINVAL;
1893#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001894 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001895
1896 /* on a CONFIG_SPE this does not hurt us. The bits that
1897 * __pack_fe01 use do not overlap with bits used for
1898 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1899 * on CONFIG_SPE implementations are reserved so writing to
1900 * them does not change anything */
1901 if (val > PR_FP_EXC_PRECISE)
1902 return -EINVAL;
1903 tsk->thread.fpexc_mode = __pack_fe01(val);
1904 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1905 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1906 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001907 return 0;
1908}
1909
1910int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1911{
1912 unsigned int val;
1913
1914 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1915#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001916 if (cpu_has_feature(CPU_FTR_SPE)) {
1917 /*
1918 * When the sticky exception bits are set
1919 * directly by userspace, it must call prctl
1920 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1921 * in the existing prctl settings) or
1922 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1923 * the bits being set). <fenv.h> functions
1924 * saving and restoring the whole
1925 * floating-point environment need to do so
1926 * anyway to restore the prctl settings from
1927 * the saved environment.
1928 */
1929 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001930 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001931 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001932 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001933#else
1934 return -EINVAL;
1935#endif
1936 else
1937 val = __unpack_fe01(tsk->thread.fpexc_mode);
1938 return put_user(val, (unsigned int __user *) adr);
1939}
1940
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001941int set_endian(struct task_struct *tsk, unsigned int val)
1942{
1943 struct pt_regs *regs = tsk->thread.regs;
1944
1945 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1946 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1947 return -EINVAL;
1948
1949 if (regs == NULL)
1950 return -EINVAL;
1951
1952 if (val == PR_ENDIAN_BIG)
1953 regs->msr &= ~MSR_LE;
1954 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1955 regs->msr |= MSR_LE;
1956 else
1957 return -EINVAL;
1958
1959 return 0;
1960}
1961
1962int get_endian(struct task_struct *tsk, unsigned long adr)
1963{
1964 struct pt_regs *regs = tsk->thread.regs;
1965 unsigned int val;
1966
1967 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1968 !cpu_has_feature(CPU_FTR_REAL_LE))
1969 return -EINVAL;
1970
1971 if (regs == NULL)
1972 return -EINVAL;
1973
1974 if (regs->msr & MSR_LE) {
1975 if (cpu_has_feature(CPU_FTR_REAL_LE))
1976 val = PR_ENDIAN_LITTLE;
1977 else
1978 val = PR_ENDIAN_PPC_LITTLE;
1979 } else
1980 val = PR_ENDIAN_BIG;
1981
1982 return put_user(val, (unsigned int __user *)adr);
1983}
1984
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001985int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1986{
1987 tsk->thread.align_ctl = val;
1988 return 0;
1989}
1990
1991int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1992{
1993 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1994}
1995
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001996static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1997 unsigned long nbytes)
1998{
1999 unsigned long stack_page;
2000 unsigned long cpu = task_cpu(p);
2001
Christophe Leroya7916a12019-01-31 10:09:00 +00002002 stack_page = (unsigned long)hardirq_ctx[cpu];
2003 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2004 return 1;
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002005
Christophe Leroya7916a12019-01-31 10:09:00 +00002006 stack_page = (unsigned long)softirq_ctx[cpu];
2007 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
2008 return 1;
2009
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002010 return 0;
2011}
2012
Anton Blanchard2f251942006-03-27 11:46:18 +11002013int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002014 unsigned long nbytes)
2015{
Al Viro0cec6fd2006-01-12 01:06:02 -08002016 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002017
Christophe Leroya7916a12019-01-31 10:09:00 +00002018 if (sp < THREAD_SIZE)
2019 return 0;
2020
2021 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002022 return 1;
2023
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002024 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002025}
2026
Anton Blanchard2f251942006-03-27 11:46:18 +11002027EXPORT_SYMBOL(validate_sp);
2028
Christophe Leroy018cce32019-01-31 10:08:52 +00002029static unsigned long __get_wchan(struct task_struct *p)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002030{
2031 unsigned long ip, sp;
2032 int count = 0;
2033
2034 if (!p || p == current || p->state == TASK_RUNNING)
2035 return 0;
2036
2037 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002038 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002039 return 0;
2040
2041 do {
2042 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302043 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2044 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002045 return 0;
2046 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002047 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002048 if (!in_sched_functions(ip))
2049 return ip;
2050 }
2051 } while (count++ < 16);
2052 return 0;
2053}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002054
Christophe Leroy018cce32019-01-31 10:08:52 +00002055unsigned long get_wchan(struct task_struct *p)
2056{
2057 unsigned long ret;
2058
2059 if (!try_get_task_stack(p))
2060 return 0;
2061
2062 ret = __get_wchan(p);
2063
2064 put_task_stack(p);
2065
2066 return ret;
2067}
2068
Johannes Bergc4d04be2008-11-20 03:24:07 +00002069static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002070
2071void show_stack(struct task_struct *tsk, unsigned long *stack)
2072{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002073 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002074 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002075 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002076#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Steven Rostedt (VMware)0fad8bf2018-12-07 12:35:47 -05002077 struct ftrace_ret_stack *ret_stack;
Steven Rostedt6794c782009-02-09 21:10:27 -08002078 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07002079 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt (VMware)0fad8bf2018-12-07 12:35:47 -05002080 int curr_frame = 0;
Steven Rostedt6794c782009-02-09 21:10:27 -08002081#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002082
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002083 if (tsk == NULL)
2084 tsk = current;
Christophe Leroy018cce32019-01-31 10:08:52 +00002085
2086 if (!try_get_task_stack(tsk))
2087 return;
2088
2089 sp = (unsigned long) stack;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002090 if (sp == 0) {
2091 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11002092 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002093 else
2094 sp = tsk->thread.ksp;
2095 }
2096
Paul Mackerras06d67d52005-10-10 22:29:05 +10002097 lr = 0;
2098 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002099 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002100 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Christophe Leroy018cce32019-01-31 10:08:52 +00002101 break;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002102
2103 stack = (unsigned long *) sp;
2104 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002105 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002106 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002107 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002108#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10002109 if ((ip == rth) && curr_frame >= 0) {
Steven Rostedt (VMware)0fad8bf2018-12-07 12:35:47 -05002110 ret_stack = ftrace_graph_get_ret_stack(current,
2111 curr_frame++);
2112 if (ret_stack)
2113 pr_cont(" (%pS)",
2114 (void *)ret_stack->ret);
2115 else
2116 curr_frame = -1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002117 }
2118#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002119 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002120 pr_cont(" (unreliable)");
2121 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002122 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002123 firstframe = 0;
2124
2125 /*
2126 * See if this is an exception frame.
2127 * We look for the "regshere" marker in the current frame.
2128 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002129 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2130 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002131 struct pt_regs *regs = (struct pt_regs *)
2132 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002133 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10002134 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002135 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002136 firstframe = 1;
2137 }
2138
2139 sp = newsp;
2140 } while (count++ < kstack_depth_to_print);
Christophe Leroy018cce32019-01-31 10:08:52 +00002141
2142 put_task_stack(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002143}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002144
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002145#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002146/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002147void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002148{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002149 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002150
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002151 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2152 /*
2153 * Least significant bit (RUN) is the only writable bit of
2154 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2155 * earliest ISA where this is the case, but it's convenient.
2156 */
2157 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2158 } else {
2159 unsigned long ctrl;
2160
2161 /*
2162 * Some architectures (e.g., Cell) have writable fields other
2163 * than RUN, so do the read-modify-write.
2164 */
2165 ctrl = mfspr(SPRN_CTRLF);
2166 ctrl |= CTRL_RUNLATCH;
2167 mtspr(SPRN_CTRLT, ctrl);
2168 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002169
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002170 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002171}
2172
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002173/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002174void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002175{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002176 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002177
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002178 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002179
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002180 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2181 mtspr(SPRN_CTRLT, 0);
2182 } else {
2183 unsigned long ctrl;
2184
2185 ctrl = mfspr(SPRN_CTRLF);
2186 ctrl &= ~CTRL_RUNLATCH;
2187 mtspr(SPRN_CTRLT, ctrl);
2188 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002189}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002190#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002191
Anton Blanchardd8390882009-02-22 01:50:03 +00002192unsigned long arch_align_stack(unsigned long sp)
2193{
2194 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2195 sp -= get_random_int() & ~PAGE_MASK;
2196 return sp & ~0xf;
2197}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002198
2199static inline unsigned long brk_rnd(void)
2200{
2201 unsigned long rnd = 0;
2202
2203 /* 8MB for 32bit, 1GB for 64bit */
2204 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002205 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002206 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002207 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002208
2209 return rnd << PAGE_SHIFT;
2210}
2211
2212unsigned long arch_randomize_brk(struct mm_struct *mm)
2213{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002214 unsigned long base = mm->brk;
2215 unsigned long ret;
2216
Michael Ellerman4e003742017-10-19 15:08:43 +11002217#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002218 /*
2219 * If we are using 1TB segments and we are allowed to randomise
2220 * the heap, we can put it above 1TB so it is backed by a 1TB
2221 * segment. Otherwise the heap will be in the bottom 1TB
2222 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002223 * performance penalty. We don't need to worry about radix. For
2224 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002225 */
2226 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2227 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2228#endif
2229
2230 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002231
2232 if (ret < mm->brk)
2233 return mm->brk;
2234
2235 return ret;
2236}
Anton Blanchard501cb162009-02-22 01:50:07 +00002237