Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame^] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
| 3 | * linux/arch/arm/kernel/head.S |
| 4 | * |
| 5 | * Copyright (C) 1994-2002 Russell King |
Russell King | e65f38e | 2005-06-18 09:33:31 +0100 | [diff] [blame] | 6 | * Copyright (c) 2003 ARM Limited |
| 7 | * All Rights Reserved |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | * Kernel startup code for all 32-bit CPUs |
| 10 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/linkage.h> |
| 12 | #include <linux/init.h> |
| 13 | |
| 14 | #include <asm/assembler.h> |
Russell King | 195864c | 2012-01-19 10:05:41 +0000 | [diff] [blame] | 15 | #include <asm/cp15.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <asm/domain.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <asm/ptrace.h> |
Sam Ravnborg | e6ae744 | 2005-09-09 21:08:59 +0200 | [diff] [blame] | 18 | #include <asm/asm-offsets.h> |
Nicolas Pitre | f09b997 | 2005-10-29 21:44:55 +0100 | [diff] [blame] | 19 | #include <asm/memory.h> |
Russell King | 4f7a181 | 2005-05-05 13:11:00 +0100 | [diff] [blame] | 20 | #include <asm/thread_info.h> |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 21 | #include <asm/pgtable.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | |
Rob Herring | 91a9fec | 2012-08-31 00:03:46 -0500 | [diff] [blame] | 23 | #if defined(CONFIG_DEBUG_LL) && !defined(CONFIG_DEBUG_SEMIHOSTING) |
| 24 | #include CONFIG_DEBUG_LL_INCLUDE |
Jeremy Kerr | c293393 | 2010-07-07 11:19:48 +0800 | [diff] [blame] | 25 | #endif |
| 26 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | /* |
Nicolas Pitre | 37d07b7 | 2005-10-29 21:44:56 +0100 | [diff] [blame] | 28 | * swapper_pg_dir is the virtual address of the initial page table. |
Russell King | f06b97f | 2006-12-11 22:29:16 +0000 | [diff] [blame] | 29 | * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must |
| 30 | * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect |
Nicolas Pitre | 37d07b7 | 2005-10-29 21:44:56 +0100 | [diff] [blame] | 31 | * the least significant 16 bits to be 0x8000, but we could probably |
Russell King | f06b97f | 2006-12-11 22:29:16 +0000 | [diff] [blame] | 32 | * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | */ |
Russell King | 72a20e2 | 2011-01-04 19:04:00 +0000 | [diff] [blame] | 34 | #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET) |
Russell King | f06b97f | 2006-12-11 22:29:16 +0000 | [diff] [blame] | 35 | #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000 |
| 36 | #error KERNEL_RAM_VADDR must start at 0xXXXX8000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | #endif |
| 38 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 39 | #ifdef CONFIG_ARM_LPAE |
| 40 | /* LPAE requires an additional page for the PGD */ |
| 41 | #define PG_DIR_SIZE 0x5000 |
| 42 | #define PMD_ORDER 3 |
| 43 | #else |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 44 | #define PG_DIR_SIZE 0x4000 |
| 45 | #define PMD_ORDER 2 |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 46 | #endif |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 47 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | .globl swapper_pg_dir |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 49 | .equ swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | |
Russell King | 72a20e2 | 2011-01-04 19:04:00 +0000 | [diff] [blame] | 51 | .macro pgtbl, rd, phys |
Christopher Covington | 2ab4e8c | 2014-01-21 16:25:34 +0100 | [diff] [blame] | 52 | add \rd, \phys, #TEXT_OFFSET |
| 53 | sub \rd, \rd, #PG_DIR_SIZE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | .endm |
Nicolas Pitre | 37d07b7 | 2005-10-29 21:44:56 +0100 | [diff] [blame] | 55 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | /* |
| 57 | * Kernel startup entry point. |
| 58 | * --------------------------- |
| 59 | * |
| 60 | * This is normally called from the decompressor code. The requirements |
| 61 | * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0, |
Grant Likely | 4c2896e | 2011-04-28 14:27:20 -0600 | [diff] [blame] | 62 | * r1 = machine nr, r2 = atags or dtb pointer. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | * |
| 64 | * This code is mostly position independent, so if you link the kernel at |
| 65 | * 0xc0008000, you call this at __pa(0xc0008000). |
| 66 | * |
| 67 | * See linux/arch/arm/tools/mach-types for the complete list of machine |
| 68 | * numbers for r1. |
| 69 | * |
| 70 | * We're trying to keep crap to a minimum; DO NOT add any machine specific |
| 71 | * crap here - that's what the boot loader (or in extreme, well justified |
| 72 | * circumstances, zImage) is for. |
| 73 | */ |
Dave Martin | 540b573 | 2011-07-13 15:53:30 +0100 | [diff] [blame] | 74 | .arm |
| 75 | |
Tim Abbott | 2abc1c5 | 2009-10-02 16:32:46 -0400 | [diff] [blame] | 76 | __HEAD |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | ENTRY(stext) |
Ben Dooks | 97bcb0f | 2013-02-01 09:40:42 +0000 | [diff] [blame] | 78 | ARM_BE8(setend be ) @ ensure we are in BE8 mode |
Dave Martin | 540b573 | 2011-07-13 15:53:30 +0100 | [diff] [blame] | 79 | |
Russell King | 14327c6 | 2015-04-21 14:17:25 +0100 | [diff] [blame] | 80 | THUMB( badr r9, 1f ) @ Kernel is always entered in ARM. |
Dave Martin | 540b573 | 2011-07-13 15:53:30 +0100 | [diff] [blame] | 81 | THUMB( bx r9 ) @ If this is a Thumb-2 kernel, |
| 82 | THUMB( .thumb ) @ switch to Thumb now. |
| 83 | THUMB(1: ) |
| 84 | |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 85 | #ifdef CONFIG_ARM_VIRT_EXT |
| 86 | bl __hyp_stub_install |
| 87 | #endif |
| 88 | @ ensure svc mode and all interrupts masked |
| 89 | safe_svcmode_maskall r9 |
| 90 | |
Russell King | 0f44ba1 | 2006-02-24 21:04:56 +0000 | [diff] [blame] | 91 | mrc p15, 0, r9, c0, c0 @ get processor id |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | bl __lookup_processor_type @ r5=procinfo r9=cpuid |
| 93 | movs r10, r5 @ invalid processor (r5=0)? |
Dave Martin | a75e5248 | 2010-11-29 19:43:28 +0100 | [diff] [blame] | 94 | THUMB( it eq ) @ force fixup-able long branch encoding |
Russell King | 3c0bdac | 2005-11-25 15:43:22 +0000 | [diff] [blame] | 95 | beq __error_p @ yes, error 'p' |
Russell King | 0eb0511d | 2010-11-22 12:06:28 +0000 | [diff] [blame] | 96 | |
Catalin Marinas | 294064f | 2012-01-09 12:24:47 +0100 | [diff] [blame] | 97 | #ifdef CONFIG_ARM_LPAE |
| 98 | mrc p15, 0, r3, c0, c1, 4 @ read ID_MMFR0 |
| 99 | and r3, r3, #0xf @ extract VMSA support |
| 100 | cmp r3, #5 @ long-descriptor translation table format? |
| 101 | THUMB( it lo ) @ force fixup-able long branch encoding |
Thomas Petazzoni | b363457 | 2014-02-18 17:02:54 +0100 | [diff] [blame] | 102 | blo __error_lpae @ only classic page table format |
Catalin Marinas | 294064f | 2012-01-09 12:24:47 +0100 | [diff] [blame] | 103 | #endif |
| 104 | |
Russell King | 72a20e2 | 2011-01-04 19:04:00 +0000 | [diff] [blame] | 105 | #ifndef CONFIG_XIP_KERNEL |
| 106 | adr r3, 2f |
| 107 | ldmia r3, {r4, r8} |
| 108 | sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET) |
| 109 | add r8, r8, r4 @ PHYS_OFFSET |
| 110 | #else |
Russell King | b713aa0 | 2013-12-10 19:21:08 +0000 | [diff] [blame] | 111 | ldr r8, =PLAT_PHYS_OFFSET @ always constant in this case |
Russell King | 72a20e2 | 2011-01-04 19:04:00 +0000 | [diff] [blame] | 112 | #endif |
| 113 | |
Russell King | 0eb0511d | 2010-11-22 12:06:28 +0000 | [diff] [blame] | 114 | /* |
Grant Likely | 4c2896e | 2011-04-28 14:27:20 -0600 | [diff] [blame] | 115 | * r1 = machine no, r2 = atags or dtb, |
Russell King | 72a20e2 | 2011-01-04 19:04:00 +0000 | [diff] [blame] | 116 | * r8 = phys_offset, r9 = cpuid, r10 = procinfo |
Russell King | 0eb0511d | 2010-11-22 12:06:28 +0000 | [diff] [blame] | 117 | */ |
Bill Gatliff | 9d20fdd | 2007-05-31 22:02:22 +0100 | [diff] [blame] | 118 | bl __vet_atags |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 119 | #ifdef CONFIG_SMP_ON_UP |
| 120 | bl __fixup_smp |
| 121 | #endif |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 122 | #ifdef CONFIG_ARM_PATCH_PHYS_VIRT |
| 123 | bl __fixup_pv_table |
| 124 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | bl __create_page_tables |
| 126 | |
| 127 | /* |
| 128 | * The following calls CPU specific code in a position independent |
| 129 | * manner. See arch/arm/mm/proc-*.S for details. r10 = base of |
Russell King | 6fc31d5 | 2011-01-12 17:50:42 +0000 | [diff] [blame] | 130 | * xxx_proc_info structure selected by __lookup_processor_type |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 131 | * above. |
| 132 | * |
| 133 | * The processor init function will be called with: |
| 134 | * r1 - machine type |
| 135 | * r2 - boot data (atags/dt) pointer |
| 136 | * r4 - translation table base (low word) |
| 137 | * r5 - translation table base (high word, if LPAE) |
| 138 | * r8 - translation table base 1 (pfn if LPAE) |
| 139 | * r9 - cpuid |
| 140 | * r13 - virtual address for __enable_mmu -> __turn_mmu_on |
| 141 | * |
| 142 | * On return, the CPU will be ready for the MMU to be turned on, |
| 143 | * r0 will hold the CPU control register value, r1, r2, r4, and |
| 144 | * r9 will be preserved. r5 will also be preserved if LPAE. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | */ |
Russell King | a4ae413 | 2010-10-04 16:22:34 +0100 | [diff] [blame] | 146 | ldr r13, =__mmap_switched @ address to jump to after |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | @ mmu has been enabled |
Russell King | 14327c6 | 2015-04-21 14:17:25 +0100 | [diff] [blame] | 148 | badr lr, 1f @ return (PIC) address |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 149 | #ifdef CONFIG_ARM_LPAE |
| 150 | mov r5, #0 @ high TTBR0 |
| 151 | mov r8, r4, lsr #12 @ TTBR1 is swapper_pg_dir pfn |
| 152 | #else |
Catalin Marinas | d427958 | 2011-05-26 11:22:44 +0100 | [diff] [blame] | 153 | mov r8, r4 @ set TTBR1 to swapper_pg_dir |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 154 | #endif |
Ard Biesheuvel | bf35706 | 2015-03-18 07:29:32 +0100 | [diff] [blame] | 155 | ldr r12, [r10, #PROCINFO_INITFUNC] |
| 156 | add r12, r12, r10 |
| 157 | ret r12 |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 158 | 1: b __enable_mmu |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 159 | ENDPROC(stext) |
Russell King | a4ae413 | 2010-10-04 16:22:34 +0100 | [diff] [blame] | 160 | .ltorg |
Russell King | 72a20e2 | 2011-01-04 19:04:00 +0000 | [diff] [blame] | 161 | #ifndef CONFIG_XIP_KERNEL |
| 162 | 2: .long . |
| 163 | .long PAGE_OFFSET |
| 164 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | |
| 166 | /* |
| 167 | * Setup the initial page tables. We only setup the barest |
| 168 | * amount which are required to get the kernel running, which |
| 169 | * generally means mapping in the kernel code. |
| 170 | * |
Russell King | 72a20e2 | 2011-01-04 19:04:00 +0000 | [diff] [blame] | 171 | * r8 = phys_offset, r9 = cpuid, r10 = procinfo |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | * |
| 173 | * Returns: |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 174 | * r0, r3, r5-r7 corrupted |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 175 | * r4 = physical page table address |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | __create_page_tables: |
Russell King | 72a20e2 | 2011-01-04 19:04:00 +0000 | [diff] [blame] | 178 | pgtbl r4, r8 @ page table address |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | |
| 180 | /* |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 181 | * Clear the swapper page table |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | */ |
| 183 | mov r0, r4 |
| 184 | mov r3, #0 |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 185 | add r6, r0, #PG_DIR_SIZE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | 1: str r3, [r0], #4 |
| 187 | str r3, [r0], #4 |
| 188 | str r3, [r0], #4 |
| 189 | str r3, [r0], #4 |
| 190 | teq r0, r6 |
| 191 | bne 1b |
| 192 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 193 | #ifdef CONFIG_ARM_LPAE |
| 194 | /* |
| 195 | * Build the PGD table (first level) to point to the PMD table. A PGD |
| 196 | * entry is 64-bit wide. |
| 197 | */ |
| 198 | mov r0, r4 |
| 199 | add r3, r4, #0x1000 @ first PMD table address |
| 200 | orr r3, r3, #3 @ PGD block type |
| 201 | mov r6, #4 @ PTRS_PER_PGD |
| 202 | mov r7, #1 << (55 - 32) @ L_PGD_SWAPPER |
Will Deacon | d61947a | 2013-02-28 17:46:16 +0100 | [diff] [blame] | 203 | 1: |
| 204 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 205 | str r7, [r0], #4 @ set top PGD entry bits |
Will Deacon | d61947a | 2013-02-28 17:46:16 +0100 | [diff] [blame] | 206 | str r3, [r0], #4 @ set bottom PGD entry bits |
| 207 | #else |
| 208 | str r3, [r0], #4 @ set bottom PGD entry bits |
| 209 | str r7, [r0], #4 @ set top PGD entry bits |
| 210 | #endif |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 211 | add r3, r3, #0x1000 @ next PMD table |
| 212 | subs r6, r6, #1 |
| 213 | bne 1b |
| 214 | |
| 215 | add r4, r4, #0x1000 @ point to the PMD tables |
Will Deacon | d61947a | 2013-02-28 17:46:16 +0100 | [diff] [blame] | 216 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 217 | add r4, r4, #4 @ we only write the bottom word |
| 218 | #endif |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 219 | #endif |
| 220 | |
Russell King | 8799ee9 | 2006-06-29 18:24:21 +0100 | [diff] [blame] | 221 | ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | |
| 223 | /* |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 224 | * Create identity mapping to cater for __enable_mmu. |
| 225 | * This identity mapping will be removed by paging_init(). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | */ |
Will Deacon | 72662e0 | 2011-11-23 12:03:27 +0000 | [diff] [blame] | 227 | adr r0, __turn_mmu_on_loc |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 228 | ldmia r0, {r3, r5, r6} |
| 229 | sub r0, r0, r3 @ virt->phys offset |
Will Deacon | 72662e0 | 2011-11-23 12:03:27 +0000 | [diff] [blame] | 230 | add r5, r5, r0 @ phys __turn_mmu_on |
| 231 | add r6, r6, r0 @ phys __turn_mmu_on_end |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 232 | mov r5, r5, lsr #SECTION_SHIFT |
| 233 | mov r6, r6, lsr #SECTION_SHIFT |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 234 | |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 235 | 1: orr r3, r7, r5, lsl #SECTION_SHIFT @ flags + kernel base |
| 236 | str r3, [r4, r5, lsl #PMD_ORDER] @ identity mapping |
| 237 | cmp r5, r6 |
| 238 | addlo r5, r5, #1 @ next section |
| 239 | blo 1b |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | |
| 241 | /* |
Nicolas Pitre | 9fa16b7 | 2012-07-04 04:58:12 +0100 | [diff] [blame] | 242 | * Map our RAM from the start to the end of the kernel .bss section. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | */ |
Nicolas Pitre | 9fa16b7 | 2012-07-04 04:58:12 +0100 | [diff] [blame] | 244 | add r0, r4, #PAGE_OFFSET >> (SECTION_SHIFT - PMD_ORDER) |
| 245 | ldr r6, =(_end - 1) |
| 246 | orr r3, r8, r7 |
| 247 | add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER) |
| 248 | 1: str r3, [r0], #1 << PMD_ORDER |
| 249 | add r3, r3, #1 << SECTION_SHIFT |
| 250 | cmp r0, r6 |
| 251 | bls 1b |
| 252 | |
| 253 | #ifdef CONFIG_XIP_KERNEL |
| 254 | /* |
| 255 | * Map the kernel image separately as it is not located in RAM. |
| 256 | */ |
| 257 | #define XIP_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR) |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 258 | mov r3, pc |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 259 | mov r3, r3, lsr #SECTION_SHIFT |
| 260 | orr r3, r7, r3, lsl #SECTION_SHIFT |
Nicolas Pitre | 9fa16b7 | 2012-07-04 04:58:12 +0100 | [diff] [blame] | 261 | add r0, r4, #(XIP_START & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER) |
| 262 | str r3, [r0, #((XIP_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ORDER]! |
| 263 | ldr r6, =(_edata_loc - 1) |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 264 | add r0, r0, #1 << PMD_ORDER |
| 265 | add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER) |
Nicolas Pitre | e98ff7f | 2007-02-22 16:18:09 +0100 | [diff] [blame] | 266 | 1: cmp r0, r6 |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 267 | add r3, r3, #1 << SECTION_SHIFT |
| 268 | strls r3, [r0], #1 << PMD_ORDER |
Nicolas Pitre | e98ff7f | 2007-02-22 16:18:09 +0100 | [diff] [blame] | 269 | bls 1b |
Nicolas Pitre | ec3622d | 2007-02-21 15:32:28 +0100 | [diff] [blame] | 270 | #endif |
| 271 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | /* |
Nicolas Pitre | 9fa16b7 | 2012-07-04 04:58:12 +0100 | [diff] [blame] | 273 | * Then map boot params address in r2 if specified. |
Nicolas Pitre | 6f16f49 | 2013-01-15 18:51:32 +0100 | [diff] [blame] | 274 | * We map 2 sections in case the ATAGs/DTB crosses a section boundary. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | */ |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 276 | mov r0, r2, lsr #SECTION_SHIFT |
| 277 | movs r0, r0, lsl #SECTION_SHIFT |
Nicolas Pitre | 9fa16b7 | 2012-07-04 04:58:12 +0100 | [diff] [blame] | 278 | subne r3, r0, r8 |
| 279 | addne r3, r3, #PAGE_OFFSET |
| 280 | addne r3, r4, r3, lsr #(SECTION_SHIFT - PMD_ORDER) |
| 281 | orrne r6, r7, r0 |
Nicolas Pitre | 6f16f49 | 2013-01-15 18:51:32 +0100 | [diff] [blame] | 282 | strne r6, [r3], #1 << PMD_ORDER |
| 283 | addne r6, r6, #1 << SECTION_SHIFT |
Nicolas Pitre | 9fa16b7 | 2012-07-04 04:58:12 +0100 | [diff] [blame] | 284 | strne r6, [r3] |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | |
Paul Bolle | 4e1db26 | 2013-04-03 12:24:45 +0100 | [diff] [blame] | 286 | #if defined(CONFIG_ARM_LPAE) && defined(CONFIG_CPU_ENDIAN_BE8) |
Will Deacon | d61947a | 2013-02-28 17:46:16 +0100 | [diff] [blame] | 287 | sub r4, r4, #4 @ Fixup page table pointer |
| 288 | @ for 64-bit descriptors |
| 289 | #endif |
| 290 | |
Russell King | c77b042 | 2005-07-01 11:56:55 +0100 | [diff] [blame] | 291 | #ifdef CONFIG_DEBUG_LL |
Nicolas Pitre | 9b5a146 | 2012-02-22 21:58:03 +0100 | [diff] [blame] | 292 | #if !defined(CONFIG_DEBUG_ICEDCC) && !defined(CONFIG_DEBUG_SEMIHOSTING) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | /* |
| 294 | * Map in IO space for serial debugging. |
| 295 | * This allows debug messages to be output |
| 296 | * via a serial console before paging_init. |
| 297 | */ |
Nicolas Pitre | 639da5e | 2011-08-31 22:55:46 -0400 | [diff] [blame] | 298 | addruart r7, r3, r0 |
Jeremy Kerr | c293393 | 2010-07-07 11:19:48 +0800 | [diff] [blame] | 299 | |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 300 | mov r3, r3, lsr #SECTION_SHIFT |
| 301 | mov r3, r3, lsl #PMD_ORDER |
Jeremy Kerr | c293393 | 2010-07-07 11:19:48 +0800 | [diff] [blame] | 302 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | add r0, r4, r3 |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 304 | mov r3, r7, lsr #SECTION_SHIFT |
Jeremy Kerr | c293393 | 2010-07-07 11:19:48 +0800 | [diff] [blame] | 305 | ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 306 | orr r3, r7, r3, lsl #SECTION_SHIFT |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 307 | #ifdef CONFIG_ARM_LPAE |
| 308 | mov r7, #1 << (54 - 32) @ XN |
Will Deacon | d61947a | 2013-02-28 17:46:16 +0100 | [diff] [blame] | 309 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 310 | str r7, [r0], #4 |
| 311 | str r3, [r0], #4 |
| 312 | #else |
| 313 | str r3, [r0], #4 |
| 314 | str r7, [r0], #4 |
| 315 | #endif |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 316 | #else |
| 317 | orr r3, r3, #PMD_SECT_XN |
Nicolas Pitre | f67860a7 | 2012-03-18 20:29:42 +0100 | [diff] [blame] | 318 | str r3, [r0], #4 |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 319 | #endif |
Jeremy Kerr | c293393 | 2010-07-07 11:19:48 +0800 | [diff] [blame] | 320 | |
Nicolas Pitre | 9b5a146 | 2012-02-22 21:58:03 +0100 | [diff] [blame] | 321 | #else /* CONFIG_DEBUG_ICEDCC || CONFIG_DEBUG_SEMIHOSTING */ |
| 322 | /* we don't need any serial debugging mappings */ |
Jeremy Kerr | c293393 | 2010-07-07 11:19:48 +0800 | [diff] [blame] | 323 | ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags |
Nicolas Pitre | 9b5a146 | 2012-02-22 21:58:03 +0100 | [diff] [blame] | 324 | #endif |
Jeremy Kerr | c293393 | 2010-07-07 11:19:48 +0800 | [diff] [blame] | 325 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS) |
| 327 | /* |
Russell King | 3c0bdac | 2005-11-25 15:43:22 +0000 | [diff] [blame] | 328 | * If we're using the NetWinder or CATS, we also need to map |
| 329 | * in the 16550-type serial port for the debug messages |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | */ |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 331 | add r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ORDER) |
Russell King | c77b042 | 2005-07-01 11:56:55 +0100 | [diff] [blame] | 332 | orr r3, r7, #0x7c000000 |
| 333 | str r3, [r0] |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | #ifdef CONFIG_ARCH_RPC |
| 336 | /* |
| 337 | * Map in screen at 0x02000000 & SCREEN2_BASE |
| 338 | * Similar reasons here - for debug. This is |
| 339 | * only for Acorn RiscPC architectures. |
| 340 | */ |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 341 | add r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ORDER) |
Russell King | c77b042 | 2005-07-01 11:56:55 +0100 | [diff] [blame] | 342 | orr r3, r7, #0x02000000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | str r3, [r0] |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 344 | add r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ORDER) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | str r3, [r0] |
| 346 | #endif |
Russell King | c77b042 | 2005-07-01 11:56:55 +0100 | [diff] [blame] | 347 | #endif |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 348 | #ifdef CONFIG_ARM_LPAE |
| 349 | sub r4, r4, #0x1000 @ point to the PGD table |
| 350 | #endif |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 351 | ret lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 352 | ENDPROC(__create_page_tables) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 353 | .ltorg |
Dave Martin | 4f79a5d | 2010-11-29 19:43:24 +0100 | [diff] [blame] | 354 | .align |
Will Deacon | 72662e0 | 2011-11-23 12:03:27 +0000 | [diff] [blame] | 355 | __turn_mmu_on_loc: |
Russell King | 786f1b7 | 2010-10-04 17:51:54 +0100 | [diff] [blame] | 356 | .long . |
Will Deacon | 72662e0 | 2011-11-23 12:03:27 +0000 | [diff] [blame] | 357 | .long __turn_mmu_on |
| 358 | .long __turn_mmu_on_end |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 360 | #if defined(CONFIG_SMP) |
Russell King | 2449189 | 2013-07-31 11:37:17 +0100 | [diff] [blame] | 361 | .text |
Stephen Boyd | bafe586 | 2015-01-31 00:25:30 +0100 | [diff] [blame] | 362 | .arm |
Yingjoe Chen | c07b5fd | 2015-05-18 09:04:31 +0100 | [diff] [blame] | 363 | ENTRY(secondary_startup_arm) |
Russell King | 14327c6 | 2015-04-21 14:17:25 +0100 | [diff] [blame] | 364 | THUMB( badr r9, 1f ) @ Kernel is entered in ARM. |
Stephen Boyd | bafe586 | 2015-01-31 00:25:30 +0100 | [diff] [blame] | 365 | THUMB( bx r9 ) @ If this is a Thumb-2 kernel, |
| 366 | THUMB( .thumb ) @ switch to Thumb now. |
| 367 | THUMB(1: ) |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 368 | ENTRY(secondary_startup) |
| 369 | /* |
| 370 | * Common entry point for secondary CPUs. |
| 371 | * |
| 372 | * Ensure that we're in SVC mode, and IRQs are disabled. Lookup |
| 373 | * the processor type - there is no need to check the machine type |
| 374 | * as it has already been validated by the primary processor. |
| 375 | */ |
Ben Dooks | 97bcb0f | 2013-02-01 09:40:42 +0000 | [diff] [blame] | 376 | |
| 377 | ARM_BE8(setend be) @ ensure we are in BE8 mode |
| 378 | |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 379 | #ifdef CONFIG_ARM_VIRT_EXT |
Marc Zyngier | 6e484be | 2013-01-04 17:44:14 +0000 | [diff] [blame] | 380 | bl __hyp_stub_install_secondary |
Dave Martin | 80c59da | 2012-02-09 08:47:17 -0800 | [diff] [blame] | 381 | #endif |
| 382 | safe_svcmode_maskall r9 |
| 383 | |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 384 | mrc p15, 0, r9, c0, c0 @ get processor id |
| 385 | bl __lookup_processor_type |
| 386 | movs r10, r5 @ invalid processor? |
| 387 | moveq r0, #'p' @ yes, error 'p' |
Dave Martin | a75e5248 | 2010-11-29 19:43:28 +0100 | [diff] [blame] | 388 | THUMB( it eq ) @ force fixup-able long branch encoding |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 389 | beq __error_p |
| 390 | |
| 391 | /* |
| 392 | * Use the page tables supplied from __cpu_up. |
| 393 | */ |
| 394 | adr r4, __secondary_data |
| 395 | ldmia r4, {r5, r7, r12} @ address to jump to after |
Catalin Marinas | d427958 | 2011-05-26 11:22:44 +0100 | [diff] [blame] | 396 | sub lr, r4, r5 @ mmu has been enabled |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 397 | add r3, r7, lr |
Nicolas Pitre | bc2eca9 | 2018-11-09 04:26:39 +0100 | [diff] [blame] | 398 | ldrd r4, r5, [r3, #0] @ get secondary_data.pgdir |
Gregory CLEMENT | 998ef5d | 2015-08-06 15:07:04 +0100 | [diff] [blame] | 399 | ARM_BE8(eor r4, r4, r5) @ Swap r5 and r4 in BE: |
| 400 | ARM_BE8(eor r5, r4, r5) @ it can be done in 3 steps |
| 401 | ARM_BE8(eor r4, r4, r5) @ without using a temp reg. |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 402 | ldr r8, [r3, #8] @ get secondary_data.swapper_pg_dir |
Russell King | 14327c6 | 2015-04-21 14:17:25 +0100 | [diff] [blame] | 403 | badr lr, __enable_mmu @ return address |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 404 | mov r13, r12 @ __secondary_switched address |
Ard Biesheuvel | bf35706 | 2015-03-18 07:29:32 +0100 | [diff] [blame] | 405 | ldr r12, [r10, #PROCINFO_INITFUNC] |
| 406 | add r12, r12, r10 @ initialise processor |
| 407 | @ (return control reg) |
| 408 | ret r12 |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 409 | ENDPROC(secondary_startup) |
Stephen Boyd | bafe586 | 2015-01-31 00:25:30 +0100 | [diff] [blame] | 410 | ENDPROC(secondary_startup_arm) |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 411 | |
| 412 | /* |
| 413 | * r6 = &secondary_data |
| 414 | */ |
| 415 | ENTRY(__secondary_switched) |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 416 | ldr sp, [r7, #12] @ get secondary_data.stack |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 417 | mov fp, #0 |
| 418 | b secondary_start_kernel |
| 419 | ENDPROC(__secondary_switched) |
| 420 | |
Dave Martin | 4f79a5d | 2010-11-29 19:43:24 +0100 | [diff] [blame] | 421 | .align |
| 422 | |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 423 | .type __secondary_data, %object |
| 424 | __secondary_data: |
| 425 | .long . |
| 426 | .long secondary_data |
| 427 | .long __secondary_switched |
| 428 | #endif /* defined(CONFIG_SMP) */ |
| 429 | |
| 430 | |
| 431 | |
| 432 | /* |
| 433 | * Setup common bits before finally enabling the MMU. Essentially |
| 434 | * this is just loading the page table pointer and domain access |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 435 | * registers. All these registers need to be preserved by the |
| 436 | * processor setup function (or set in the case of r0) |
Russell King | 865a4fa | 2010-10-04 18:02:59 +0100 | [diff] [blame] | 437 | * |
| 438 | * r0 = cp#15 control register |
| 439 | * r1 = machine ID |
Grant Likely | 4c2896e | 2011-04-28 14:27:20 -0600 | [diff] [blame] | 440 | * r2 = atags or dtb pointer |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 441 | * r4 = TTBR pointer (low word) |
| 442 | * r5 = TTBR pointer (high word if LPAE) |
Russell King | 865a4fa | 2010-10-04 18:02:59 +0100 | [diff] [blame] | 443 | * r9 = processor ID |
| 444 | * r13 = *virtual* address to jump to upon completion |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 445 | */ |
| 446 | __enable_mmu: |
Catalin Marinas | 8428e84 | 2011-11-07 18:05:53 +0100 | [diff] [blame] | 447 | #if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6 |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 448 | orr r0, r0, #CR_A |
| 449 | #else |
| 450 | bic r0, r0, #CR_A |
| 451 | #endif |
| 452 | #ifdef CONFIG_CPU_DCACHE_DISABLE |
| 453 | bic r0, r0, #CR_C |
| 454 | #endif |
| 455 | #ifdef CONFIG_CPU_BPREDICT_DISABLE |
| 456 | bic r0, r0, #CR_Z |
| 457 | #endif |
| 458 | #ifdef CONFIG_CPU_ICACHE_DISABLE |
| 459 | bic r0, r0, #CR_I |
| 460 | #endif |
Russell King | b2c3e38 | 2015-04-04 20:09:46 +0100 | [diff] [blame] | 461 | #ifdef CONFIG_ARM_LPAE |
| 462 | mcrr p15, 0, r4, r5, c2 @ load TTBR0 |
| 463 | #else |
Russell King | 0171356 | 2015-08-21 09:23:26 +0100 | [diff] [blame] | 464 | mov r5, #DACR_INIT |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 465 | mcr p15, 0, r5, c3, c0, 0 @ load domain access register |
| 466 | mcr p15, 0, r4, c2, c0, 0 @ load page table pointer |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 467 | #endif |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 468 | b __turn_mmu_on |
| 469 | ENDPROC(__enable_mmu) |
| 470 | |
| 471 | /* |
| 472 | * Enable the MMU. This completely changes the structure of the visible |
| 473 | * memory space. You will not be able to trace execution through this. |
| 474 | * If you have an enquiry about this, *please* check the linux-arm-kernel |
| 475 | * mailing list archives BEFORE sending another post to the list. |
| 476 | * |
| 477 | * r0 = cp#15 control register |
Russell King | 865a4fa | 2010-10-04 18:02:59 +0100 | [diff] [blame] | 478 | * r1 = machine ID |
Grant Likely | 4c2896e | 2011-04-28 14:27:20 -0600 | [diff] [blame] | 479 | * r2 = atags or dtb pointer |
Russell King | 865a4fa | 2010-10-04 18:02:59 +0100 | [diff] [blame] | 480 | * r9 = processor ID |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 481 | * r13 = *virtual* address to jump to upon completion |
| 482 | * |
| 483 | * other registers depend on the function called upon completion |
| 484 | */ |
| 485 | .align 5 |
Will Deacon | 4e8ee7d | 2011-11-23 12:26:25 +0000 | [diff] [blame] | 486 | .pushsection .idmap.text, "ax" |
| 487 | ENTRY(__turn_mmu_on) |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 488 | mov r0, r0 |
Will Deacon | d675d0b | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 489 | instr_sync |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 490 | mcr p15, 0, r0, c1, c0, 0 @ write control reg |
| 491 | mrc p15, 0, r3, c0, c0, 0 @ read id reg |
Will Deacon | d675d0b | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 492 | instr_sync |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 493 | mov r3, r3 |
| 494 | mov r3, r13 |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 495 | ret r3 |
Will Deacon | 72662e0 | 2011-11-23 12:03:27 +0000 | [diff] [blame] | 496 | __turn_mmu_on_end: |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 497 | ENDPROC(__turn_mmu_on) |
Will Deacon | 4e8ee7d | 2011-11-23 12:26:25 +0000 | [diff] [blame] | 498 | .popsection |
Russell King | 0094501 | 2010-10-04 17:56:13 +0100 | [diff] [blame] | 499 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 | |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 501 | #ifdef CONFIG_SMP_ON_UP |
Rob Herring | 1dc5455 | 2014-04-16 15:38:26 +0100 | [diff] [blame] | 502 | __HEAD |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 503 | __fixup_smp: |
Russell King | e98ff0f | 2011-01-30 16:40:20 +0000 | [diff] [blame] | 504 | and r3, r9, #0x000f0000 @ architecture version |
| 505 | teq r3, #0x000f0000 @ CPU ID supported? |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 506 | bne __fixup_smp_on_up @ no, assume UP |
| 507 | |
Russell King | e98ff0f | 2011-01-30 16:40:20 +0000 | [diff] [blame] | 508 | bic r3, r9, #0x00ff0000 |
| 509 | bic r3, r3, #0x0000000f @ mask 0xff00fff0 |
| 510 | mov r4, #0x41000000 |
Russell King | 0eb0511d | 2010-11-22 12:06:28 +0000 | [diff] [blame] | 511 | orr r4, r4, #0x0000b000 |
Russell King | e98ff0f | 2011-01-30 16:40:20 +0000 | [diff] [blame] | 512 | orr r4, r4, #0x00000020 @ val 0x4100b020 |
| 513 | teq r3, r4 @ ARM 11MPCore? |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 514 | reteq lr @ yes, assume SMP |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 515 | |
| 516 | mrc p15, 0, r0, c0, c0, 5 @ read MPIDR |
Russell King | e98ff0f | 2011-01-30 16:40:20 +0000 | [diff] [blame] | 517 | and r0, r0, #0xc0000000 @ multiprocessing extensions and |
| 518 | teq r0, #0x80000000 @ not part of a uniprocessor system? |
Santosh Shilimkar | bc41b87 | 2013-09-27 21:56:31 +0100 | [diff] [blame] | 519 | bne __fixup_smp_on_up @ no, assume UP |
| 520 | |
| 521 | @ Core indicates it is SMP. Check for Aegis SOC where a single |
| 522 | @ Cortex-A9 CPU is present but SMP operations fault. |
| 523 | mov r4, #0x41000000 |
| 524 | orr r4, r4, #0x0000c000 |
| 525 | orr r4, r4, #0x00000090 |
| 526 | teq r3, r4 @ Check for ARM Cortex-A9 |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 527 | retne lr @ Not ARM Cortex-A9, |
Santosh Shilimkar | bc41b87 | 2013-09-27 21:56:31 +0100 | [diff] [blame] | 528 | |
| 529 | @ If a future SoC *does* use 0x0 as the PERIPH_BASE, then the |
| 530 | @ below address check will need to be #ifdef'd or equivalent |
| 531 | @ for the Aegis platform. |
| 532 | mrc p15, 4, r0, c15, c0 @ get SCU base address |
| 533 | teq r0, #0x0 @ '0' on actual UP A9 hardware |
| 534 | beq __fixup_smp_on_up @ So its an A9 UP |
| 535 | ldr r0, [r0, #4] @ read SCU Config |
Victor Kamensky | 10593b2 | 2013-11-07 08:42:40 +0100 | [diff] [blame] | 536 | ARM_BE8(rev r0, r0) @ byteswap if big endian |
Santosh Shilimkar | bc41b87 | 2013-09-27 21:56:31 +0100 | [diff] [blame] | 537 | and r0, r0, #0x3 @ number of CPUs |
| 538 | teq r0, #0x0 @ is 1? |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 539 | retne lr |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 540 | |
| 541 | __fixup_smp_on_up: |
| 542 | adr r0, 1f |
Russell King | 0eb0511d | 2010-11-22 12:06:28 +0000 | [diff] [blame] | 543 | ldmia r0, {r3 - r5} |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 544 | sub r3, r0, r3 |
Russell King | 0eb0511d | 2010-11-22 12:06:28 +0000 | [diff] [blame] | 545 | add r4, r4, r3 |
| 546 | add r5, r5, r3 |
Russell King | 4a9cb36 | 2011-02-10 15:25:18 +0000 | [diff] [blame] | 547 | b __do_fixup_smp_on_up |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 548 | ENDPROC(__fixup_smp) |
| 549 | |
Dave Martin | 4f79a5d | 2010-11-29 19:43:24 +0100 | [diff] [blame] | 550 | .align |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 551 | 1: .word . |
| 552 | .word __smpalt_begin |
| 553 | .word __smpalt_end |
| 554 | |
| 555 | .pushsection .data |
Russell King | 1abd350 | 2017-07-26 12:49:31 +0100 | [diff] [blame] | 556 | .align 2 |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 557 | .globl smp_on_up |
| 558 | smp_on_up: |
| 559 | ALT_SMP(.long 1) |
| 560 | ALT_UP(.long 0) |
| 561 | .popsection |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 562 | #endif |
| 563 | |
Russell King | 4a9cb36 | 2011-02-10 15:25:18 +0000 | [diff] [blame] | 564 | .text |
| 565 | __do_fixup_smp_on_up: |
| 566 | cmp r4, r5 |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 567 | reths lr |
Russell King | 4a9cb36 | 2011-02-10 15:25:18 +0000 | [diff] [blame] | 568 | ldmia r4!, {r0, r6} |
| 569 | ARM( str r6, [r0, r3] ) |
| 570 | THUMB( add r0, r0, r3 ) |
| 571 | #ifdef __ARMEB__ |
| 572 | THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian. |
| 573 | #endif |
| 574 | THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords |
| 575 | THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3. |
| 576 | THUMB( strh r6, [r0] ) |
| 577 | b __do_fixup_smp_on_up |
| 578 | ENDPROC(__do_fixup_smp_on_up) |
| 579 | |
| 580 | ENTRY(fixup_smp) |
| 581 | stmfd sp!, {r4 - r6, lr} |
| 582 | mov r4, r0 |
| 583 | add r5, r0, r1 |
| 584 | mov r3, #0 |
| 585 | bl __do_fixup_smp_on_up |
| 586 | ldmfd sp!, {r4 - r6, pc} |
| 587 | ENDPROC(fixup_smp) |
| 588 | |
Sricharan R | 830fd4d | 2013-10-29 07:29:56 +0100 | [diff] [blame] | 589 | #ifdef __ARMEB__ |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 590 | #define LOW_OFFSET 0x4 |
| 591 | #define HIGH_OFFSET 0x0 |
| 592 | #else |
| 593 | #define LOW_OFFSET 0x0 |
| 594 | #define HIGH_OFFSET 0x4 |
| 595 | #endif |
| 596 | |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 597 | #ifdef CONFIG_ARM_PATCH_PHYS_VIRT |
| 598 | |
| 599 | /* __fixup_pv_table - patch the stub instructions with the delta between |
| 600 | * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and |
| 601 | * can be expressed by an immediate shifter operand. The stub instruction |
| 602 | * has a form of '(add|sub) rd, rn, #imm'. |
| 603 | */ |
| 604 | __HEAD |
| 605 | __fixup_pv_table: |
| 606 | adr r0, 1f |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 607 | ldmia r0, {r3-r7} |
| 608 | mvn ip, #0 |
| 609 | subs r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 610 | add r4, r4, r3 @ adjust table start address |
| 611 | add r5, r5, r3 @ adjust table end address |
Russell King | e26a9e0 | 2014-03-25 19:45:31 +0000 | [diff] [blame] | 612 | add r6, r6, r3 @ adjust __pv_phys_pfn_offset address |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 613 | add r7, r7, r3 @ adjust __pv_offset address |
Masahiro Yamada | 7a06192 | 2015-01-20 03:49:35 +0100 | [diff] [blame] | 614 | mov r0, r8, lsr #PAGE_SHIFT @ convert to PFN |
Victor Kamensky | e3892e9 | 2014-04-22 02:25:36 +0100 | [diff] [blame] | 615 | str r0, [r6] @ save computed PHYS_OFFSET to __pv_phys_pfn_offset |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 616 | strcc ip, [r7, #HIGH_OFFSET] @ save to __pv_offset high bits |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 617 | mov r6, r3, lsr #24 @ constant for add/sub instructions |
| 618 | teq r3, r6, lsl #24 @ must be 16MiB aligned |
Nicolas Pitre | b511d75 | 2011-02-21 06:53:35 +0100 | [diff] [blame] | 619 | THUMB( it ne @ cross section branch ) |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 620 | bne __error |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 621 | str r3, [r7, #LOW_OFFSET] @ save to __pv_offset low bits |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 622 | b __fixup_a_pv_table |
| 623 | ENDPROC(__fixup_pv_table) |
| 624 | |
| 625 | .align |
| 626 | 1: .long . |
| 627 | .long __pv_table_begin |
| 628 | .long __pv_table_end |
Russell King | e26a9e0 | 2014-03-25 19:45:31 +0000 | [diff] [blame] | 629 | 2: .long __pv_phys_pfn_offset |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 630 | .long __pv_offset |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 631 | |
| 632 | .text |
| 633 | __fixup_a_pv_table: |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 634 | adr r0, 3f |
| 635 | ldr r6, [r0] |
| 636 | add r6, r6, r3 |
| 637 | ldr r0, [r6, #HIGH_OFFSET] @ pv_offset high word |
| 638 | ldr r6, [r6, #LOW_OFFSET] @ pv_offset low word |
| 639 | mov r6, r6, lsr #24 |
| 640 | cmn r0, #1 |
Nicolas Pitre | b511d75 | 2011-02-21 06:53:35 +0100 | [diff] [blame] | 641 | #ifdef CONFIG_THUMB2_KERNEL |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 642 | moveq r0, #0x200000 @ set bit 21, mov to mvn instruction |
Nicolas Pitre | daece59 | 2011-08-12 00:14:29 +0100 | [diff] [blame] | 643 | lsls r6, #24 |
| 644 | beq 2f |
Nicolas Pitre | b511d75 | 2011-02-21 06:53:35 +0100 | [diff] [blame] | 645 | clz r7, r6 |
| 646 | lsr r6, #24 |
| 647 | lsl r6, r7 |
| 648 | bic r6, #0x0080 |
| 649 | lsrs r7, #1 |
| 650 | orrcs r6, #0x0080 |
| 651 | orr r6, r6, r7, lsl #12 |
| 652 | orr r6, #0x4000 |
Nicolas Pitre | daece59 | 2011-08-12 00:14:29 +0100 | [diff] [blame] | 653 | b 2f |
| 654 | 1: add r7, r3 |
| 655 | ldrh ip, [r7, #2] |
Ben Dooks | 2f9bf9b | 2013-02-01 16:23:08 +0100 | [diff] [blame] | 656 | ARM_BE8(rev16 ip, ip) |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 657 | tst ip, #0x4000 |
| 658 | and ip, #0x8f00 |
| 659 | orrne ip, r6 @ mask in offset bits 31-24 |
| 660 | orreq ip, r0 @ mask in offset bits 7-0 |
Ben Dooks | 2f9bf9b | 2013-02-01 16:23:08 +0100 | [diff] [blame] | 661 | ARM_BE8(rev16 ip, ip) |
Nicolas Pitre | b511d75 | 2011-02-21 06:53:35 +0100 | [diff] [blame] | 662 | strh ip, [r7, #2] |
Russell King | 2098990 | 2013-10-28 00:43:41 +0000 | [diff] [blame] | 663 | bne 2f |
| 664 | ldrh ip, [r7] |
| 665 | ARM_BE8(rev16 ip, ip) |
| 666 | bic ip, #0x20 |
| 667 | orr ip, ip, r0, lsr #16 |
| 668 | ARM_BE8(rev16 ip, ip) |
| 669 | strh ip, [r7] |
Nicolas Pitre | daece59 | 2011-08-12 00:14:29 +0100 | [diff] [blame] | 670 | 2: cmp r4, r5 |
Nicolas Pitre | b511d75 | 2011-02-21 06:53:35 +0100 | [diff] [blame] | 671 | ldrcc r7, [r4], #4 @ use branch for delay slot |
Nicolas Pitre | daece59 | 2011-08-12 00:14:29 +0100 | [diff] [blame] | 672 | bcc 1b |
Nicolas Pitre | b511d75 | 2011-02-21 06:53:35 +0100 | [diff] [blame] | 673 | bx lr |
| 674 | #else |
Victor Kamensky | d9a790d | 2013-11-07 08:42:42 +0100 | [diff] [blame] | 675 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 676 | moveq r0, #0x00004000 @ set bit 22, mov to mvn instruction |
| 677 | #else |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 678 | moveq r0, #0x400000 @ set bit 22, mov to mvn instruction |
Victor Kamensky | d9a790d | 2013-11-07 08:42:42 +0100 | [diff] [blame] | 679 | #endif |
Nicolas Pitre | daece59 | 2011-08-12 00:14:29 +0100 | [diff] [blame] | 680 | b 2f |
| 681 | 1: ldr ip, [r7, r3] |
Ben Dooks | 2f9bf9b | 2013-02-01 16:23:08 +0100 | [diff] [blame] | 682 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 683 | @ in BE8, we load data in BE, but instructions still in LE |
| 684 | bic ip, ip, #0xff000000 |
Russell King | 2098990 | 2013-10-28 00:43:41 +0000 | [diff] [blame] | 685 | tst ip, #0x000f0000 @ check the rotation field |
| 686 | orrne ip, ip, r6, lsl #24 @ mask in offset bits 31-24 |
| 687 | biceq ip, ip, #0x00004000 @ clear bit 22 |
Victor Kamensky | d9a790d | 2013-11-07 08:42:42 +0100 | [diff] [blame] | 688 | orreq ip, ip, r0 @ mask in offset bits 7-0 |
Ben Dooks | 2f9bf9b | 2013-02-01 16:23:08 +0100 | [diff] [blame] | 689 | #else |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 690 | bic ip, ip, #0x000000ff |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 691 | tst ip, #0xf00 @ check the rotation field |
| 692 | orrne ip, ip, r6 @ mask in offset bits 31-24 |
| 693 | biceq ip, ip, #0x400000 @ clear bit 22 |
| 694 | orreq ip, ip, r0 @ mask in offset bits 7-0 |
Ben Dooks | 2f9bf9b | 2013-02-01 16:23:08 +0100 | [diff] [blame] | 695 | #endif |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 696 | str ip, [r7, r3] |
Nicolas Pitre | daece59 | 2011-08-12 00:14:29 +0100 | [diff] [blame] | 697 | 2: cmp r4, r5 |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 698 | ldrcc r7, [r4], #4 @ use branch for delay slot |
Nicolas Pitre | daece59 | 2011-08-12 00:14:29 +0100 | [diff] [blame] | 699 | bcc 1b |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 700 | ret lr |
Nicolas Pitre | b511d75 | 2011-02-21 06:53:35 +0100 | [diff] [blame] | 701 | #endif |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 702 | ENDPROC(__fixup_a_pv_table) |
| 703 | |
Sricharan R | 830fd4d | 2013-10-29 07:29:56 +0100 | [diff] [blame] | 704 | .align |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 705 | 3: .long __pv_offset |
| 706 | |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 707 | ENTRY(fixup_pv_table) |
| 708 | stmfd sp!, {r4 - r7, lr} |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 709 | mov r3, #0 @ no offset |
| 710 | mov r4, r0 @ r0 = table start |
| 711 | add r5, r0, r1 @ r1 = table size |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 712 | bl __fixup_a_pv_table |
| 713 | ldmfd sp!, {r4 - r7, pc} |
| 714 | ENDPROC(fixup_pv_table) |
| 715 | |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 716 | .data |
Russell King | 1abd350 | 2017-07-26 12:49:31 +0100 | [diff] [blame] | 717 | .align 2 |
Russell King | e26a9e0 | 2014-03-25 19:45:31 +0000 | [diff] [blame] | 718 | .globl __pv_phys_pfn_offset |
| 719 | .type __pv_phys_pfn_offset, %object |
| 720 | __pv_phys_pfn_offset: |
| 721 | .word 0 |
| 722 | .size __pv_phys_pfn_offset, . -__pv_phys_pfn_offset |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 723 | |
| 724 | .globl __pv_offset |
| 725 | .type __pv_offset, %object |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 726 | __pv_offset: |
Sricharan R | f52bb72 | 2013-07-29 20:26:22 +0530 | [diff] [blame] | 727 | .quad 0 |
| 728 | .size __pv_offset, . -__pv_offset |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 729 | #endif |
| 730 | |
Hyok S. Choi | 75d9083 | 2006-03-27 14:58:25 +0100 | [diff] [blame] | 731 | #include "head-common.S" |