blob: c49b39340ddbd8a88a3d810670fa3af7016848cf [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * linux/arch/arm/kernel/head.S
4 *
5 * Copyright (C) 1994-2002 Russell King
Russell Kinge65f38e2005-06-18 09:33:31 +01006 * Copyright (c) 2003 ARM Limited
7 * All Rights Reserved
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Kernel startup code for all 32-bit CPUs
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/linkage.h>
12#include <linux/init.h>
13
14#include <asm/assembler.h>
Russell King195864c2012-01-19 10:05:41 +000015#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/domain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/ptrace.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020018#include <asm/asm-offsets.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010019#include <asm/memory.h>
Russell King4f7a1812005-05-05 13:11:00 +010020#include <asm/thread_info.h>
Catalin Marinase73fc882011-08-23 14:07:23 +010021#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Rob Herring91a9fec2012-08-31 00:03:46 -050023#if defined(CONFIG_DEBUG_LL) && !defined(CONFIG_DEBUG_SEMIHOSTING)
24#include CONFIG_DEBUG_LL_INCLUDE
Jeremy Kerrc2933932010-07-07 11:19:48 +080025#endif
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027/*
Nicolas Pitre37d07b72005-10-29 21:44:56 +010028 * swapper_pg_dir is the virtual address of the initial page table.
Russell Kingf06b97f2006-12-11 22:29:16 +000029 * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
30 * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
Nicolas Pitre37d07b72005-10-29 21:44:56 +010031 * the least significant 16 bits to be 0x8000, but we could probably
Russell Kingf06b97f2006-12-11 22:29:16 +000032 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
Linus Torvalds1da177e2005-04-16 15:20:36 -070033 */
Russell King72a20e22011-01-04 19:04:00 +000034#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
Russell Kingf06b97f2006-12-11 22:29:16 +000035#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
36#error KERNEL_RAM_VADDR must start at 0xXXXX8000
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#endif
38
Catalin Marinas1b6ba462011-11-22 17:30:29 +000039#ifdef CONFIG_ARM_LPAE
40 /* LPAE requires an additional page for the PGD */
41#define PG_DIR_SIZE 0x5000
42#define PMD_ORDER 3
43#else
Catalin Marinase73fc882011-08-23 14:07:23 +010044#define PG_DIR_SIZE 0x4000
45#define PMD_ORDER 2
Catalin Marinas1b6ba462011-11-22 17:30:29 +000046#endif
Catalin Marinase73fc882011-08-23 14:07:23 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 .globl swapper_pg_dir
Catalin Marinase73fc882011-08-23 14:07:23 +010049 .equ swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Russell King72a20e22011-01-04 19:04:00 +000051 .macro pgtbl, rd, phys
Christopher Covington2ab4e8c2014-01-21 16:25:34 +010052 add \rd, \phys, #TEXT_OFFSET
53 sub \rd, \rd, #PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 .endm
Nicolas Pitre37d07b72005-10-29 21:44:56 +010055
Linus Torvalds1da177e2005-04-16 15:20:36 -070056/*
57 * Kernel startup entry point.
58 * ---------------------------
59 *
60 * This is normally called from the decompressor code. The requirements
61 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
Grant Likely4c2896e2011-04-28 14:27:20 -060062 * r1 = machine nr, r2 = atags or dtb pointer.
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 *
64 * This code is mostly position independent, so if you link the kernel at
65 * 0xc0008000, you call this at __pa(0xc0008000).
66 *
67 * See linux/arch/arm/tools/mach-types for the complete list of machine
68 * numbers for r1.
69 *
70 * We're trying to keep crap to a minimum; DO NOT add any machine specific
71 * crap here - that's what the boot loader (or in extreme, well justified
72 * circumstances, zImage) is for.
73 */
Dave Martin540b5732011-07-13 15:53:30 +010074 .arm
75
Tim Abbott2abc1c52009-10-02 16:32:46 -040076 __HEAD
Linus Torvalds1da177e2005-04-16 15:20:36 -070077ENTRY(stext)
Ben Dooks97bcb0f2013-02-01 09:40:42 +000078 ARM_BE8(setend be ) @ ensure we are in BE8 mode
Dave Martin540b5732011-07-13 15:53:30 +010079
Russell King14327c62015-04-21 14:17:25 +010080 THUMB( badr r9, 1f ) @ Kernel is always entered in ARM.
Dave Martin540b5732011-07-13 15:53:30 +010081 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
82 THUMB( .thumb ) @ switch to Thumb now.
83 THUMB(1: )
84
Dave Martin80c59da2012-02-09 08:47:17 -080085#ifdef CONFIG_ARM_VIRT_EXT
86 bl __hyp_stub_install
87#endif
88 @ ensure svc mode and all interrupts masked
89 safe_svcmode_maskall r9
90
Russell King0f44ba12006-02-24 21:04:56 +000091 mrc p15, 0, r9, c0, c0 @ get processor id
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 bl __lookup_processor_type @ r5=procinfo r9=cpuid
93 movs r10, r5 @ invalid processor (r5=0)?
Dave Martina75e52482010-11-29 19:43:28 +010094 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King3c0bdac2005-11-25 15:43:22 +000095 beq __error_p @ yes, error 'p'
Russell King0eb0511d2010-11-22 12:06:28 +000096
Catalin Marinas294064f2012-01-09 12:24:47 +010097#ifdef CONFIG_ARM_LPAE
98 mrc p15, 0, r3, c0, c1, 4 @ read ID_MMFR0
99 and r3, r3, #0xf @ extract VMSA support
100 cmp r3, #5 @ long-descriptor translation table format?
101 THUMB( it lo ) @ force fixup-able long branch encoding
Thomas Petazzonib3634572014-02-18 17:02:54 +0100102 blo __error_lpae @ only classic page table format
Catalin Marinas294064f2012-01-09 12:24:47 +0100103#endif
104
Russell King72a20e22011-01-04 19:04:00 +0000105#ifndef CONFIG_XIP_KERNEL
106 adr r3, 2f
107 ldmia r3, {r4, r8}
108 sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
109 add r8, r8, r4 @ PHYS_OFFSET
110#else
Russell Kingb713aa02013-12-10 19:21:08 +0000111 ldr r8, =PLAT_PHYS_OFFSET @ always constant in this case
Russell King72a20e22011-01-04 19:04:00 +0000112#endif
113
Russell King0eb0511d2010-11-22 12:06:28 +0000114 /*
Grant Likely4c2896e2011-04-28 14:27:20 -0600115 * r1 = machine no, r2 = atags or dtb,
Russell King72a20e22011-01-04 19:04:00 +0000116 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Russell King0eb0511d2010-11-22 12:06:28 +0000117 */
Bill Gatliff9d20fdd2007-05-31 22:02:22 +0100118 bl __vet_atags
Russell Kingf00ec482010-09-04 10:47:48 +0100119#ifdef CONFIG_SMP_ON_UP
120 bl __fixup_smp
121#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000122#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
123 bl __fixup_pv_table
124#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 bl __create_page_tables
126
127 /*
128 * The following calls CPU specific code in a position independent
129 * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
Russell King6fc31d52011-01-12 17:50:42 +0000130 * xxx_proc_info structure selected by __lookup_processor_type
Russell Kingb2c3e382015-04-04 20:09:46 +0100131 * above.
132 *
133 * The processor init function will be called with:
134 * r1 - machine type
135 * r2 - boot data (atags/dt) pointer
136 * r4 - translation table base (low word)
137 * r5 - translation table base (high word, if LPAE)
138 * r8 - translation table base 1 (pfn if LPAE)
139 * r9 - cpuid
140 * r13 - virtual address for __enable_mmu -> __turn_mmu_on
141 *
142 * On return, the CPU will be ready for the MMU to be turned on,
143 * r0 will hold the CPU control register value, r1, r2, r4, and
144 * r9 will be preserved. r5 will also be preserved if LPAE.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 */
Russell Kinga4ae4132010-10-04 16:22:34 +0100146 ldr r13, =__mmap_switched @ address to jump to after
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 @ mmu has been enabled
Russell King14327c62015-04-21 14:17:25 +0100148 badr lr, 1f @ return (PIC) address
Russell Kingb2c3e382015-04-04 20:09:46 +0100149#ifdef CONFIG_ARM_LPAE
150 mov r5, #0 @ high TTBR0
151 mov r8, r4, lsr #12 @ TTBR1 is swapper_pg_dir pfn
152#else
Catalin Marinasd4279582011-05-26 11:22:44 +0100153 mov r8, r4 @ set TTBR1 to swapper_pg_dir
Russell Kingb2c3e382015-04-04 20:09:46 +0100154#endif
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100155 ldr r12, [r10, #PROCINFO_INITFUNC]
156 add r12, r12, r10
157 ret r12
Russell King00945012010-10-04 17:56:13 +01001581: b __enable_mmu
Catalin Marinas93ed3972008-08-28 11:22:32 +0100159ENDPROC(stext)
Russell Kinga4ae4132010-10-04 16:22:34 +0100160 .ltorg
Russell King72a20e22011-01-04 19:04:00 +0000161#ifndef CONFIG_XIP_KERNEL
1622: .long .
163 .long PAGE_OFFSET
164#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
166/*
167 * Setup the initial page tables. We only setup the barest
168 * amount which are required to get the kernel running, which
169 * generally means mapping in the kernel code.
170 *
Russell King72a20e22011-01-04 19:04:00 +0000171 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 *
173 * Returns:
Russell King786f1b72010-10-04 17:51:54 +0100174 * r0, r3, r5-r7 corrupted
Russell Kingb2c3e382015-04-04 20:09:46 +0100175 * r4 = physical page table address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177__create_page_tables:
Russell King72a20e22011-01-04 19:04:00 +0000178 pgtbl r4, r8 @ page table address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180 /*
Catalin Marinase73fc882011-08-23 14:07:23 +0100181 * Clear the swapper page table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 */
183 mov r0, r4
184 mov r3, #0
Catalin Marinase73fc882011-08-23 14:07:23 +0100185 add r6, r0, #PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861: str r3, [r0], #4
187 str r3, [r0], #4
188 str r3, [r0], #4
189 str r3, [r0], #4
190 teq r0, r6
191 bne 1b
192
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000193#ifdef CONFIG_ARM_LPAE
194 /*
195 * Build the PGD table (first level) to point to the PMD table. A PGD
196 * entry is 64-bit wide.
197 */
198 mov r0, r4
199 add r3, r4, #0x1000 @ first PMD table address
200 orr r3, r3, #3 @ PGD block type
201 mov r6, #4 @ PTRS_PER_PGD
202 mov r7, #1 << (55 - 32) @ L_PGD_SWAPPER
Will Deacond61947a2013-02-28 17:46:16 +01002031:
204#ifdef CONFIG_CPU_ENDIAN_BE8
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000205 str r7, [r0], #4 @ set top PGD entry bits
Will Deacond61947a2013-02-28 17:46:16 +0100206 str r3, [r0], #4 @ set bottom PGD entry bits
207#else
208 str r3, [r0], #4 @ set bottom PGD entry bits
209 str r7, [r0], #4 @ set top PGD entry bits
210#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000211 add r3, r3, #0x1000 @ next PMD table
212 subs r6, r6, #1
213 bne 1b
214
215 add r4, r4, #0x1000 @ point to the PMD tables
Will Deacond61947a2013-02-28 17:46:16 +0100216#ifdef CONFIG_CPU_ENDIAN_BE8
217 add r4, r4, #4 @ we only write the bottom word
218#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000219#endif
220
Russell King8799ee92006-06-29 18:24:21 +0100221 ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223 /*
Russell King786f1b72010-10-04 17:51:54 +0100224 * Create identity mapping to cater for __enable_mmu.
225 * This identity mapping will be removed by paging_init().
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 */
Will Deacon72662e02011-11-23 12:03:27 +0000227 adr r0, __turn_mmu_on_loc
Russell King786f1b72010-10-04 17:51:54 +0100228 ldmia r0, {r3, r5, r6}
229 sub r0, r0, r3 @ virt->phys offset
Will Deacon72662e02011-11-23 12:03:27 +0000230 add r5, r5, r0 @ phys __turn_mmu_on
231 add r6, r6, r0 @ phys __turn_mmu_on_end
Catalin Marinase73fc882011-08-23 14:07:23 +0100232 mov r5, r5, lsr #SECTION_SHIFT
233 mov r6, r6, lsr #SECTION_SHIFT
Russell King786f1b72010-10-04 17:51:54 +0100234
Catalin Marinase73fc882011-08-23 14:07:23 +01002351: orr r3, r7, r5, lsl #SECTION_SHIFT @ flags + kernel base
236 str r3, [r4, r5, lsl #PMD_ORDER] @ identity mapping
237 cmp r5, r6
238 addlo r5, r5, #1 @ next section
239 blo 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
241 /*
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100242 * Map our RAM from the start to the end of the kernel .bss section.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 */
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100244 add r0, r4, #PAGE_OFFSET >> (SECTION_SHIFT - PMD_ORDER)
245 ldr r6, =(_end - 1)
246 orr r3, r8, r7
247 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
2481: str r3, [r0], #1 << PMD_ORDER
249 add r3, r3, #1 << SECTION_SHIFT
250 cmp r0, r6
251 bls 1b
252
253#ifdef CONFIG_XIP_KERNEL
254 /*
255 * Map the kernel image separately as it is not located in RAM.
256 */
257#define XIP_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
Russell King786f1b72010-10-04 17:51:54 +0100258 mov r3, pc
Catalin Marinase73fc882011-08-23 14:07:23 +0100259 mov r3, r3, lsr #SECTION_SHIFT
260 orr r3, r7, r3, lsl #SECTION_SHIFT
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100261 add r0, r4, #(XIP_START & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER)
262 str r3, [r0, #((XIP_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ORDER]!
263 ldr r6, =(_edata_loc - 1)
Catalin Marinase73fc882011-08-23 14:07:23 +0100264 add r0, r0, #1 << PMD_ORDER
265 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
Nicolas Pitree98ff7f2007-02-22 16:18:09 +01002661: cmp r0, r6
Catalin Marinase73fc882011-08-23 14:07:23 +0100267 add r3, r3, #1 << SECTION_SHIFT
268 strls r3, [r0], #1 << PMD_ORDER
Nicolas Pitree98ff7f2007-02-22 16:18:09 +0100269 bls 1b
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100270#endif
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 /*
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100273 * Then map boot params address in r2 if specified.
Nicolas Pitre6f16f492013-01-15 18:51:32 +0100274 * We map 2 sections in case the ATAGs/DTB crosses a section boundary.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100276 mov r0, r2, lsr #SECTION_SHIFT
277 movs r0, r0, lsl #SECTION_SHIFT
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100278 subne r3, r0, r8
279 addne r3, r3, #PAGE_OFFSET
280 addne r3, r4, r3, lsr #(SECTION_SHIFT - PMD_ORDER)
281 orrne r6, r7, r0
Nicolas Pitre6f16f492013-01-15 18:51:32 +0100282 strne r6, [r3], #1 << PMD_ORDER
283 addne r6, r6, #1 << SECTION_SHIFT
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100284 strne r6, [r3]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Paul Bolle4e1db262013-04-03 12:24:45 +0100286#if defined(CONFIG_ARM_LPAE) && defined(CONFIG_CPU_ENDIAN_BE8)
Will Deacond61947a2013-02-28 17:46:16 +0100287 sub r4, r4, #4 @ Fixup page table pointer
288 @ for 64-bit descriptors
289#endif
290
Russell Kingc77b0422005-07-01 11:56:55 +0100291#ifdef CONFIG_DEBUG_LL
Nicolas Pitre9b5a1462012-02-22 21:58:03 +0100292#if !defined(CONFIG_DEBUG_ICEDCC) && !defined(CONFIG_DEBUG_SEMIHOSTING)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 /*
294 * Map in IO space for serial debugging.
295 * This allows debug messages to be output
296 * via a serial console before paging_init.
297 */
Nicolas Pitre639da5e2011-08-31 22:55:46 -0400298 addruart r7, r3, r0
Jeremy Kerrc2933932010-07-07 11:19:48 +0800299
Catalin Marinase73fc882011-08-23 14:07:23 +0100300 mov r3, r3, lsr #SECTION_SHIFT
301 mov r3, r3, lsl #PMD_ORDER
Jeremy Kerrc2933932010-07-07 11:19:48 +0800302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 add r0, r4, r3
Catalin Marinase73fc882011-08-23 14:07:23 +0100304 mov r3, r7, lsr #SECTION_SHIFT
Jeremy Kerrc2933932010-07-07 11:19:48 +0800305 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
Catalin Marinase73fc882011-08-23 14:07:23 +0100306 orr r3, r7, r3, lsl #SECTION_SHIFT
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000307#ifdef CONFIG_ARM_LPAE
308 mov r7, #1 << (54 - 32) @ XN
Will Deacond61947a2013-02-28 17:46:16 +0100309#ifdef CONFIG_CPU_ENDIAN_BE8
310 str r7, [r0], #4
311 str r3, [r0], #4
312#else
313 str r3, [r0], #4
314 str r7, [r0], #4
315#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000316#else
317 orr r3, r3, #PMD_SECT_XN
Nicolas Pitref67860a72012-03-18 20:29:42 +0100318 str r3, [r0], #4
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000319#endif
Jeremy Kerrc2933932010-07-07 11:19:48 +0800320
Nicolas Pitre9b5a1462012-02-22 21:58:03 +0100321#else /* CONFIG_DEBUG_ICEDCC || CONFIG_DEBUG_SEMIHOSTING */
322 /* we don't need any serial debugging mappings */
Jeremy Kerrc2933932010-07-07 11:19:48 +0800323 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
Nicolas Pitre9b5a1462012-02-22 21:58:03 +0100324#endif
Jeremy Kerrc2933932010-07-07 11:19:48 +0800325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
327 /*
Russell King3c0bdac2005-11-25 15:43:22 +0000328 * If we're using the NetWinder or CATS, we also need to map
329 * in the 16550-type serial port for the debug messages
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100331 add r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100332 orr r3, r7, #0x7c000000
333 str r3, [r0]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335#ifdef CONFIG_ARCH_RPC
336 /*
337 * Map in screen at 0x02000000 & SCREEN2_BASE
338 * Similar reasons here - for debug. This is
339 * only for Acorn RiscPC architectures.
340 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100341 add r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100342 orr r3, r7, #0x02000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 str r3, [r0]
Catalin Marinase73fc882011-08-23 14:07:23 +0100344 add r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ORDER)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 str r3, [r0]
346#endif
Russell Kingc77b0422005-07-01 11:56:55 +0100347#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000348#ifdef CONFIG_ARM_LPAE
349 sub r4, r4, #0x1000 @ point to the PGD table
350#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100351 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100352ENDPROC(__create_page_tables)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 .ltorg
Dave Martin4f79a5d2010-11-29 19:43:24 +0100354 .align
Will Deacon72662e02011-11-23 12:03:27 +0000355__turn_mmu_on_loc:
Russell King786f1b72010-10-04 17:51:54 +0100356 .long .
Will Deacon72662e02011-11-23 12:03:27 +0000357 .long __turn_mmu_on
358 .long __turn_mmu_on_end
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Russell King00945012010-10-04 17:56:13 +0100360#if defined(CONFIG_SMP)
Russell King24491892013-07-31 11:37:17 +0100361 .text
Stephen Boydbafe5862015-01-31 00:25:30 +0100362 .arm
Yingjoe Chenc07b5fd2015-05-18 09:04:31 +0100363ENTRY(secondary_startup_arm)
Russell King14327c62015-04-21 14:17:25 +0100364 THUMB( badr r9, 1f ) @ Kernel is entered in ARM.
Stephen Boydbafe5862015-01-31 00:25:30 +0100365 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
366 THUMB( .thumb ) @ switch to Thumb now.
367 THUMB(1: )
Russell King00945012010-10-04 17:56:13 +0100368ENTRY(secondary_startup)
369 /*
370 * Common entry point for secondary CPUs.
371 *
372 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
373 * the processor type - there is no need to check the machine type
374 * as it has already been validated by the primary processor.
375 */
Ben Dooks97bcb0f2013-02-01 09:40:42 +0000376
377 ARM_BE8(setend be) @ ensure we are in BE8 mode
378
Dave Martin80c59da2012-02-09 08:47:17 -0800379#ifdef CONFIG_ARM_VIRT_EXT
Marc Zyngier6e484be2013-01-04 17:44:14 +0000380 bl __hyp_stub_install_secondary
Dave Martin80c59da2012-02-09 08:47:17 -0800381#endif
382 safe_svcmode_maskall r9
383
Russell King00945012010-10-04 17:56:13 +0100384 mrc p15, 0, r9, c0, c0 @ get processor id
385 bl __lookup_processor_type
386 movs r10, r5 @ invalid processor?
387 moveq r0, #'p' @ yes, error 'p'
Dave Martina75e52482010-11-29 19:43:28 +0100388 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King00945012010-10-04 17:56:13 +0100389 beq __error_p
390
391 /*
392 * Use the page tables supplied from __cpu_up.
393 */
394 adr r4, __secondary_data
395 ldmia r4, {r5, r7, r12} @ address to jump to after
Catalin Marinasd4279582011-05-26 11:22:44 +0100396 sub lr, r4, r5 @ mmu has been enabled
Russell Kingb2c3e382015-04-04 20:09:46 +0100397 add r3, r7, lr
Nicolas Pitrebc2eca92018-11-09 04:26:39 +0100398 ldrd r4, r5, [r3, #0] @ get secondary_data.pgdir
Gregory CLEMENT998ef5d2015-08-06 15:07:04 +0100399ARM_BE8(eor r4, r4, r5) @ Swap r5 and r4 in BE:
400ARM_BE8(eor r5, r4, r5) @ it can be done in 3 steps
401ARM_BE8(eor r4, r4, r5) @ without using a temp reg.
Russell Kingb2c3e382015-04-04 20:09:46 +0100402 ldr r8, [r3, #8] @ get secondary_data.swapper_pg_dir
Russell King14327c62015-04-21 14:17:25 +0100403 badr lr, __enable_mmu @ return address
Russell King00945012010-10-04 17:56:13 +0100404 mov r13, r12 @ __secondary_switched address
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100405 ldr r12, [r10, #PROCINFO_INITFUNC]
406 add r12, r12, r10 @ initialise processor
407 @ (return control reg)
408 ret r12
Russell King00945012010-10-04 17:56:13 +0100409ENDPROC(secondary_startup)
Stephen Boydbafe5862015-01-31 00:25:30 +0100410ENDPROC(secondary_startup_arm)
Russell King00945012010-10-04 17:56:13 +0100411
412 /*
413 * r6 = &secondary_data
414 */
415ENTRY(__secondary_switched)
Russell Kingb2c3e382015-04-04 20:09:46 +0100416 ldr sp, [r7, #12] @ get secondary_data.stack
Russell King00945012010-10-04 17:56:13 +0100417 mov fp, #0
418 b secondary_start_kernel
419ENDPROC(__secondary_switched)
420
Dave Martin4f79a5d2010-11-29 19:43:24 +0100421 .align
422
Russell King00945012010-10-04 17:56:13 +0100423 .type __secondary_data, %object
424__secondary_data:
425 .long .
426 .long secondary_data
427 .long __secondary_switched
428#endif /* defined(CONFIG_SMP) */
429
430
431
432/*
433 * Setup common bits before finally enabling the MMU. Essentially
434 * this is just loading the page table pointer and domain access
Russell Kingb2c3e382015-04-04 20:09:46 +0100435 * registers. All these registers need to be preserved by the
436 * processor setup function (or set in the case of r0)
Russell King865a4fa2010-10-04 18:02:59 +0100437 *
438 * r0 = cp#15 control register
439 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600440 * r2 = atags or dtb pointer
Russell Kingb2c3e382015-04-04 20:09:46 +0100441 * r4 = TTBR pointer (low word)
442 * r5 = TTBR pointer (high word if LPAE)
Russell King865a4fa2010-10-04 18:02:59 +0100443 * r9 = processor ID
444 * r13 = *virtual* address to jump to upon completion
Russell King00945012010-10-04 17:56:13 +0100445 */
446__enable_mmu:
Catalin Marinas8428e842011-11-07 18:05:53 +0100447#if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
Russell King00945012010-10-04 17:56:13 +0100448 orr r0, r0, #CR_A
449#else
450 bic r0, r0, #CR_A
451#endif
452#ifdef CONFIG_CPU_DCACHE_DISABLE
453 bic r0, r0, #CR_C
454#endif
455#ifdef CONFIG_CPU_BPREDICT_DISABLE
456 bic r0, r0, #CR_Z
457#endif
458#ifdef CONFIG_CPU_ICACHE_DISABLE
459 bic r0, r0, #CR_I
460#endif
Russell Kingb2c3e382015-04-04 20:09:46 +0100461#ifdef CONFIG_ARM_LPAE
462 mcrr p15, 0, r4, r5, c2 @ load TTBR0
463#else
Russell King01713562015-08-21 09:23:26 +0100464 mov r5, #DACR_INIT
Russell King00945012010-10-04 17:56:13 +0100465 mcr p15, 0, r5, c3, c0, 0 @ load domain access register
466 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000467#endif
Russell King00945012010-10-04 17:56:13 +0100468 b __turn_mmu_on
469ENDPROC(__enable_mmu)
470
471/*
472 * Enable the MMU. This completely changes the structure of the visible
473 * memory space. You will not be able to trace execution through this.
474 * If you have an enquiry about this, *please* check the linux-arm-kernel
475 * mailing list archives BEFORE sending another post to the list.
476 *
477 * r0 = cp#15 control register
Russell King865a4fa2010-10-04 18:02:59 +0100478 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600479 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100480 * r9 = processor ID
Russell King00945012010-10-04 17:56:13 +0100481 * r13 = *virtual* address to jump to upon completion
482 *
483 * other registers depend on the function called upon completion
484 */
485 .align 5
Will Deacon4e8ee7d2011-11-23 12:26:25 +0000486 .pushsection .idmap.text, "ax"
487ENTRY(__turn_mmu_on)
Russell King00945012010-10-04 17:56:13 +0100488 mov r0, r0
Will Deacond675d0b2011-11-22 17:30:28 +0000489 instr_sync
Russell King00945012010-10-04 17:56:13 +0100490 mcr p15, 0, r0, c1, c0, 0 @ write control reg
491 mrc p15, 0, r3, c0, c0, 0 @ read id reg
Will Deacond675d0b2011-11-22 17:30:28 +0000492 instr_sync
Russell King00945012010-10-04 17:56:13 +0100493 mov r3, r3
494 mov r3, r13
Russell King6ebbf2c2014-06-30 16:29:12 +0100495 ret r3
Will Deacon72662e02011-11-23 12:03:27 +0000496__turn_mmu_on_end:
Russell King00945012010-10-04 17:56:13 +0100497ENDPROC(__turn_mmu_on)
Will Deacon4e8ee7d2011-11-23 12:26:25 +0000498 .popsection
Russell King00945012010-10-04 17:56:13 +0100499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Russell Kingf00ec482010-09-04 10:47:48 +0100501#ifdef CONFIG_SMP_ON_UP
Rob Herring1dc54552014-04-16 15:38:26 +0100502 __HEAD
Russell Kingf00ec482010-09-04 10:47:48 +0100503__fixup_smp:
Russell Kinge98ff0f2011-01-30 16:40:20 +0000504 and r3, r9, #0x000f0000 @ architecture version
505 teq r3, #0x000f0000 @ CPU ID supported?
Russell Kingf00ec482010-09-04 10:47:48 +0100506 bne __fixup_smp_on_up @ no, assume UP
507
Russell Kinge98ff0f2011-01-30 16:40:20 +0000508 bic r3, r9, #0x00ff0000
509 bic r3, r3, #0x0000000f @ mask 0xff00fff0
510 mov r4, #0x41000000
Russell King0eb0511d2010-11-22 12:06:28 +0000511 orr r4, r4, #0x0000b000
Russell Kinge98ff0f2011-01-30 16:40:20 +0000512 orr r4, r4, #0x00000020 @ val 0x4100b020
513 teq r3, r4 @ ARM 11MPCore?
Russell King6ebbf2c2014-06-30 16:29:12 +0100514 reteq lr @ yes, assume SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100515
516 mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
Russell Kinge98ff0f2011-01-30 16:40:20 +0000517 and r0, r0, #0xc0000000 @ multiprocessing extensions and
518 teq r0, #0x80000000 @ not part of a uniprocessor system?
Santosh Shilimkarbc41b872013-09-27 21:56:31 +0100519 bne __fixup_smp_on_up @ no, assume UP
520
521 @ Core indicates it is SMP. Check for Aegis SOC where a single
522 @ Cortex-A9 CPU is present but SMP operations fault.
523 mov r4, #0x41000000
524 orr r4, r4, #0x0000c000
525 orr r4, r4, #0x00000090
526 teq r3, r4 @ Check for ARM Cortex-A9
Russell King6ebbf2c2014-06-30 16:29:12 +0100527 retne lr @ Not ARM Cortex-A9,
Santosh Shilimkarbc41b872013-09-27 21:56:31 +0100528
529 @ If a future SoC *does* use 0x0 as the PERIPH_BASE, then the
530 @ below address check will need to be #ifdef'd or equivalent
531 @ for the Aegis platform.
532 mrc p15, 4, r0, c15, c0 @ get SCU base address
533 teq r0, #0x0 @ '0' on actual UP A9 hardware
534 beq __fixup_smp_on_up @ So its an A9 UP
535 ldr r0, [r0, #4] @ read SCU Config
Victor Kamensky10593b22013-11-07 08:42:40 +0100536ARM_BE8(rev r0, r0) @ byteswap if big endian
Santosh Shilimkarbc41b872013-09-27 21:56:31 +0100537 and r0, r0, #0x3 @ number of CPUs
538 teq r0, #0x0 @ is 1?
Russell King6ebbf2c2014-06-30 16:29:12 +0100539 retne lr
Russell Kingf00ec482010-09-04 10:47:48 +0100540
541__fixup_smp_on_up:
542 adr r0, 1f
Russell King0eb0511d2010-11-22 12:06:28 +0000543 ldmia r0, {r3 - r5}
Russell Kingf00ec482010-09-04 10:47:48 +0100544 sub r3, r0, r3
Russell King0eb0511d2010-11-22 12:06:28 +0000545 add r4, r4, r3
546 add r5, r5, r3
Russell King4a9cb362011-02-10 15:25:18 +0000547 b __do_fixup_smp_on_up
Russell Kingf00ec482010-09-04 10:47:48 +0100548ENDPROC(__fixup_smp)
549
Dave Martin4f79a5d2010-11-29 19:43:24 +0100550 .align
Russell Kingf00ec482010-09-04 10:47:48 +01005511: .word .
552 .word __smpalt_begin
553 .word __smpalt_end
554
555 .pushsection .data
Russell King1abd3502017-07-26 12:49:31 +0100556 .align 2
Russell Kingf00ec482010-09-04 10:47:48 +0100557 .globl smp_on_up
558smp_on_up:
559 ALT_SMP(.long 1)
560 ALT_UP(.long 0)
561 .popsection
Russell Kingf00ec482010-09-04 10:47:48 +0100562#endif
563
Russell King4a9cb362011-02-10 15:25:18 +0000564 .text
565__do_fixup_smp_on_up:
566 cmp r4, r5
Russell King6ebbf2c2014-06-30 16:29:12 +0100567 reths lr
Russell King4a9cb362011-02-10 15:25:18 +0000568 ldmia r4!, {r0, r6}
569 ARM( str r6, [r0, r3] )
570 THUMB( add r0, r0, r3 )
571#ifdef __ARMEB__
572 THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
573#endif
574 THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
575 THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
576 THUMB( strh r6, [r0] )
577 b __do_fixup_smp_on_up
578ENDPROC(__do_fixup_smp_on_up)
579
580ENTRY(fixup_smp)
581 stmfd sp!, {r4 - r6, lr}
582 mov r4, r0
583 add r5, r0, r1
584 mov r3, #0
585 bl __do_fixup_smp_on_up
586 ldmfd sp!, {r4 - r6, pc}
587ENDPROC(fixup_smp)
588
Sricharan R830fd4d2013-10-29 07:29:56 +0100589#ifdef __ARMEB__
Sricharan Rf52bb722013-07-29 20:26:22 +0530590#define LOW_OFFSET 0x4
591#define HIGH_OFFSET 0x0
592#else
593#define LOW_OFFSET 0x0
594#define HIGH_OFFSET 0x4
595#endif
596
Russell Kingdc21af92011-01-04 19:09:43 +0000597#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
598
599/* __fixup_pv_table - patch the stub instructions with the delta between
600 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
601 * can be expressed by an immediate shifter operand. The stub instruction
602 * has a form of '(add|sub) rd, rn, #imm'.
603 */
604 __HEAD
605__fixup_pv_table:
606 adr r0, 1f
Sricharan Rf52bb722013-07-29 20:26:22 +0530607 ldmia r0, {r3-r7}
608 mvn ip, #0
609 subs r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
Russell Kingdc21af92011-01-04 19:09:43 +0000610 add r4, r4, r3 @ adjust table start address
611 add r5, r5, r3 @ adjust table end address
Russell Kinge26a9e02014-03-25 19:45:31 +0000612 add r6, r6, r3 @ adjust __pv_phys_pfn_offset address
Sricharan Rf52bb722013-07-29 20:26:22 +0530613 add r7, r7, r3 @ adjust __pv_offset address
Masahiro Yamada7a061922015-01-20 03:49:35 +0100614 mov r0, r8, lsr #PAGE_SHIFT @ convert to PFN
Victor Kamenskye3892e92014-04-22 02:25:36 +0100615 str r0, [r6] @ save computed PHYS_OFFSET to __pv_phys_pfn_offset
Sricharan Rf52bb722013-07-29 20:26:22 +0530616 strcc ip, [r7, #HIGH_OFFSET] @ save to __pv_offset high bits
Russell Kingdc21af92011-01-04 19:09:43 +0000617 mov r6, r3, lsr #24 @ constant for add/sub instructions
618 teq r3, r6, lsl #24 @ must be 16MiB aligned
Nicolas Pitreb511d752011-02-21 06:53:35 +0100619THUMB( it ne @ cross section branch )
Russell Kingdc21af92011-01-04 19:09:43 +0000620 bne __error
Sricharan Rf52bb722013-07-29 20:26:22 +0530621 str r3, [r7, #LOW_OFFSET] @ save to __pv_offset low bits
Russell Kingdc21af92011-01-04 19:09:43 +0000622 b __fixup_a_pv_table
623ENDPROC(__fixup_pv_table)
624
625 .align
6261: .long .
627 .long __pv_table_begin
628 .long __pv_table_end
Russell Kinge26a9e02014-03-25 19:45:31 +00006292: .long __pv_phys_pfn_offset
Sricharan Rf52bb722013-07-29 20:26:22 +0530630 .long __pv_offset
Russell Kingdc21af92011-01-04 19:09:43 +0000631
632 .text
633__fixup_a_pv_table:
Sricharan Rf52bb722013-07-29 20:26:22 +0530634 adr r0, 3f
635 ldr r6, [r0]
636 add r6, r6, r3
637 ldr r0, [r6, #HIGH_OFFSET] @ pv_offset high word
638 ldr r6, [r6, #LOW_OFFSET] @ pv_offset low word
639 mov r6, r6, lsr #24
640 cmn r0, #1
Nicolas Pitreb511d752011-02-21 06:53:35 +0100641#ifdef CONFIG_THUMB2_KERNEL
Sricharan Rf52bb722013-07-29 20:26:22 +0530642 moveq r0, #0x200000 @ set bit 21, mov to mvn instruction
Nicolas Pitredaece592011-08-12 00:14:29 +0100643 lsls r6, #24
644 beq 2f
Nicolas Pitreb511d752011-02-21 06:53:35 +0100645 clz r7, r6
646 lsr r6, #24
647 lsl r6, r7
648 bic r6, #0x0080
649 lsrs r7, #1
650 orrcs r6, #0x0080
651 orr r6, r6, r7, lsl #12
652 orr r6, #0x4000
Nicolas Pitredaece592011-08-12 00:14:29 +0100653 b 2f
6541: add r7, r3
655 ldrh ip, [r7, #2]
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100656ARM_BE8(rev16 ip, ip)
Sricharan Rf52bb722013-07-29 20:26:22 +0530657 tst ip, #0x4000
658 and ip, #0x8f00
659 orrne ip, r6 @ mask in offset bits 31-24
660 orreq ip, r0 @ mask in offset bits 7-0
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100661ARM_BE8(rev16 ip, ip)
Nicolas Pitreb511d752011-02-21 06:53:35 +0100662 strh ip, [r7, #2]
Russell King20989902013-10-28 00:43:41 +0000663 bne 2f
664 ldrh ip, [r7]
665ARM_BE8(rev16 ip, ip)
666 bic ip, #0x20
667 orr ip, ip, r0, lsr #16
668ARM_BE8(rev16 ip, ip)
669 strh ip, [r7]
Nicolas Pitredaece592011-08-12 00:14:29 +01006702: cmp r4, r5
Nicolas Pitreb511d752011-02-21 06:53:35 +0100671 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100672 bcc 1b
Nicolas Pitreb511d752011-02-21 06:53:35 +0100673 bx lr
674#else
Victor Kamenskyd9a790d2013-11-07 08:42:42 +0100675#ifdef CONFIG_CPU_ENDIAN_BE8
676 moveq r0, #0x00004000 @ set bit 22, mov to mvn instruction
677#else
Sricharan Rf52bb722013-07-29 20:26:22 +0530678 moveq r0, #0x400000 @ set bit 22, mov to mvn instruction
Victor Kamenskyd9a790d2013-11-07 08:42:42 +0100679#endif
Nicolas Pitredaece592011-08-12 00:14:29 +0100680 b 2f
6811: ldr ip, [r7, r3]
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100682#ifdef CONFIG_CPU_ENDIAN_BE8
683 @ in BE8, we load data in BE, but instructions still in LE
684 bic ip, ip, #0xff000000
Russell King20989902013-10-28 00:43:41 +0000685 tst ip, #0x000f0000 @ check the rotation field
686 orrne ip, ip, r6, lsl #24 @ mask in offset bits 31-24
687 biceq ip, ip, #0x00004000 @ clear bit 22
Victor Kamenskyd9a790d2013-11-07 08:42:42 +0100688 orreq ip, ip, r0 @ mask in offset bits 7-0
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100689#else
Russell Kingdc21af92011-01-04 19:09:43 +0000690 bic ip, ip, #0x000000ff
Sricharan Rf52bb722013-07-29 20:26:22 +0530691 tst ip, #0xf00 @ check the rotation field
692 orrne ip, ip, r6 @ mask in offset bits 31-24
693 biceq ip, ip, #0x400000 @ clear bit 22
694 orreq ip, ip, r0 @ mask in offset bits 7-0
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100695#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000696 str ip, [r7, r3]
Nicolas Pitredaece592011-08-12 00:14:29 +01006972: cmp r4, r5
Russell Kingdc21af92011-01-04 19:09:43 +0000698 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100699 bcc 1b
Russell King6ebbf2c2014-06-30 16:29:12 +0100700 ret lr
Nicolas Pitreb511d752011-02-21 06:53:35 +0100701#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000702ENDPROC(__fixup_a_pv_table)
703
Sricharan R830fd4d2013-10-29 07:29:56 +0100704 .align
Sricharan Rf52bb722013-07-29 20:26:22 +05307053: .long __pv_offset
706
Russell Kingdc21af92011-01-04 19:09:43 +0000707ENTRY(fixup_pv_table)
708 stmfd sp!, {r4 - r7, lr}
Russell Kingdc21af92011-01-04 19:09:43 +0000709 mov r3, #0 @ no offset
710 mov r4, r0 @ r0 = table start
711 add r5, r0, r1 @ r1 = table size
Russell Kingdc21af92011-01-04 19:09:43 +0000712 bl __fixup_a_pv_table
713 ldmfd sp!, {r4 - r7, pc}
714ENDPROC(fixup_pv_table)
715
Russell Kingdc21af92011-01-04 19:09:43 +0000716 .data
Russell King1abd3502017-07-26 12:49:31 +0100717 .align 2
Russell Kinge26a9e02014-03-25 19:45:31 +0000718 .globl __pv_phys_pfn_offset
719 .type __pv_phys_pfn_offset, %object
720__pv_phys_pfn_offset:
721 .word 0
722 .size __pv_phys_pfn_offset, . -__pv_phys_pfn_offset
Sricharan Rf52bb722013-07-29 20:26:22 +0530723
724 .globl __pv_offset
725 .type __pv_offset, %object
Russell Kingdc21af92011-01-04 19:09:43 +0000726__pv_offset:
Sricharan Rf52bb722013-07-29 20:26:22 +0530727 .quad 0
728 .size __pv_offset, . -__pv_offset
Russell Kingdc21af92011-01-04 19:09:43 +0000729#endif
730
Hyok S. Choi75d90832006-03-27 14:58:25 +0100731#include "head-common.S"