Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 1 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 2 | * at91sam926x_time.c - Periodic Interval Timer (PIT) for at91sam926x |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2005-2006 M. Amine SAYA, ATMEL Rousset, France |
| 5 | * Revision 2005 M. Nicolas Diremdjian, ATMEL Rousset, France |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 6 | * Converted to ClockSource/ClockEvents by David Brownell. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 12 | |
| 13 | #include <linux/clk.h> |
| 14 | #include <linux/clockchips.h> |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 15 | #include <linux/interrupt.h> |
| 16 | #include <linux/irq.h> |
| 17 | #include <linux/kernel.h> |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 18 | #include <linux/of.h> |
| 19 | #include <linux/of_address.h> |
| 20 | #include <linux/of_irq.h> |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 21 | |
Uwe Kleine-König | ac11a1d | 2013-11-14 10:49:19 +0100 | [diff] [blame] | 22 | #include <mach/hardware.h> |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 23 | |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 24 | #define AT91_PIT_MR 0x00 /* Mode Register */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 25 | #define AT91_PIT_PITIEN BIT(25) /* Timer Interrupt Enable */ |
| 26 | #define AT91_PIT_PITEN BIT(24) /* Timer Enabled */ |
| 27 | #define AT91_PIT_PIV GENMASK(19, 0) /* Periodic Interval Value */ |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 28 | |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 29 | #define AT91_PIT_SR 0x04 /* Status Register */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 30 | #define AT91_PIT_PITS BIT(0) /* Timer Status */ |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 31 | |
| 32 | #define AT91_PIT_PIVR 0x08 /* Periodic Interval Value Register */ |
| 33 | #define AT91_PIT_PIIR 0x0c /* Periodic Interval Image Register */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 34 | #define AT91_PIT_PICNT GENMASK(31, 20) /* Interval Counter */ |
| 35 | #define AT91_PIT_CPIV GENMASK(19, 0) /* Inverval Value */ |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 36 | |
| 37 | #define PIT_CPIV(x) ((x) & AT91_PIT_CPIV) |
| 38 | #define PIT_PICNT(x) (((x) & AT91_PIT_PICNT) >> 20) |
| 39 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 40 | static u32 pit_cycle; /* write-once */ |
| 41 | static u32 pit_cnt; /* access only w/system irq blocked */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 42 | static void __iomem *pit_base_addr __read_mostly; |
Boris BREZILLON | 7034be8 | 2013-10-11 13:46:28 +0200 | [diff] [blame] | 43 | static struct clk *mck; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 44 | |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 45 | static inline unsigned int pit_read(unsigned int reg_offset) |
| 46 | { |
| 47 | return __raw_readl(pit_base_addr + reg_offset); |
| 48 | } |
| 49 | |
| 50 | static inline void pit_write(unsigned int reg_offset, unsigned long value) |
| 51 | { |
| 52 | __raw_writel(value, pit_base_addr + reg_offset); |
| 53 | } |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 54 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 55 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 56 | * Clocksource: just a monotonic counter of MCK/16 cycles. |
| 57 | * We don't care whether or not PIT irqs are enabled. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 58 | */ |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 59 | static cycle_t read_pit_clk(struct clocksource *cs) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 60 | { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 61 | unsigned long flags; |
| 62 | u32 elapsed; |
| 63 | u32 t; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 64 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 65 | raw_local_irq_save(flags); |
| 66 | elapsed = pit_cnt; |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 67 | t = pit_read(AT91_PIT_PIIR); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 68 | raw_local_irq_restore(flags); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 69 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 70 | elapsed += PIT_PICNT(t) * pit_cycle; |
| 71 | elapsed += PIT_CPIV(t); |
| 72 | return elapsed; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 73 | } |
| 74 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 75 | static struct clocksource pit_clk = { |
| 76 | .name = "pit", |
| 77 | .rating = 175, |
| 78 | .read = read_pit_clk, |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 79 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
| 80 | }; |
| 81 | |
| 82 | |
| 83 | /* |
| 84 | * Clockevent device: interrupts every 1/HZ (== pit_cycles * MCK/16) |
| 85 | */ |
| 86 | static void |
| 87 | pit_clkevt_mode(enum clock_event_mode mode, struct clock_event_device *dev) |
| 88 | { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 89 | switch (mode) { |
| 90 | case CLOCK_EVT_MODE_PERIODIC: |
Uwe Kleine-König | 501d703 | 2009-09-21 09:30:09 +0200 | [diff] [blame] | 91 | /* update clocksource counter */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 92 | pit_cnt += pit_cycle * PIT_PICNT(pit_read(AT91_PIT_PIVR)); |
| 93 | pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 94 | | AT91_PIT_PITIEN); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 95 | break; |
| 96 | case CLOCK_EVT_MODE_ONESHOT: |
| 97 | BUG(); |
| 98 | /* FALLTHROUGH */ |
| 99 | case CLOCK_EVT_MODE_SHUTDOWN: |
| 100 | case CLOCK_EVT_MODE_UNUSED: |
| 101 | /* disable irq, leaving the clocksource active */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 102 | pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 103 | break; |
| 104 | case CLOCK_EVT_MODE_RESUME: |
| 105 | break; |
| 106 | } |
| 107 | } |
| 108 | |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 109 | static void at91sam926x_pit_suspend(struct clock_event_device *cedev) |
| 110 | { |
| 111 | /* Disable timer */ |
| 112 | pit_write(AT91_PIT_MR, 0); |
| 113 | } |
| 114 | |
| 115 | static void at91sam926x_pit_reset(void) |
| 116 | { |
| 117 | /* Disable timer and irqs */ |
| 118 | pit_write(AT91_PIT_MR, 0); |
| 119 | |
| 120 | /* Clear any pending interrupts, wait for PIT to stop counting */ |
| 121 | while (PIT_CPIV(pit_read(AT91_PIT_PIVR)) != 0) |
| 122 | cpu_relax(); |
| 123 | |
| 124 | /* Start PIT but don't enable IRQ */ |
| 125 | pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN); |
| 126 | } |
| 127 | |
| 128 | static void at91sam926x_pit_resume(struct clock_event_device *cedev) |
| 129 | { |
| 130 | at91sam926x_pit_reset(); |
| 131 | } |
| 132 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 133 | static struct clock_event_device pit_clkevt = { |
| 134 | .name = "pit", |
| 135 | .features = CLOCK_EVT_FEAT_PERIODIC, |
| 136 | .shift = 32, |
| 137 | .rating = 100, |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 138 | .set_mode = pit_clkevt_mode, |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 139 | .suspend = at91sam926x_pit_suspend, |
| 140 | .resume = at91sam926x_pit_resume, |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 141 | }; |
| 142 | |
| 143 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 144 | /* |
| 145 | * IRQ handler for the timer. |
| 146 | */ |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 147 | static irqreturn_t at91sam926x_pit_interrupt(int irq, void *dev_id) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 148 | { |
Uwe Kleine-König | 501d703 | 2009-09-21 09:30:09 +0200 | [diff] [blame] | 149 | /* |
| 150 | * irqs should be disabled here, but as the irq is shared they are only |
| 151 | * guaranteed to be off if the timer irq is registered first. |
| 152 | */ |
| 153 | WARN_ON_ONCE(!irqs_disabled()); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 154 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 155 | /* The PIT interrupt may be disabled, and is shared */ |
| 156 | if ((pit_clkevt.mode == CLOCK_EVT_MODE_PERIODIC) |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 157 | && (pit_read(AT91_PIT_SR) & AT91_PIT_PITS)) { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 158 | unsigned nr_ticks; |
| 159 | |
| 160 | /* Get number of ticks performed before irq, and ack it */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 161 | nr_ticks = PIT_PICNT(pit_read(AT91_PIT_PIVR)); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 162 | do { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 163 | pit_cnt += pit_cycle; |
| 164 | pit_clkevt.event_handler(&pit_clkevt); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 165 | nr_ticks--; |
| 166 | } while (nr_ticks); |
| 167 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 168 | return IRQ_HANDLED; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 169 | } |
| 170 | |
| 171 | return IRQ_NONE; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 172 | } |
| 173 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 174 | static struct irqaction at91sam926x_pit_irq = { |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 175 | .name = "at91_tick", |
Michael Opdenacker | 9ceb389 | 2013-09-04 06:54:39 +0200 | [diff] [blame] | 176 | .flags = IRQF_SHARED | IRQF_TIMER | IRQF_IRQPOLL, |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 177 | .handler = at91sam926x_pit_interrupt, |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 178 | }; |
| 179 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 180 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 181 | * Set up both clocksource and clockevent support. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 182 | */ |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 183 | static void __init at91sam926x_pit_common_init(void) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 184 | { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 185 | unsigned long pit_rate; |
| 186 | unsigned bits; |
Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 187 | int ret; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 188 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 189 | /* |
| 190 | * Use our actual MCK to figure out how many MCK/16 ticks per |
| 191 | * 1/HZ period (instead of a compile-time constant LATCH). |
| 192 | */ |
Boris BREZILLON | 7034be8 | 2013-10-11 13:46:28 +0200 | [diff] [blame] | 193 | pit_rate = clk_get_rate(mck) / 16; |
Maxime Ripard | 2d7fdbe | 2014-07-01 11:33:16 +0200 | [diff] [blame] | 194 | pit_cycle = DIV_ROUND_CLOSEST(pit_rate, HZ); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 195 | WARN_ON(((pit_cycle - 1) & ~AT91_PIT_PIV) != 0); |
| 196 | |
| 197 | /* Initialize and enable the timer */ |
| 198 | at91sam926x_pit_reset(); |
| 199 | |
| 200 | /* |
| 201 | * Register clocksource. The high order bits of PIV are unused, |
| 202 | * so this isn't a 32-bit counter unless we get clockevent irqs. |
| 203 | */ |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 204 | bits = 12 /* PICNT */ + ilog2(pit_cycle) /* PIV */; |
| 205 | pit_clk.mask = CLOCKSOURCE_MASK(bits); |
Russell King | 132b163 | 2010-12-13 13:14:55 +0000 | [diff] [blame] | 206 | clocksource_register_hz(&pit_clk, pit_rate); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 207 | |
| 208 | /* Set up irq handler */ |
Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 209 | ret = setup_irq(at91sam926x_pit_irq.irq, &at91sam926x_pit_irq); |
| 210 | if (ret) |
Maxime Ripard | a981b29 | 2014-07-01 11:33:20 +0200 | [diff] [blame^] | 211 | panic("AT91: PIT: Unable to setup IRQ\n"); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 212 | |
| 213 | /* Set up and register clockevents */ |
| 214 | pit_clkevt.mult = div_sc(pit_rate, NSEC_PER_SEC, pit_clkevt.shift); |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 215 | pit_clkevt.cpumask = cpumask_of(0); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 216 | clockevents_register_device(&pit_clkevt); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 217 | } |
| 218 | |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 219 | static void __init at91sam926x_pit_dt_init(struct device_node *node) |
| 220 | { |
| 221 | unsigned int irq; |
| 222 | |
| 223 | pit_base_addr = of_iomap(node, 0); |
| 224 | if (!pit_base_addr) |
Maxime Ripard | a981b29 | 2014-07-01 11:33:20 +0200 | [diff] [blame^] | 225 | panic("AT91: PIT: Could not map PIT address\n"); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 226 | |
| 227 | mck = of_clk_get(node, 0); |
| 228 | if (IS_ERR(mck)) |
| 229 | /* Fallback on clkdev for !CCF-based boards */ |
| 230 | mck = clk_get(NULL, "mck"); |
| 231 | |
| 232 | if (IS_ERR(mck)) |
| 233 | panic("AT91: PIT: Unable to get mck clk\n"); |
| 234 | |
| 235 | /* Get the interrupts property */ |
| 236 | irq = irq_of_parse_and_map(node, 0); |
Maxime Ripard | a981b29 | 2014-07-01 11:33:20 +0200 | [diff] [blame^] | 237 | if (!irq) |
| 238 | panic("AT91: PIT: Unable to get IRQ from DT\n"); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 239 | |
| 240 | at91sam926x_pit_irq.irq = irq; |
| 241 | |
| 242 | at91sam926x_pit_common_init(); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 243 | } |
| 244 | CLOCKSOURCE_OF_DECLARE(at91sam926x_pit, "atmel,at91sam9260-pit", |
| 245 | at91sam926x_pit_dt_init); |
| 246 | |
| 247 | void __init at91sam926x_pit_init(void) |
| 248 | { |
| 249 | mck = clk_get(NULL, "mck"); |
| 250 | if (IS_ERR(mck)) |
| 251 | panic("AT91: PIT: Unable to get mck clk\n"); |
| 252 | |
| 253 | at91sam926x_pit_irq.irq = NR_IRQS_LEGACY + AT91_ID_SYS; |
| 254 | |
| 255 | at91sam926x_pit_common_init(); |
| 256 | } |
| 257 | |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 258 | void __init at91sam926x_ioremap_pit(u32 addr) |
| 259 | { |
Maxime Ripard | a7d84d7 | 2014-07-01 11:33:17 +0200 | [diff] [blame] | 260 | if (of_have_populated_dt()) |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 261 | return; |
Maxime Ripard | a7d84d7 | 2014-07-01 11:33:17 +0200 | [diff] [blame] | 262 | |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 263 | pit_base_addr = ioremap(addr, 16); |
| 264 | |
| 265 | if (!pit_base_addr) |
| 266 | panic("Impossible to ioremap PIT\n"); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 267 | } |