blob: f5120ca086711820e9174f039ea122d09ec33117 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040010#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/stddef.h>
13#include <linux/ioport.h>
14#include <linux/delay.h>
15#include <linux/utsname.h>
16#include <linux/initrd.h>
17#include <linux/console.h>
18#include <linux/bootmem.h>
19#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070020#include <linux/screen_info.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000021#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010023#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060024#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/cpu.h>
26#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000027#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000028#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010029#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010030#include <linux/bug.h>
31#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040032#include <linux/sort.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Catalin Marinasb86040a2009-07-24 12:32:54 +010034#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010035#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010037#include <asm/cputype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000040#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000041#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010043#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/mach-types.h>
45#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010046#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48
Grant Likely93c02ab2011-04-28 14:27:21 -060049#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/mach/arch.h>
51#include <asm/mach/irq.h>
52#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010053#include <asm/system_info.h>
54#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060055#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010056#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080057#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000058#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010060#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
64char fpe_type[8];
65
66static int __init fpe_setup(char *line)
67{
68 memcpy(fpe_type, line, 8);
69 return 1;
70}
71
72__setup("fpe=", fpe_setup);
73#endif
74
Russell Kingca8f0b02014-05-27 20:34:28 +010075extern void init_default_cache_policy(unsigned long);
Russell Kingff69a4c2013-07-26 14:55:59 +010076extern void paging_init(const struct machine_desc *desc);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040077extern void early_paging_init(const struct machine_desc *,
78 struct proc_info_list *);
Russell King0371d3f2011-07-05 19:58:29 +010079extern void sanity_check_meminfo(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070080extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010081extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010084EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000085unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000087unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010088EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010090unsigned int __atags_pointer __initdata;
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092unsigned int system_rev;
93EXPORT_SYMBOL(system_rev);
94
95unsigned int system_serial_low;
96EXPORT_SYMBOL(system_serial_low);
97
98unsigned int system_serial_high;
99EXPORT_SYMBOL(system_serial_high);
100
Russell King0385ebc2010-12-04 17:45:55 +0000101unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102EXPORT_SYMBOL(elf_hwcap);
103
Ard Biesheuvelb342ea42014-02-19 22:28:40 +0100104unsigned int elf_hwcap2 __read_mostly;
105EXPORT_SYMBOL(elf_hwcap2);
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108#ifdef MULTI_CPU
Russell King0385ebc2010-12-04 17:45:55 +0000109struct processor processor __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110#endif
111#ifdef MULTI_TLB
Russell King0385ebc2010-12-04 17:45:55 +0000112struct cpu_tlb_fns cpu_tlb __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113#endif
114#ifdef MULTI_USER
Russell King0385ebc2010-12-04 17:45:55 +0000115struct cpu_user_fns cpu_user __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#endif
117#ifdef MULTI_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000118struct cpu_cache_fns cpu_cache __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100120#ifdef CONFIG_OUTER_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000121struct outer_cache_fns outer_cache __read_mostly;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100122EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100123#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Dave Martin2ecccf92011-08-19 17:58:35 +0100125/*
126 * Cached cpu_architecture() result for use by assembler code.
127 * C code should use the cpu_architecture() function instead of accessing this
128 * variable directly.
129 */
130int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
131
Russell Kingccea7a12005-05-31 22:22:32 +0100132struct stack {
133 u32 irq[3];
134 u32 abt[3];
135 u32 und[3];
136} ____cacheline_aligned;
137
Catalin Marinas55bdd692010-05-21 18:06:41 +0100138#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100139static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100140#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142char elf_platform[ELF_PLATFORM_SIZE];
143EXPORT_SYMBOL(elf_platform);
144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145static const char *cpu_name;
146static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100147static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100148const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
151#define ENDIANNESS ((char)endian_test.l)
152
153DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
154
155/*
156 * Standard memory resources
157 */
158static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700159 {
160 .name = "Video RAM",
161 .start = 0,
162 .end = 0,
163 .flags = IORESOURCE_MEM
164 },
165 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100166 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700167 .start = 0,
168 .end = 0,
169 .flags = IORESOURCE_MEM
170 },
171 {
172 .name = "Kernel data",
173 .start = 0,
174 .end = 0,
175 .flags = IORESOURCE_MEM
176 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177};
178
179#define video_ram mem_res[0]
180#define kernel_code mem_res[1]
181#define kernel_data mem_res[2]
182
183static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700184 {
185 .name = "reserved",
186 .start = 0x3bc,
187 .end = 0x3be,
188 .flags = IORESOURCE_IO | IORESOURCE_BUSY
189 },
190 {
191 .name = "reserved",
192 .start = 0x378,
193 .end = 0x37f,
194 .flags = IORESOURCE_IO | IORESOURCE_BUSY
195 },
196 {
197 .name = "reserved",
198 .start = 0x278,
199 .end = 0x27f,
200 .flags = IORESOURCE_IO | IORESOURCE_BUSY
201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202};
203
204#define lp0 io_res[0]
205#define lp1 io_res[1]
206#define lp2 io_res[2]
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208static const char *proc_arch[] = {
209 "undefined/unknown",
210 "3",
211 "4",
212 "4T",
213 "5",
214 "5T",
215 "5TE",
216 "5TEJ",
217 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000218 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100219 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 "?(12)",
221 "?(13)",
222 "?(14)",
223 "?(15)",
224 "?(16)",
225 "?(17)",
226};
227
Catalin Marinas55bdd692010-05-21 18:06:41 +0100228#ifdef CONFIG_CPU_V7M
229static int __get_cpu_architecture(void)
230{
231 return CPU_ARCH_ARMv7M;
232}
233#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100234static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235{
236 int cpu_arch;
237
Russell King0ba8b9b2008-08-10 18:08:10 +0100238 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100240 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
241 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
242 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
243 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 if (cpu_arch)
245 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100246 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100247 unsigned int mmfr0;
248
249 /* Revised CPUID format. Read the Memory Model Feature
250 * Register 0 and check for VMSAv7 or PMSAv7 */
251 asm("mrc p15, 0, %0, c0, c1, 4"
252 : "=r" (mmfr0));
Catalin Marinas315cfe72011-02-15 18:06:57 +0100253 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
254 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100255 cpu_arch = CPU_ARCH_ARMv7;
256 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
257 (mmfr0 & 0x000000f0) == 0x00000020)
258 cpu_arch = CPU_ARCH_ARMv6;
259 else
260 cpu_arch = CPU_ARCH_UNKNOWN;
261 } else
262 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264 return cpu_arch;
265}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100266#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Dave Martin2ecccf92011-08-19 17:58:35 +0100268int __pure cpu_architecture(void)
269{
270 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
271
272 return __cpu_architecture;
273}
274
Will Deacon8925ec42010-09-13 16:18:30 +0100275static int cpu_has_aliasing_icache(unsigned int arch)
276{
277 int aliasing_icache;
278 unsigned int id_reg, num_sets, line_size;
279
Will Deacon7f94e9c2011-08-23 22:22:11 +0100280 /* PIPT caches never alias. */
281 if (icache_is_pipt())
282 return 0;
283
Will Deacon8925ec42010-09-13 16:18:30 +0100284 /* arch specifies the register format */
285 switch (arch) {
286 case CPU_ARCH_ARMv7:
Linus Walleij5fb31a92010-10-06 11:07:28 +0100287 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
288 : /* No output operands */
Will Deacon8925ec42010-09-13 16:18:30 +0100289 : "r" (1));
Linus Walleij5fb31a92010-10-06 11:07:28 +0100290 isb();
291 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
292 : "=r" (id_reg));
Will Deacon8925ec42010-09-13 16:18:30 +0100293 line_size = 4 << ((id_reg & 0x7) + 2);
294 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
295 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
296 break;
297 case CPU_ARCH_ARMv6:
298 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
299 break;
300 default:
301 /* I-cache aliases will be handled by D-cache aliasing code */
302 aliasing_icache = 0;
303 }
304
305 return aliasing_icache;
306}
307
Russell Kingc0e95872008-09-25 15:35:28 +0100308static void __init cacheid_init(void)
309{
Russell Kingc0e95872008-09-25 15:35:28 +0100310 unsigned int arch = cpu_architecture();
311
Catalin Marinas55bdd692010-05-21 18:06:41 +0100312 if (arch == CPU_ARCH_ARMv7M) {
313 cacheid = 0;
314 } else if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100315 unsigned int cachetype = read_cpuid_cachetype();
Catalin Marinasb57ee992009-03-03 11:44:12 +0100316 if ((cachetype & (7 << 29)) == 4 << 29) {
317 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100318 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100319 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100320 switch (cachetype & (3 << 14)) {
321 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100322 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100323 break;
324 case (3 << 14):
325 cacheid |= CACHEID_PIPT;
326 break;
327 }
Will Deacon8925ec42010-09-13 16:18:30 +0100328 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100329 arch = CPU_ARCH_ARMv6;
330 if (cachetype & (1 << 23))
331 cacheid = CACHEID_VIPT_ALIASING;
332 else
333 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100334 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100335 if (cpu_has_aliasing_icache(arch))
336 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100337 } else {
338 cacheid = CACHEID_VIVT;
339 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100340
Olof Johansson1b0f6682013-12-05 18:29:35 +0100341 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100342 cache_is_vivt() ? "VIVT" :
343 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100344 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100345 cache_is_vivt() ? "VIVT" :
346 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100347 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100348 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100349 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100350}
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352/*
353 * These functions re-use the assembly code in head.S, which
354 * already provide the required functionality.
355 */
Russell King0f44ba12006-02-24 21:04:56 +0000356extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000357
Grant Likely93c02ab2011-04-28 14:27:21 -0600358void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000359{
360 extern void printascii(const char *);
361 char buf[256];
362 va_list ap;
363
364 va_start(ap, str);
365 vsnprintf(buf, sizeof(buf), str, ap);
366 va_end(ap);
367
368#ifdef CONFIG_DEBUG_LL
369 printascii(buf);
370#endif
371 printk("%s", buf);
372}
373
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100374static void __init cpuid_init_hwcaps(void)
375{
Will Deacona469abd2013-04-08 17:13:12 +0100376 unsigned int divide_instrs, vmsa;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100377
378 if (cpu_architecture() < CPU_ARCH_ARMv7)
379 return;
380
381 divide_instrs = (read_cpuid_ext(CPUID_EXT_ISAR0) & 0x0f000000) >> 24;
382
383 switch (divide_instrs) {
384 case 2:
385 elf_hwcap |= HWCAP_IDIVA;
386 case 1:
387 elf_hwcap |= HWCAP_IDIVT;
388 }
Will Deacona469abd2013-04-08 17:13:12 +0100389
390 /* LPAE implies atomic ldrd/strd instructions */
391 vmsa = (read_cpuid_ext(CPUID_EXT_MMFR0) & 0xf) >> 0;
392 if (vmsa >= 5)
393 elf_hwcap |= HWCAP_LPAE;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100394}
395
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100396static void __init feat_v6_fixup(void)
397{
398 int id = read_cpuid_id();
399
400 if ((id & 0xff0f0000) != 0x41070000)
401 return;
402
403 /*
404 * HWCAP_TLS is available only on 1136 r1p0 and later,
405 * see also kuser_get_tls_init.
406 */
407 if ((((id >> 4) & 0xfff) == 0xb36) && (((id >> 20) & 3) == 0))
408 elf_hwcap &= ~HWCAP_TLS;
409}
410
Russell Kingb69874e2011-06-21 18:57:31 +0100411/*
412 * cpu_init - initialise one CPU.
413 *
414 * cpu_init sets up the per-CPU stacks.
415 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100416void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100417{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100418#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100419 unsigned int cpu = smp_processor_id();
420 struct stack *stk = &stacks[cpu];
421
422 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100423 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100424 BUG();
425 }
426
Rob Herring14318efb2012-11-29 20:39:54 +0100427 /*
428 * This only works on resume and secondary cores. For booting on the
429 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
430 */
431 set_my_cpu_offset(per_cpu_offset(cpu));
432
Russell Kingb69874e2011-06-21 18:57:31 +0100433 cpu_proc_init();
434
435 /*
436 * Define the placement constraint for the inline asm directive below.
437 * In Thumb-2, msr with an immediate value is not allowed.
438 */
439#ifdef CONFIG_THUMB2_KERNEL
440#define PLC "r"
441#else
442#define PLC "I"
443#endif
444
445 /*
446 * setup stacks for re-entrant exception handlers
447 */
448 __asm__ (
449 "msr cpsr_c, %1\n\t"
450 "add r14, %0, %2\n\t"
451 "mov sp, r14\n\t"
452 "msr cpsr_c, %3\n\t"
453 "add r14, %0, %4\n\t"
454 "mov sp, r14\n\t"
455 "msr cpsr_c, %5\n\t"
456 "add r14, %0, %6\n\t"
457 "mov sp, r14\n\t"
458 "msr cpsr_c, %7"
459 :
460 : "r" (stk),
461 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
462 "I" (offsetof(struct stack, irq[0])),
463 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
464 "I" (offsetof(struct stack, abt[0])),
465 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
466 "I" (offsetof(struct stack, und[0])),
467 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
468 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100469#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100470}
471
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100472u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100473
474void __init smp_setup_processor_id(void)
475{
476 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000477 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
478 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100479
480 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000481 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100482 cpu_logical_map(i) = i == cpu ? 0 : i;
483
Ming Lei9394c1c2013-03-11 13:52:12 +0100484 /*
485 * clear __my_cpu_offset on boot CPU to avoid hang caused by
486 * using percpu variable early, for example, lockdep will
487 * access percpu variable inside lock_release
488 */
489 set_my_cpu_offset(0);
490
Olof Johansson1b0f6682013-12-05 18:29:35 +0100491 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100492}
493
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100494struct mpidr_hash mpidr_hash;
495#ifdef CONFIG_SMP
496/**
497 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
498 * level in order to build a linear index from an
499 * MPIDR value. Resulting algorithm is a collision
500 * free hash carried out through shifting and ORing
501 */
502static void __init smp_build_mpidr_hash(void)
503{
504 u32 i, affinity;
505 u32 fs[3], bits[3], ls, mask = 0;
506 /*
507 * Pre-scan the list of MPIDRS and filter out bits that do
508 * not contribute to affinity levels, ie they never toggle.
509 */
510 for_each_possible_cpu(i)
511 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
512 pr_debug("mask of set bits 0x%x\n", mask);
513 /*
514 * Find and stash the last and first bit set at all affinity levels to
515 * check how many bits are required to represent them.
516 */
517 for (i = 0; i < 3; i++) {
518 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
519 /*
520 * Find the MSB bit and LSB bits position
521 * to determine how many bits are required
522 * to express the affinity level.
523 */
524 ls = fls(affinity);
525 fs[i] = affinity ? ffs(affinity) - 1 : 0;
526 bits[i] = ls - fs[i];
527 }
528 /*
529 * An index can be created from the MPIDR by isolating the
530 * significant bits at each affinity level and by shifting
531 * them in order to compress the 24 bits values space to a
532 * compressed set of values. This is equivalent to hashing
533 * the MPIDR through shifting and ORing. It is a collision free
534 * hash though not minimal since some levels might contain a number
535 * of CPUs that is not an exact power of 2 and their bit
536 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
537 */
538 mpidr_hash.shift_aff[0] = fs[0];
539 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
540 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
541 (bits[1] + bits[0]);
542 mpidr_hash.mask = mask;
543 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
544 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
545 mpidr_hash.shift_aff[0],
546 mpidr_hash.shift_aff[1],
547 mpidr_hash.shift_aff[2],
548 mpidr_hash.mask,
549 mpidr_hash.bits);
550 /*
551 * 4x is an arbitrary value used to warn on a hash table much bigger
552 * than expected on most systems.
553 */
554 if (mpidr_hash_size() > 4 * num_possible_cpus())
555 pr_warn("Large number of MPIDR hash buckets detected\n");
556 sync_cache_w(&mpidr_hash);
557}
558#endif
559
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560static void __init setup_processor(void)
561{
562 struct proc_info_list *list;
563
564 /*
565 * locate processor in the list of supported processor
566 * types. The linker builds this table for us from the
567 * entries in arch/arm/mm/proc-*.S
568 */
Russell King0ba8b9b2008-08-10 18:08:10 +0100569 list = lookup_processor_type(read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 if (!list) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100571 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
572 read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 while (1);
574 }
575
576 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100577 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
579#ifdef MULTI_CPU
580 processor = *list->proc;
581#endif
582#ifdef MULTI_TLB
583 cpu_tlb = *list->tlb;
584#endif
585#ifdef MULTI_USER
586 cpu_user = *list->user;
587#endif
588#ifdef MULTI_CACHE
589 cpu_cache = *list->cache;
590#endif
591
Olof Johansson1b0f6682013-12-05 18:29:35 +0100592 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
593 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
Russell King4585eaf2014-04-13 18:47:34 +0100594 proc_arch[cpu_architecture()], get_cr());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Will Deacona34dbfb2011-11-11 11:35:58 +0100596 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
597 list->arch_name, ENDIANNESS);
598 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
599 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100601
602 cpuid_init_hwcaps();
603
Catalin Marinasadeff422006-04-10 21:32:35 +0100604#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100605 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100606#endif
Russell Kingca8f0b02014-05-27 20:34:28 +0100607#ifdef CONFIG_MMU
608 init_default_cache_policy(list->__cpu_mm_mmu_flags);
609#endif
Rob Herring92871b92013-10-09 17:26:44 +0100610 erratum_a15_798181_init();
611
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100612 feat_v6_fixup();
613
Russell Kingc0e95872008-09-25 15:35:28 +0100614 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100615 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100616}
617
Grant Likely93c02ab2011-04-28 14:27:21 -0600618void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619{
Russell Kingff69a4c2013-07-26 14:55:59 +0100620 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
Grant Likely62913192011-04-28 14:27:21 -0600622 early_print("Available machine support:\n\nID (hex)\tNAME\n");
623 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100624 early_print("%08x\t%s\n", p->nr, p->name);
625
626 early_print("\nPlease check your kernel config and/or bootloader.\n");
627
628 while (true)
629 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630}
631
Magnus Damm6a5014a2013-10-22 17:53:16 +0100632int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100633{
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400634 struct membank *bank = &meminfo.bank[meminfo.nr_banks];
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100635 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400636
637 if (meminfo.nr_banks >= NR_BANKS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100638 pr_crit("NR_BANKS too low, ignoring memory at 0x%08llx\n",
639 (long long)start);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400640 return -EINVAL;
641 }
Russell King05f96ef2006-11-30 20:44:49 +0000642
Russell King3a669412005-06-22 21:43:10 +0100643 /*
644 * Ensure that start/size are aligned to a page boundary.
645 * Size is appropriately rounded down, start is rounded up.
646 */
647 size -= start & ~PAGE_MASK;
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100648 aligned_start = PAGE_ALIGN(start);
Will Deacone5ab8582012-04-12 17:15:08 +0100649
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100650#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
651 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100652 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
653 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100654 return -EINVAL;
655 }
656
657 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100658 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
659 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100660 /*
661 * To ensure bank->start + bank->size is representable in
662 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
663 * This means we lose a page after masking.
664 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100665 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100666 }
667#endif
668
Russell King571b1432014-01-11 11:22:18 +0000669 if (aligned_start < PHYS_OFFSET) {
670 if (aligned_start + size <= PHYS_OFFSET) {
671 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
672 aligned_start, aligned_start + size);
673 return -EINVAL;
674 }
675
676 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
677 aligned_start, (u64)PHYS_OFFSET);
678
679 size -= PHYS_OFFSET - aligned_start;
680 aligned_start = PHYS_OFFSET;
681 }
682
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100683 bank->start = aligned_start;
Peter Maydella5d5f7d2012-07-12 23:57:35 +0100684 bank->size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400685
686 /*
687 * Check whether this memory region has non-zero size or
688 * invalid node number.
689 */
Russell Kingbe370302010-05-07 17:40:33 +0100690 if (bank->size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400691 return -EINVAL;
692
693 meminfo.nr_banks++;
694 return 0;
Russell King3a669412005-06-22 21:43:10 +0100695}
696
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697/*
698 * Pick out the memory size. We look for mem=size@start,
699 * where start and size are "size[KkMm]"
700 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100701static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702{
703 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100704 u64 size;
705 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100706 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
708 /*
709 * If the user specifies memory size, we
710 * blow away any automatically generated
711 * size.
712 */
713 if (usermem == 0) {
714 usermem = 1;
715 meminfo.nr_banks = 0;
716 }
717
718 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100719 size = memparse(p, &endp);
720 if (*endp == '@')
721 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Andrew Morton1c97b732006-04-20 21:41:18 +0100723 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100724
725 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100727early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728
Russell Kingff69a4c2013-07-26 14:55:59 +0100729static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
Dima Zavin11b93692011-01-14 23:05:14 +0100731 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Russell King37efe642008-12-01 11:53:07 +0000734 kernel_code.start = virt_to_phys(_text);
735 kernel_code.end = virt_to_phys(_etext - 1);
Russell King842eab42010-10-01 14:12:22 +0100736 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000737 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Dima Zavin11b93692011-01-14 23:05:14 +0100739 for_each_memblock(memory, region) {
Santosh Shilimkarca474402014-02-06 19:50:35 +0100740 res = memblock_virt_alloc(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 res->name = "System RAM";
Dima Zavin11b93692011-01-14 23:05:14 +0100742 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
743 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
745
746 request_resource(&iomem_resource, res);
747
748 if (kernel_code.start >= res->start &&
749 kernel_code.end <= res->end)
750 request_resource(res, &kernel_code);
751 if (kernel_data.start >= res->start &&
752 kernel_data.end <= res->end)
753 request_resource(res, &kernel_data);
754 }
755
756 if (mdesc->video_start) {
757 video_ram.start = mdesc->video_start;
758 video_ram.end = mdesc->video_end;
759 request_resource(&iomem_resource, &video_ram);
760 }
761
762 /*
763 * Some machines don't have the possibility of ever
764 * possessing lp0, lp1 or lp2
765 */
766 if (mdesc->reserve_lp0)
767 request_resource(&ioport_resource, &lp0);
768 if (mdesc->reserve_lp1)
769 request_resource(&ioport_resource, &lp1);
770 if (mdesc->reserve_lp2)
771 request_resource(&ioport_resource, &lp2);
772}
773
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
775struct screen_info screen_info = {
776 .orig_video_lines = 30,
777 .orig_video_cols = 80,
778 .orig_video_mode = 0,
779 .orig_video_ega_bx = 0,
780 .orig_video_isVGA = 1,
781 .orig_video_points = 8
782};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783#endif
784
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785static int __init customize_machine(void)
786{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000787 /*
788 * customizes platform devices, or adds new ones
789 * On DT based machines, we fall back to populating the
790 * machine from the device tree, if no callback is provided,
791 * otherwise we would always need an init_machine callback.
792 */
Russell King8ff14432010-12-20 10:18:36 +0000793 if (machine_desc->init_machine)
794 machine_desc->init_machine();
Arnd Bergmann883a1062013-01-31 17:51:18 +0000795#ifdef CONFIG_OF
796 else
797 of_platform_populate(NULL, of_default_bus_match_table,
798 NULL, NULL);
799#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 return 0;
801}
802arch_initcall(customize_machine);
803
Shawn Guo90de4132012-04-25 22:24:44 +0800804static int __init init_machine_late(void)
805{
806 if (machine_desc->init_late)
807 machine_desc->init_late();
808 return 0;
809}
810late_initcall(init_machine_late);
811
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100812#ifdef CONFIG_KEXEC
813static inline unsigned long long get_total_mem(void)
814{
815 unsigned long total;
816
817 total = max_low_pfn - min_low_pfn;
818 return total << PAGE_SHIFT;
819}
820
821/**
822 * reserve_crashkernel() - reserves memory are for crash kernel
823 *
824 * This function reserves memory area given in "crashkernel=" kernel command
825 * line parameter. The memory reserved is used by a dump capture kernel when
826 * primary kernel is crashing.
827 */
828static void __init reserve_crashkernel(void)
829{
830 unsigned long long crash_size, crash_base;
831 unsigned long long total_mem;
832 int ret;
833
834 total_mem = get_total_mem();
835 ret = parse_crashkernel(boot_command_line, total_mem,
836 &crash_size, &crash_base);
837 if (ret)
838 return;
839
Santosh Shilimkar84f452b2013-06-30 00:28:46 -0400840 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100841 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100842 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
843 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100844 return;
845 }
846
Olof Johansson1b0f6682013-12-05 18:29:35 +0100847 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
848 (unsigned long)(crash_size >> 20),
849 (unsigned long)(crash_base >> 20),
850 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100851
852 crashk_res.start = crash_base;
853 crashk_res.end = crash_base + crash_size - 1;
854 insert_resource(&iomem_resource, &crashk_res);
855}
856#else
857static inline void reserve_crashkernel(void) {}
858#endif /* CONFIG_KEXEC */
859
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -0400860static int __init meminfo_cmp(const void *_a, const void *_b)
861{
862 const struct membank *a = _a, *b = _b;
863 long cmp = bank_pfn_start(a) - bank_pfn_start(b);
864 return cmp < 0 ? -1 : cmp > 0 ? 1 : 0;
865}
Grant Likely62913192011-04-28 14:27:21 -0600866
Dave Martin4588c342012-02-17 16:54:28 +0000867void __init hyp_mode_check(void)
868{
869#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +0100870 sync_boot_mode();
871
Dave Martin4588c342012-02-17 16:54:28 +0000872 if (is_hyp_mode_available()) {
873 pr_info("CPU: All CPU(s) started in HYP mode.\n");
874 pr_info("CPU: Virtualization extensions available.\n");
875 } else if (is_hyp_mode_mismatched()) {
876 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
877 __boot_cpu_mode & MODE_MASK);
878 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
879 } else
880 pr_info("CPU: All CPU(s) started in SVC mode.\n");
881#endif
882}
883
Grant Likely62913192011-04-28 14:27:21 -0600884void __init setup_arch(char **cmdline_p)
885{
Russell Kingff69a4c2013-07-26 14:55:59 +0100886 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -0600887
Grant Likely62913192011-04-28 14:27:21 -0600888 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -0600889 mdesc = setup_machine_fdt(__atags_pointer);
890 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +0100891 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Grant Likely62913192011-04-28 14:27:21 -0600892 machine_desc = mdesc;
893 machine_name = mdesc->name;
894
Robin Holt16d6d5b2013-07-08 16:01:39 -0700895 if (mdesc->reboot_mode != REBOOT_HARD)
896 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -0600897
Russell King37efe642008-12-01 11:53:07 +0000898 init_mm.start_code = (unsigned long) _text;
899 init_mm.end_code = (unsigned long) _etext;
900 init_mm.end_data = (unsigned long) _edata;
901 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100903 /* populate cmd_line too for later use, preserving boot_command_line */
904 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
905 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100906
907 parse_early_param();
908
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -0400909 sort(&meminfo.bank, meminfo.nr_banks, sizeof(meminfo.bank[0]), meminfo_cmp, NULL);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -0400910
911 early_paging_init(mdesc, lookup_processor_type(read_cpuid_id()));
Santosh Shilimkar7c927322013-12-02 20:29:59 +0100912 setup_dma_zone(mdesc);
Russell King0371d3f2011-07-05 19:58:29 +0100913 sanity_check_meminfo();
Russell King8d717a52010-05-22 19:47:18 +0100914 arm_memblock_init(&meminfo, mdesc);
Russell King2778f622010-07-09 16:27:52 +0100915
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400916 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +0100917 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Russell Kinga5287212011-11-04 15:05:24 +0000919 if (mdesc->restart)
920 arm_pm_restart = mdesc->restart;
921
Grant Likely93c02ab2011-04-28 14:27:21 -0600922 unflatten_device_tree();
923
Lorenzo Pieralisi55871642011-12-14 16:01:24 +0000924 arm_dt_init_cpu_maps();
Stefano Stabellini05774082013-05-21 14:24:11 +0000925 psci_init();
Russell King7bbb7942006-02-16 11:08:09 +0000926#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100927 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +0000928 if (!mdesc->smp_init || !mdesc->smp_init()) {
929 if (psci_smp_available())
930 smp_set_ops(&psci_smp_ops);
931 else if (mdesc->smp)
932 smp_set_ops(mdesc->smp);
933 }
Russell Kingf00ec482010-09-04 10:47:48 +0100934 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100935 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100936 }
Russell King7bbb7942006-02-16 11:08:09 +0000937#endif
Dave Martin4588c342012-02-17 16:54:28 +0000938
939 if (!is_smp())
940 hyp_mode_check();
941
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100942 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +0000943
eric miao52108642010-12-13 09:42:34 +0100944#ifdef CONFIG_MULTI_IRQ_HANDLER
945 handle_arch_irq = mdesc->handle_irq;
946#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
948#ifdef CONFIG_VT
949#if defined(CONFIG_VGA_CONSOLE)
950 conswitchp = &vga_con;
951#elif defined(CONFIG_DUMMY_CONSOLE)
952 conswitchp = &dummy_con;
953#endif
954#endif
Russell Kingdec12e62010-12-16 13:49:34 +0000955
956 if (mdesc->init_early)
957 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958}
959
960
961static int __init topology_init(void)
962{
963 int cpu;
964
Russell King66fb8bd2007-03-13 09:54:21 +0000965 for_each_possible_cpu(cpu) {
966 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
967 cpuinfo->cpu.hotpluggable = 1;
968 register_cpu(&cpuinfo->cpu, cpu);
969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970
971 return 0;
972}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973subsys_initcall(topology_init);
974
Russell Kinge119bff2010-01-10 17:23:29 +0000975#ifdef CONFIG_HAVE_PROC_CPU
976static int __init proc_cpu_init(void)
977{
978 struct proc_dir_entry *res;
979
980 res = proc_mkdir("cpu", NULL);
981 if (!res)
982 return -ENOMEM;
983 return 0;
984}
985fs_initcall(proc_cpu_init);
986#endif
987
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988static const char *hwcap_str[] = {
989 "swp",
990 "half",
991 "thumb",
992 "26bit",
993 "fastmult",
994 "fpa",
995 "vfp",
996 "edsp",
997 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +0100998 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +0100999 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +00001000 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +00001001 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +01001002 "vfpv3",
1003 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +01001004 "tls",
1005 "vfpv4",
1006 "idiva",
1007 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001008 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001009 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001010 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 NULL
1012};
1013
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001014static const char *hwcap2_str[] = {
Ard Biesheuvel8258a982014-02-19 22:29:40 +01001015 "aes",
1016 "pmull",
1017 "sha1",
1018 "sha2",
1019 "crc32",
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001020 NULL
1021};
1022
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023static int c_show(struct seq_file *m, void *v)
1024{
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001025 int i, j;
1026 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001029 /*
1030 * glibc reads /proc/cpuinfo to determine the number of
1031 * online processors, looking for lines beginning with
1032 * "processor". Give glibc what it expects.
1033 */
1034 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001035 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1036 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1037 cpu_name, cpuid & 15, elf_platform);
1038
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001039 /* dump out the processor features */
1040 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001042 for (j = 0; hwcap_str[j]; j++)
1043 if (elf_hwcap & (1 << j))
1044 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001046 for (j = 0; hwcap2_str[j]; j++)
1047 if (elf_hwcap2 & (1 << j))
1048 seq_printf(m, "%s ", hwcap2_str[j]);
1049
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001050 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1051 seq_printf(m, "CPU architecture: %s\n",
1052 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001054 if ((cpuid & 0x0008f000) == 0x00000000) {
1055 /* pre-ARM7 */
1056 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 } else {
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001058 if ((cpuid & 0x0008f000) == 0x00007000) {
1059 /* ARM7 */
1060 seq_printf(m, "CPU variant\t: 0x%02x\n",
1061 (cpuid >> 16) & 127);
1062 } else {
1063 /* post-ARM7 */
1064 seq_printf(m, "CPU variant\t: 0x%x\n",
1065 (cpuid >> 20) & 15);
1066 }
1067 seq_printf(m, "CPU part\t: 0x%03x\n",
1068 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001070 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073 seq_printf(m, "Hardware\t: %s\n", machine_name);
1074 seq_printf(m, "Revision\t: %04x\n", system_rev);
1075 seq_printf(m, "Serial\t\t: %08x%08x\n",
1076 system_serial_high, system_serial_low);
1077
1078 return 0;
1079}
1080
1081static void *c_start(struct seq_file *m, loff_t *pos)
1082{
1083 return *pos < 1 ? (void *)1 : NULL;
1084}
1085
1086static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1087{
1088 ++*pos;
1089 return NULL;
1090}
1091
1092static void c_stop(struct seq_file *m, void *v)
1093{
1094}
1095
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001096const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 .start = c_start,
1098 .next = c_next,
1099 .stop = c_stop,
1100 .show = c_show
1101};