blob: 9c8fec02c274aa54ad927e9ea4520e21d7af5a50 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Russell Kingebd49222013-10-24 08:12:39 +010025#include <asm/sections.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010026#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010027#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040029#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010031#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040032#include <asm/procinfo.h>
33#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010034
35#include <asm/mach/arch.h>
36#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060037#include <asm/mach/pci.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010038
39#include "mm.h"
Joonsoo Kimde40614e2013-04-05 03:16:51 +010040#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010041
Russell Kingd111e8f2006-09-27 15:27:33 +010042/*
43 * empty_zero_page is a special page that is used for
44 * zero-initialized data and COW.
45 */
46struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040047EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010048
49/*
50 * The pmd table for the upper-most set of pages.
51 */
52pmd_t *top_pmd;
53
Russell Kingae8f1542006-09-27 15:38:34 +010054#define CPOLICY_UNCACHED 0
55#define CPOLICY_BUFFERED 1
56#define CPOLICY_WRITETHROUGH 2
57#define CPOLICY_WRITEBACK 3
58#define CPOLICY_WRITEALLOC 4
59
60static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
61static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010062pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010063pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050064pgprot_t pgprot_hyp_device;
65pgprot_t pgprot_s2;
66pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010067
Imre_Deak44b18692007-02-11 13:45:13 +010068EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010069EXPORT_SYMBOL(pgprot_kernel);
70
71struct cachepolicy {
72 const char policy[16];
73 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010074 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000075 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050076 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010077};
78
Christoffer Dallcc577c22013-01-20 18:28:04 -050079#ifdef CONFIG_ARM_LPAE
80#define s2_policy(policy) policy
81#else
82#define s2_policy(policy) 0
83#endif
84
Russell Kingae8f1542006-09-27 15:38:34 +010085static struct cachepolicy cache_policies[] __initdata = {
86 {
87 .policy = "uncached",
88 .cr_mask = CR_W|CR_C,
89 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010090 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050091 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010092 }, {
93 .policy = "buffered",
94 .cr_mask = CR_C,
95 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010096 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -050097 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010098 }, {
99 .policy = "writethrough",
100 .cr_mask = 0,
101 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100102 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500103 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100104 }, {
105 .policy = "writeback",
106 .cr_mask = 0,
107 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100108 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500109 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100110 }, {
111 .policy = "writealloc",
112 .cr_mask = 0,
113 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100114 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500115 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100116 }
117};
118
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100119#ifdef CONFIG_CPU_CP15
Russell Kingae8f1542006-09-27 15:38:34 +0100120/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100121 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100122 * problems by allowing the cache or the cache and
123 * writebuffer to be turned off. (Note: the write
124 * buffer should not be on and the cache off).
125 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100126static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100127{
Russell Kingb4b20ad82014-04-13 18:57:29 +0100128 unsigned long cr = get_cr();
Russell Kingae8f1542006-09-27 15:38:34 +0100129 int i;
130
131 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
132 int len = strlen(cache_policies[i].policy);
133
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100134 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100135 cachepolicy = i;
Russell Kingb4b20ad82014-04-13 18:57:29 +0100136 cr = __clear_cr(cache_policies[i].cr_mask);
Russell Kingae8f1542006-09-27 15:38:34 +0100137 break;
138 }
139 }
140 if (i == ARRAY_SIZE(cache_policies))
141 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000142 /*
143 * This restriction is partly to do with the way we boot; it is
144 * unpredictable to have memory mapped using two different sets of
145 * memory attributes (shared, type, and cache attribs). We can not
146 * change these attributes once the initial assembly has setup the
147 * page tables.
148 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100149 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
150 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
151 cachepolicy = CPOLICY_WRITEBACK;
152 }
Russell Kingae8f1542006-09-27 15:38:34 +0100153 flush_cache_all();
Russell Kingb4b20ad82014-04-13 18:57:29 +0100154 set_cr(cr);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100155 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100156}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100158
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100160{
161 char *p = "buffered";
162 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163 early_cachepolicy(p);
164 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100165}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100166early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100167
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100168static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100169{
170 char *p = "uncached";
171 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100172 early_cachepolicy(p);
173 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100174}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100175early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100176
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000177#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100178static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100179{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100180 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100181 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100182 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100183 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100184 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100185}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100186early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000187#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100188
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100189#else /* ifdef CONFIG_CPU_CP15 */
190
191static int __init early_cachepolicy(char *p)
192{
193 pr_warning("cachepolicy kernel parameter not supported without cp15\n");
194}
195early_param("cachepolicy", early_cachepolicy);
196
197static int __init noalign_setup(char *__unused)
198{
199 pr_warning("noalign kernel parameter not supported without cp15\n");
200}
201__setup("noalign", noalign_setup);
202
203#endif /* ifdef CONFIG_CPU_CP15 / else */
204
Russell King36bb94b2010-11-16 08:40:36 +0000205#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100206#define PROT_PTE_S2_DEVICE PROT_PTE_DEVICE
Russell Kingb1cce6b2008-11-04 10:52:28 +0000207#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100208
Russell Kingb29e9f52007-04-21 10:47:29 +0100209static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100210 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100211 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
212 L_PTE_SHARED,
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100213 .prot_pte_s2 = s2_policy(PROT_PTE_S2_DEVICE) |
214 s2_policy(L_PTE_S2_MT_DEV_SHARED) |
215 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100216 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000217 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100218 .domain = DOMAIN_IO,
219 },
220 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100221 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100222 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000223 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100224 .domain = DOMAIN_IO,
225 },
226 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100227 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100228 .prot_l1 = PMD_TYPE_TABLE,
229 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
230 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600231 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100232 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100233 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100234 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000235 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100236 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100237 },
Russell Kingebb4c652008-11-09 11:18:36 +0000238 [MT_UNCACHED] = {
239 .prot_pte = PROT_PTE_DEVICE,
240 .prot_l1 = PMD_TYPE_TABLE,
241 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
242 .domain = DOMAIN_IO,
243 },
Russell Kingae8f1542006-09-27 15:38:34 +0100244 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100245 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100246 .domain = DOMAIN_KERNEL,
247 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000248#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100249 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100250 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100251 .domain = DOMAIN_KERNEL,
252 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000253#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100254 [MT_LOW_VECTORS] = {
255 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000256 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100257 .prot_l1 = PMD_TYPE_TABLE,
258 .domain = DOMAIN_USER,
259 },
260 [MT_HIGH_VECTORS] = {
261 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000262 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100263 .prot_l1 = PMD_TYPE_TABLE,
264 .domain = DOMAIN_USER,
265 },
Russell King2e2c9de2013-10-24 10:26:40 +0100266 [MT_MEMORY_RWX] = {
Russell King36bb94b2010-11-16 08:40:36 +0000267 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100268 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100269 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100270 .domain = DOMAIN_KERNEL,
271 },
Russell Kingebd49222013-10-24 08:12:39 +0100272 [MT_MEMORY_RW] = {
273 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
274 L_PTE_XN,
275 .prot_l1 = PMD_TYPE_TABLE,
276 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
277 .domain = DOMAIN_KERNEL,
278 },
Russell Kingae8f1542006-09-27 15:38:34 +0100279 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100280 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100281 .domain = DOMAIN_KERNEL,
282 },
Russell King2e2c9de2013-10-24 10:26:40 +0100283 [MT_MEMORY_RWX_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100284 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000285 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100286 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100287 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
288 .domain = DOMAIN_KERNEL,
289 },
Russell King2e2c9de2013-10-24 10:26:40 +0100290 [MT_MEMORY_RW_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100291 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000292 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100293 .prot_l1 = PMD_TYPE_TABLE,
294 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
295 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100296 },
Russell King2e2c9de2013-10-24 10:26:40 +0100297 [MT_MEMORY_RWX_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000298 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100299 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100300 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100301 },
Russell King2e2c9de2013-10-24 10:26:40 +0100302 [MT_MEMORY_RW_SO] = {
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700303 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100304 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700305 .prot_l1 = PMD_TYPE_TABLE,
306 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
307 PMD_SECT_UNCACHED | PMD_SECT_XN,
308 .domain = DOMAIN_KERNEL,
309 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100310 [MT_MEMORY_DMA_READY] = {
Russell King71b55662013-11-25 12:01:03 +0000311 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
312 L_PTE_XN,
Marek Szyprowskic7909502011-12-29 13:09:51 +0100313 .prot_l1 = PMD_TYPE_TABLE,
314 .domain = DOMAIN_KERNEL,
315 },
Russell Kingae8f1542006-09-27 15:38:34 +0100316};
317
Russell Kingb29e9f52007-04-21 10:47:29 +0100318const struct mem_type *get_mem_type(unsigned int type)
319{
320 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
321}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200322EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100323
Laura Abbott75374ad2013-06-17 10:29:13 -0700324#define PTE_SET_FN(_name, pteop) \
325static int pte_set_##_name(pte_t *ptep, pgtable_t token, unsigned long addr, \
326 void *data) \
327{ \
328 pte_t pte = pteop(*ptep); \
329\
330 set_pte_ext(ptep, pte, 0); \
331 return 0; \
332} \
333
334#define SET_MEMORY_FN(_name, callback) \
335int set_memory_##_name(unsigned long addr, int numpages) \
336{ \
337 unsigned long start = addr; \
338 unsigned long size = PAGE_SIZE*numpages; \
339 unsigned end = start + size; \
340\
341 if (start < MODULES_VADDR || start >= MODULES_END) \
342 return -EINVAL;\
343\
344 if (end < MODULES_VADDR || end >= MODULES_END) \
345 return -EINVAL; \
346\
347 apply_to_page_range(&init_mm, start, size, callback, NULL); \
348 flush_tlb_kernel_range(start, end); \
349 return 0;\
350}
351
352PTE_SET_FN(ro, pte_wrprotect)
353PTE_SET_FN(rw, pte_mkwrite)
354PTE_SET_FN(x, pte_mkexec)
355PTE_SET_FN(nx, pte_mknexec)
356
357SET_MEMORY_FN(ro, pte_set_ro)
358SET_MEMORY_FN(rw, pte_set_rw)
359SET_MEMORY_FN(x, pte_set_x)
360SET_MEMORY_FN(nx, pte_set_nx)
361
Russell Kingae8f1542006-09-27 15:38:34 +0100362/*
363 * Adjust the PMD section entries according to the CPU in use.
364 */
365static void __init build_mem_type_table(void)
366{
367 struct cachepolicy *cp;
368 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100369 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500370 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100371 int cpu_arch = cpu_architecture();
372 int i;
373
Catalin Marinas11179d82007-07-20 11:42:24 +0100374 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100375#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100376 if (cachepolicy > CPOLICY_BUFFERED)
377 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100378#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100379 if (cachepolicy > CPOLICY_WRITETHROUGH)
380 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100381#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100382 }
Russell Kingae8f1542006-09-27 15:38:34 +0100383 if (cpu_arch < CPU_ARCH_ARMv5) {
384 if (cachepolicy >= CPOLICY_WRITEALLOC)
385 cachepolicy = CPOLICY_WRITEBACK;
386 ecc_mask = 0;
387 }
Russell Kingf00ec482010-09-04 10:47:48 +0100388 if (is_smp())
389 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100390
391 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000392 * Strip out features not present on earlier architectures.
393 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
394 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100395 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000396 if (cpu_arch < CPU_ARCH_ARMv5)
397 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
398 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
399 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
400 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
401 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100402
403 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000404 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
405 * "update-able on write" bit on ARM610). However, Xscale and
406 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100407 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000408 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100409 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100410 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100411 mem_types[i].prot_l1 &= ~PMD_BIT4;
412 }
413 } else if (cpu_arch < CPU_ARCH_ARMv6) {
414 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100415 if (mem_types[i].prot_l1)
416 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100417 if (mem_types[i].prot_sect)
418 mem_types[i].prot_sect |= PMD_BIT4;
419 }
420 }
Russell Kingae8f1542006-09-27 15:38:34 +0100421
Russell Kingb1cce6b2008-11-04 10:52:28 +0000422 /*
423 * Mark the device areas according to the CPU/architecture.
424 */
425 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
426 if (!cpu_is_xsc3()) {
427 /*
428 * Mark device regions on ARMv6+ as execute-never
429 * to prevent speculative instruction fetches.
430 */
431 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
432 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
433 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
434 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Russell Kingebd49222013-10-24 08:12:39 +0100435
436 /* Also setup NX memory mapping */
437 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000438 }
439 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
440 /*
441 * For ARMv7 with TEX remapping,
442 * - shared device is SXCB=1100
443 * - nonshared device is SXCB=0100
444 * - write combine device mem is SXCB=0001
445 * (Uncached Normal memory)
446 */
447 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
448 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
449 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
450 } else if (cpu_is_xsc3()) {
451 /*
452 * For Xscale3,
453 * - shared device is TEXCB=00101
454 * - nonshared device is TEXCB=01000
455 * - write combine device mem is TEXCB=00100
456 * (Inner/Outer Uncacheable in xsc3 parlance)
457 */
458 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
459 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
460 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
461 } else {
462 /*
463 * For ARMv6 and ARMv7 without TEX remapping,
464 * - shared device is TEXCB=00001
465 * - nonshared device is TEXCB=01000
466 * - write combine device mem is TEXCB=00100
467 * (Uncached Normal in ARMv6 parlance).
468 */
469 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
470 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
471 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
472 }
473 } else {
474 /*
475 * On others, write combining is "Uncached/Buffered"
476 */
477 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
478 }
479
480 /*
481 * Now deal with the memory-type mappings
482 */
Russell Kingae8f1542006-09-27 15:38:34 +0100483 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100484 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500485 s2_pgprot = cp->pte_s2;
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100486 hyp_device_pgprot = mem_types[MT_DEVICE].prot_pte;
487 s2_device_pgprot = mem_types[MT_DEVICE].prot_pte_s2;
Russell Kingbb30f362008-09-06 20:04:59 +0100488
Russell Kingbb30f362008-09-06 20:04:59 +0100489 /*
Will Deaconb6ccb982014-02-07 19:12:27 +0100490 * We don't use domains on ARMv6 (since this causes problems with
491 * v6/v7 kernels), so we must use a separate memory type for user
492 * r/o, kernel r/w to map the vectors page.
493 */
494#ifndef CONFIG_ARM_LPAE
495 if (cpu_arch == CPU_ARCH_ARMv6)
496 vecs_pgprot |= L_PTE_MT_VECTORS;
497#endif
Russell Kingbb30f362008-09-06 20:04:59 +0100498
499 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100500 * ARMv6 and above have extended page tables.
501 */
502 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000503#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100504 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100505 * Mark cache clean areas and XIP ROM read only
506 * from SVC mode and no access from userspace.
507 */
508 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
509 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
510 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000511#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100512
Russell Kingf00ec482010-09-04 10:47:48 +0100513 if (is_smp()) {
514 /*
515 * Mark memory with the "shared" attribute
516 * for SMP systems
517 */
518 user_pgprot |= L_PTE_SHARED;
519 kern_pgprot |= L_PTE_SHARED;
520 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500521 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100522 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
523 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
524 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
525 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100526 mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S;
527 mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED;
Russell Kingebd49222013-10-24 08:12:39 +0100528 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
529 mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100530 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100531 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S;
532 mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100533 }
Russell Kingae8f1542006-09-27 15:38:34 +0100534 }
535
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100536 /*
537 * Non-cacheable Normal - intended for memory areas that must
538 * not cause dirty cache line writebacks when used
539 */
540 if (cpu_arch >= CPU_ARCH_ARMv6) {
541 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
542 /* Non-cacheable Normal is XCB = 001 */
Russell King2e2c9de2013-10-24 10:26:40 +0100543 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100544 PMD_SECT_BUFFERED;
545 } else {
546 /* For both ARMv6 and non-TEX-remapping ARMv7 */
Russell King2e2c9de2013-10-24 10:26:40 +0100547 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100548 PMD_SECT_TEX(1);
549 }
550 } else {
Russell King2e2c9de2013-10-24 10:26:40 +0100551 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100552 }
553
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000554#ifdef CONFIG_ARM_LPAE
555 /*
556 * Do not generate access flag faults for the kernel mappings.
557 */
558 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
559 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100560 if (mem_types[i].prot_sect)
561 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000562 }
563 kern_pgprot |= PTE_EXT_AF;
564 vecs_pgprot |= PTE_EXT_AF;
565#endif
566
Russell Kingae8f1542006-09-27 15:38:34 +0100567 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100568 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100569 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100570 }
571
Russell Kingbb30f362008-09-06 20:04:59 +0100572 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
573 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100574
Imre_Deak44b18692007-02-11 13:45:13 +0100575 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100576 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000577 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500578 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
579 pgprot_s2_device = __pgprot(s2_device_pgprot);
580 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100581
582 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
583 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
Russell King2e2c9de2013-10-24 10:26:40 +0100584 mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd;
585 mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot;
Russell Kingebd49222013-10-24 08:12:39 +0100586 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
587 mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100588 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Russell King2e2c9de2013-10-24 10:26:40 +0100589 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100590 mem_types[MT_ROM].prot_sect |= cp->pmd;
591
592 switch (cp->pmd) {
593 case PMD_SECT_WT:
594 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
595 break;
596 case PMD_SECT_WB:
597 case PMD_SECT_WBWA:
598 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
599 break;
600 }
Michal Simek905b5792013-11-07 12:49:53 +0100601 pr_info("Memory policy: %sData cache %s\n",
602 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100603
604 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
605 struct mem_type *t = &mem_types[i];
606 if (t->prot_l1)
607 t->prot_l1 |= PMD_DOMAIN(t->domain);
608 if (t->prot_sect)
609 t->prot_sect |= PMD_DOMAIN(t->domain);
610 }
Russell Kingae8f1542006-09-27 15:38:34 +0100611}
612
Catalin Marinasd9073872010-09-13 16:01:24 +0100613#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
614pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
615 unsigned long size, pgprot_t vma_prot)
616{
617 if (!pfn_valid(pfn))
618 return pgprot_noncached(vma_prot);
619 else if (file->f_flags & O_SYNC)
620 return pgprot_writecombine(vma_prot);
621 return vma_prot;
622}
623EXPORT_SYMBOL(phys_mem_access_prot);
624#endif
625
Russell Kingae8f1542006-09-27 15:38:34 +0100626#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
627
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400628static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000629{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400630 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100631 memset(ptr, 0, sz);
632 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000633}
634
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400635static void __init *early_alloc(unsigned long sz)
636{
637 return early_alloc_aligned(sz, sz);
638}
639
Russell King4bb2e272010-07-01 18:33:29 +0100640static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
641{
642 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100643 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000644 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100645 }
646 BUG_ON(pmd_bad(*pmd));
647 return pte_offset_kernel(pmd, addr);
648}
649
Russell King24e6c692007-04-21 10:21:28 +0100650static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
651 unsigned long end, unsigned long pfn,
652 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100653{
Russell King4bb2e272010-07-01 18:33:29 +0100654 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100655 do {
Russell King40d192b2008-09-06 21:15:56 +0100656 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100657 pfn++;
658 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100659}
660
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100661static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100662 unsigned long end, phys_addr_t phys,
663 const struct mem_type *type)
664{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100665 pmd_t *p = pmd;
666
Sricharan Re651eab2013-03-18 12:24:04 +0100667#ifndef CONFIG_ARM_LPAE
668 /*
669 * In classic MMU format, puds and pmds are folded in to
670 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
671 * group of L1 entries making up one logical pointer to
672 * an L2 table (2MB), where as PMDs refer to the individual
673 * L1 entries (1MB). Hence increment to get the correct
674 * offset for odd 1MB sections.
675 * (See arch/arm/include/asm/pgtable-2level.h)
676 */
677 if (addr & SECTION_SIZE)
678 pmd++;
679#endif
680 do {
681 *pmd = __pmd(phys | type->prot_sect);
682 phys += SECTION_SIZE;
683 } while (pmd++, addr += SECTION_SIZE, addr != end);
684
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100685 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100686}
687
688static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000689 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100690 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100691{
Russell King516295e2010-11-21 16:27:49 +0000692 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100693 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100694
Sricharan Re651eab2013-03-18 12:24:04 +0100695 do {
Russell King24e6c692007-04-21 10:21:28 +0100696 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100697 * With LPAE, we must loop over to map
698 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100699 */
Sricharan Re651eab2013-03-18 12:24:04 +0100700 next = pmd_addr_end(addr, end);
701
702 /*
703 * Try a section mapping - addr, next and phys must all be
704 * aligned to a section boundary.
705 */
706 if (type->prot_sect &&
707 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100708 __map_init_section(pmd, addr, next, phys, type);
Sricharan Re651eab2013-03-18 12:24:04 +0100709 } else {
710 alloc_init_pte(pmd, addr, next,
711 __phys_to_pfn(phys), type);
712 }
713
714 phys += next - addr;
715
716 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100717}
718
Stephen Boyd14904922012-04-27 01:40:10 +0100719static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400720 unsigned long end, phys_addr_t phys,
721 const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000722{
723 pud_t *pud = pud_offset(pgd, addr);
724 unsigned long next;
725
726 do {
727 next = pud_addr_end(addr, end);
Sricharan Re651eab2013-03-18 12:24:04 +0100728 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000729 phys += next - addr;
730 } while (pud++, addr = next, addr != end);
731}
732
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000733#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100734static void __init create_36bit_mapping(struct map_desc *md,
735 const struct mem_type *type)
736{
Russell King97092e02010-11-16 00:16:01 +0000737 unsigned long addr, length, end;
738 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100739 pgd_t *pgd;
740
741 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100742 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100743 length = PAGE_ALIGN(md->length);
744
745 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
746 printk(KERN_ERR "MM: CPU does not support supersection "
747 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100748 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100749 return;
750 }
751
752 /* N.B. ARMv6 supersections are only defined to work with domain 0.
753 * Since domain assignments can in fact be arbitrary, the
754 * 'domain == 0' check below is required to insure that ARMv6
755 * supersections are only allocated for domain 0 regardless
756 * of the actual domain assignments in use.
757 */
758 if (type->domain) {
759 printk(KERN_ERR "MM: invalid domain in supersection "
760 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100761 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100762 return;
763 }
764
765 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100766 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
767 " at 0x%08lx invalid alignment\n",
768 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100769 return;
770 }
771
772 /*
773 * Shift bits [35:32] of address into bits [23:20] of PMD
774 * (See ARMv6 spec).
775 */
776 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
777
778 pgd = pgd_offset_k(addr);
779 end = addr + length;
780 do {
Russell King516295e2010-11-21 16:27:49 +0000781 pud_t *pud = pud_offset(pgd, addr);
782 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100783 int i;
784
785 for (i = 0; i < 16; i++)
786 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
787
788 addr += SUPERSECTION_SIZE;
789 phys += SUPERSECTION_SIZE;
790 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
791 } while (addr != end);
792}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000793#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100794
Russell Kingae8f1542006-09-27 15:38:34 +0100795/*
796 * Create the page directory entries and any necessary
797 * page tables for the mapping specified by `md'. We
798 * are able to cope here with varying sizes and address
799 * offsets, and we take full advantage of sections and
800 * supersections.
801 */
Russell Kinga2227122010-03-25 18:56:05 +0000802static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100803{
Will Deaconcae62922011-02-15 12:42:57 +0100804 unsigned long addr, length, end;
805 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100806 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100807 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100808
809 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100810 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
811 " at 0x%08lx in user region\n",
812 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100813 return;
814 }
815
816 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400817 md->virtual >= PAGE_OFFSET &&
818 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100819 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400820 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100821 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100822 }
823
Russell Kingd5c98172007-04-21 10:05:32 +0100824 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100825
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000826#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100827 /*
828 * Catch 36-bit addresses
829 */
Russell King4a56c1e2007-04-21 10:16:48 +0100830 if (md->pfn >= 0x100000) {
831 create_36bit_mapping(md, type);
832 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100833 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000834#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100835
Russell King7b9c7b42007-07-04 21:16:33 +0100836 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100837 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100838 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100839
Russell King24e6c692007-04-21 10:21:28 +0100840 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100841 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100842 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100843 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100844 return;
845 }
846
Russell King24e6c692007-04-21 10:21:28 +0100847 pgd = pgd_offset_k(addr);
848 end = addr + length;
849 do {
850 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100851
Russell King516295e2010-11-21 16:27:49 +0000852 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100853
Russell King24e6c692007-04-21 10:21:28 +0100854 phys += next - addr;
855 addr = next;
856 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100857}
858
859/*
860 * Create the architecture specific mappings
861 */
862void __init iotable_init(struct map_desc *io_desc, int nr)
863{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400864 struct map_desc *md;
865 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100866 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100867
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400868 if (!nr)
869 return;
870
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100871 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400872
873 for (md = io_desc; nr; md++, nr--) {
874 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100875
876 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400877 vm->addr = (void *)(md->virtual & PAGE_MASK);
878 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -0600879 vm->phys_addr = __pfn_to_phys(md->pfn);
880 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400881 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400882 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100883 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400884 }
Russell Kingae8f1542006-09-27 15:38:34 +0100885}
886
Rob Herringc2794432012-02-29 18:10:58 -0600887void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
888 void *caller)
889{
890 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100891 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600892
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100893 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
894
895 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -0600896 vm->addr = (void *)addr;
897 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +0200898 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -0600899 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100900 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -0600901}
902
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100903#ifndef CONFIG_ARM_LPAE
904
905/*
906 * The Linux PMD is made of two consecutive section entries covering 2MB
907 * (see definition in include/asm/pgtable-2level.h). However a call to
908 * create_mapping() may optimize static mappings by using individual
909 * 1MB section mappings. This leaves the actual PMD potentially half
910 * initialized if the top or bottom section entry isn't used, leaving it
911 * open to problems if a subsequent ioremap() or vmalloc() tries to use
912 * the virtual space left free by that unused section entry.
913 *
914 * Let's avoid the issue by inserting dummy vm entries covering the unused
915 * PMD halves once the static mappings are in place.
916 */
917
918static void __init pmd_empty_section_gap(unsigned long addr)
919{
Rob Herringc2794432012-02-29 18:10:58 -0600920 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100921}
922
923static void __init fill_pmd_gaps(void)
924{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100925 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100926 struct vm_struct *vm;
927 unsigned long addr, next = 0;
928 pmd_t *pmd;
929
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100930 list_for_each_entry(svm, &static_vmlist, list) {
931 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100932 addr = (unsigned long)vm->addr;
933 if (addr < next)
934 continue;
935
936 /*
937 * Check if this vm starts on an odd section boundary.
938 * If so and the first section entry for this PMD is free
939 * then we block the corresponding virtual address.
940 */
941 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
942 pmd = pmd_off_k(addr);
943 if (pmd_none(*pmd))
944 pmd_empty_section_gap(addr & PMD_MASK);
945 }
946
947 /*
948 * Then check if this vm ends on an odd section boundary.
949 * If so and the second section entry for this PMD is empty
950 * then we block the corresponding virtual address.
951 */
952 addr += vm->size;
953 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
954 pmd = pmd_off_k(addr) + 1;
955 if (pmd_none(*pmd))
956 pmd_empty_section_gap(addr);
957 }
958
959 /* no need to look at any vm entry until we hit the next PMD */
960 next = (addr + PMD_SIZE - 1) & PMD_MASK;
961 }
962}
963
964#else
965#define fill_pmd_gaps() do { } while (0)
966#endif
967
Rob Herringc2794432012-02-29 18:10:58 -0600968#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
969static void __init pci_reserve_io(void)
970{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100971 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600972
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100973 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
974 if (svm)
975 return;
Rob Herringc2794432012-02-29 18:10:58 -0600976
Rob Herringc2794432012-02-29 18:10:58 -0600977 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
978}
979#else
980#define pci_reserve_io() do { } while (0)
981#endif
982
Rob Herringe5c5f2a2012-10-22 11:42:54 -0600983#ifdef CONFIG_DEBUG_LL
984void __init debug_ll_io_init(void)
985{
986 struct map_desc map;
987
988 debug_ll_addr(&map.pfn, &map.virtual);
989 if (!map.pfn || !map.virtual)
990 return;
991 map.pfn = __phys_to_pfn(map.pfn);
992 map.virtual &= PAGE_MASK;
993 map.length = PAGE_SIZE;
994 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +0100995 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -0600996}
997#endif
998
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400999static void * __initdata vmalloc_min =
1000 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +01001001
1002/*
1003 * vmalloc=size forces the vmalloc area to be exactly 'size'
1004 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001005 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +01001006 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001007static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +01001008{
Russell King79612392010-05-22 16:20:14 +01001009 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +01001010
1011 if (vmalloc_reserve < SZ_16M) {
1012 vmalloc_reserve = SZ_16M;
1013 printk(KERN_WARNING
1014 "vmalloc area too small, limiting to %luMB\n",
1015 vmalloc_reserve >> 20);
1016 }
Nicolas Pitre92108072008-09-19 10:43:06 -04001017
1018 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
1019 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
1020 printk(KERN_WARNING
1021 "vmalloc area is too big, limiting to %luMB\n",
1022 vmalloc_reserve >> 20);
1023 }
Russell King79612392010-05-22 16:20:14 +01001024
1025 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001026 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +01001027}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001028early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +01001029
Marek Szyprowskic7909502011-12-29 13:09:51 +01001030phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +01001031
Russell King0371d3f2011-07-05 19:58:29 +01001032void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001033{
Russell Kingc65b7e92013-07-17 17:53:04 +01001034 phys_addr_t memblock_limit = 0;
Russell Kingdde58282009-08-15 12:36:00 +01001035 int i, j, highmem = 0;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001036 phys_addr_t vmalloc_limit = __pa(vmalloc_min - 1) + 1;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001037
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001038 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001039 struct membank *bank = &meminfo.bank[j];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001040 phys_addr_t size_limit;
1041
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001042 *bank = meminfo.bank[i];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001043 size_limit = bank->size;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001044
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001045 if (bank->start >= vmalloc_limit)
Will Deacon77f73a22011-11-22 17:30:32 +00001046 highmem = 1;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001047 else
1048 size_limit = vmalloc_limit - bank->start;
Russell Kingdde58282009-08-15 12:36:00 +01001049
1050 bank->highmem = highmem;
1051
Cyril Chemparathyadf2e9f2012-07-20 12:24:45 -04001052#ifdef CONFIG_HIGHMEM
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001053 /*
1054 * Split those memory banks which are partially overlapping
1055 * the vmalloc area greatly simplifying things later.
1056 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001057 if (!highmem && bank->size > size_limit) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001058 if (meminfo.nr_banks >= NR_BANKS) {
1059 printk(KERN_CRIT "NR_BANKS too low, "
1060 "ignoring high memory\n");
1061 } else {
1062 memmove(bank + 1, bank,
1063 (meminfo.nr_banks - i) * sizeof(*bank));
1064 meminfo.nr_banks++;
1065 i++;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001066 bank[1].size -= size_limit;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001067 bank[1].start = vmalloc_limit;
Russell Kingdde58282009-08-15 12:36:00 +01001068 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001069 j++;
1070 }
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001071 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001072 }
1073#else
1074 /*
Will Deacon77f73a22011-11-22 17:30:32 +00001075 * Highmem banks not allowed with !CONFIG_HIGHMEM.
1076 */
1077 if (highmem) {
1078 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1079 "(!CONFIG_HIGHMEM).\n",
1080 (unsigned long long)bank->start,
1081 (unsigned long long)bank->start + bank->size - 1);
1082 continue;
1083 }
1084
1085 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001086 * Check whether this memory bank would partially overlap
1087 * the vmalloc area.
1088 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001089 if (bank->size > size_limit) {
Russell Kinge33b9d02011-02-20 11:47:41 +00001090 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
1091 "to -%.8llx (vmalloc region overlap).\n",
1092 (unsigned long long)bank->start,
1093 (unsigned long long)bank->start + bank->size - 1,
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001094 (unsigned long long)bank->start + size_limit - 1);
1095 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001096 }
1097#endif
Russell Kingc65b7e92013-07-17 17:53:04 +01001098 if (!bank->highmem) {
1099 phys_addr_t bank_end = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +01001100
Russell Kingc65b7e92013-07-17 17:53:04 +01001101 if (bank_end > arm_lowmem_limit)
1102 arm_lowmem_limit = bank_end;
1103
1104 /*
1105 * Find the first non-section-aligned page, and point
1106 * memblock_limit at it. This relies on rounding the
1107 * limit down to be section-aligned, which happens at
1108 * the end of this function.
1109 *
1110 * With this algorithm, the start or end of almost any
1111 * bank can be non-section-aligned. The only exception
1112 * is that the start of the bank 0 must be section-
1113 * aligned, since otherwise memory would need to be
1114 * allocated when mapping the start of bank 0, which
1115 * occurs before any free memory is mapped.
1116 */
1117 if (!memblock_limit) {
1118 if (!IS_ALIGNED(bank->start, SECTION_SIZE))
1119 memblock_limit = bank->start;
1120 else if (!IS_ALIGNED(bank_end, SECTION_SIZE))
1121 memblock_limit = bank_end;
1122 }
1123 }
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001124 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001125 }
Russell Kinge616c592009-09-27 20:55:43 +01001126#ifdef CONFIG_HIGHMEM
1127 if (highmem) {
1128 const char *reason = NULL;
1129
1130 if (cache_is_vipt_aliasing()) {
1131 /*
1132 * Interactions between kmap and other mappings
1133 * make highmem support with aliasing VIPT caches
1134 * rather difficult.
1135 */
1136 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +01001137 }
1138 if (reason) {
1139 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1140 reason);
1141 while (j > 0 && meminfo.bank[j - 1].highmem)
1142 j--;
1143 }
1144 }
1145#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001146 meminfo.nr_banks = j;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001147 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001148
1149 /*
1150 * Round the memblock limit down to a section size. This
1151 * helps to ensure that we will allocate memory from the
1152 * last full section, which should be mapped.
1153 */
1154 if (memblock_limit)
1155 memblock_limit = round_down(memblock_limit, SECTION_SIZE);
1156 if (!memblock_limit)
1157 memblock_limit = arm_lowmem_limit;
1158
1159 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001160}
1161
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001162static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001163{
1164 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001165 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001166
1167 /*
1168 * Clear out all the mappings below the kernel image.
1169 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001170 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001171 pmd_clear(pmd_off_k(addr));
1172
1173#ifdef CONFIG_XIP_KERNEL
1174 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001175 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001176#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001177 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001178 pmd_clear(pmd_off_k(addr));
1179
1180 /*
Russell King8df65162010-10-27 19:57:38 +01001181 * Find the end of the first block of lowmem.
1182 */
1183 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001184 if (end >= arm_lowmem_limit)
1185 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001186
1187 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001188 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001189 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001190 */
Russell King8df65162010-10-27 19:57:38 +01001191 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001192 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001193 pmd_clear(pmd_off_k(addr));
1194}
1195
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001196#ifdef CONFIG_ARM_LPAE
1197/* the first page is reserved for pgd */
1198#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1199 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1200#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001201#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001202#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001203
Russell Kingd111e8f2006-09-27 15:27:33 +01001204/*
Russell King2778f622010-07-09 16:27:52 +01001205 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001206 */
Russell King2778f622010-07-09 16:27:52 +01001207void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001208{
Russell Kingd111e8f2006-09-27 15:27:33 +01001209 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001210 * Reserve the page tables. These are already in use,
1211 * and can only be in node 0.
1212 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001213 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001214
Russell Kingd111e8f2006-09-27 15:27:33 +01001215#ifdef CONFIG_SA1111
1216 /*
1217 * Because of the SA1111 DMA bug, we want to preserve our
1218 * precious DMA-able memory...
1219 */
Russell King2778f622010-07-09 16:27:52 +01001220 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001221#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001222}
1223
1224/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001225 * Set up the device mappings. Since we clear out the page tables for all
1226 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001227 * This means you have to be careful how you debug this function, or any
1228 * called function. This means you can't use any function or debugging
1229 * method which may touch any device, otherwise the kernel _will_ crash.
1230 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001231static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001232{
1233 struct map_desc map;
1234 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001235 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001236
1237 /*
1238 * Allocate the vector page early.
1239 */
Russell King19accfd2013-07-04 11:40:32 +01001240 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001241
1242 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001243
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001244 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001245 pmd_clear(pmd_off_k(addr));
1246
1247 /*
1248 * Map the kernel if it is XIP.
1249 * It is always first in the modulearea.
1250 */
1251#ifdef CONFIG_XIP_KERNEL
1252 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001253 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001254 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001255 map.type = MT_ROM;
1256 create_mapping(&map);
1257#endif
1258
1259 /*
1260 * Map the cache flushing regions.
1261 */
1262#ifdef FLUSH_BASE
1263 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1264 map.virtual = FLUSH_BASE;
1265 map.length = SZ_1M;
1266 map.type = MT_CACHECLEAN;
1267 create_mapping(&map);
1268#endif
1269#ifdef FLUSH_BASE_MINICACHE
1270 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1271 map.virtual = FLUSH_BASE_MINICACHE;
1272 map.length = SZ_1M;
1273 map.type = MT_MINICLEAN;
1274 create_mapping(&map);
1275#endif
1276
1277 /*
1278 * Create a mapping for the machine vectors at the high-vectors
1279 * location (0xffff0000). If we aren't using high-vectors, also
1280 * create a mapping at the low-vectors virtual address.
1281 */
Russell King94e5a852012-01-18 15:32:49 +00001282 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001283 map.virtual = 0xffff0000;
1284 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001285#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001286 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001287#else
1288 map.type = MT_LOW_VECTORS;
1289#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001290 create_mapping(&map);
1291
1292 if (!vectors_high()) {
1293 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001294 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001295 map.type = MT_LOW_VECTORS;
1296 create_mapping(&map);
1297 }
1298
Russell King19accfd2013-07-04 11:40:32 +01001299 /* Now create a kernel read-only mapping */
1300 map.pfn += 1;
1301 map.virtual = 0xffff0000 + PAGE_SIZE;
1302 map.length = PAGE_SIZE;
1303 map.type = MT_LOW_VECTORS;
1304 create_mapping(&map);
1305
Russell Kingd111e8f2006-09-27 15:27:33 +01001306 /*
1307 * Ask the machine support to map in the statically mapped devices.
1308 */
1309 if (mdesc->map_io)
1310 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001311 else
1312 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001313 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001314
Rob Herringc2794432012-02-29 18:10:58 -06001315 /* Reserve fixed i/o space in VMALLOC region */
1316 pci_reserve_io();
1317
Russell Kingd111e8f2006-09-27 15:27:33 +01001318 /*
1319 * Finally flush the caches and tlb to ensure that we're in a
1320 * consistent state wrt the writebuffer. This also ensures that
1321 * any write-allocated cache lines in the vector page are written
1322 * back. After this point, we can start to touch devices again.
1323 */
1324 local_flush_tlb_all();
1325 flush_cache_all();
1326}
1327
Nicolas Pitred73cd422008-09-15 16:44:55 -04001328static void __init kmap_init(void)
1329{
1330#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001331 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1332 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001333#endif
1334}
1335
Russell Kinga2227122010-03-25 18:56:05 +00001336static void __init map_lowmem(void)
1337{
Russell King8df65162010-10-27 19:57:38 +01001338 struct memblock_region *reg;
Russell Kingebd49222013-10-24 08:12:39 +01001339 unsigned long kernel_x_start = round_down(__pa(_stext), SECTION_SIZE);
1340 unsigned long kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE);
Russell Kinga2227122010-03-25 18:56:05 +00001341
1342 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001343 for_each_memblock(memory, reg) {
1344 phys_addr_t start = reg->base;
1345 phys_addr_t end = start + reg->size;
1346 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001347
Marek Szyprowskic7909502011-12-29 13:09:51 +01001348 if (end > arm_lowmem_limit)
1349 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001350 if (start >= end)
1351 break;
1352
Russell Kingebd49222013-10-24 08:12:39 +01001353 if (end < kernel_x_start || start >= kernel_x_end) {
1354 map.pfn = __phys_to_pfn(start);
1355 map.virtual = __phys_to_virt(start);
1356 map.length = end - start;
1357 map.type = MT_MEMORY_RWX;
Russell King8df65162010-10-27 19:57:38 +01001358
Russell Kingebd49222013-10-24 08:12:39 +01001359 create_mapping(&map);
1360 } else {
1361 /* This better cover the entire kernel */
1362 if (start < kernel_x_start) {
1363 map.pfn = __phys_to_pfn(start);
1364 map.virtual = __phys_to_virt(start);
1365 map.length = kernel_x_start - start;
1366 map.type = MT_MEMORY_RW;
1367
1368 create_mapping(&map);
1369 }
1370
1371 map.pfn = __phys_to_pfn(kernel_x_start);
1372 map.virtual = __phys_to_virt(kernel_x_start);
1373 map.length = kernel_x_end - kernel_x_start;
1374 map.type = MT_MEMORY_RWX;
1375
1376 create_mapping(&map);
1377
1378 if (kernel_x_end < end) {
1379 map.pfn = __phys_to_pfn(kernel_x_end);
1380 map.virtual = __phys_to_virt(kernel_x_end);
1381 map.length = end - kernel_x_end;
1382 map.type = MT_MEMORY_RW;
1383
1384 create_mapping(&map);
1385 }
1386 }
Russell Kinga2227122010-03-25 18:56:05 +00001387 }
1388}
1389
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001390#ifdef CONFIG_ARM_LPAE
1391/*
1392 * early_paging_init() recreates boot time page table setup, allowing machines
1393 * to switch over to a high (>4G) address space on LPAE systems
1394 */
1395void __init early_paging_init(const struct machine_desc *mdesc,
1396 struct proc_info_list *procinfo)
1397{
1398 pmdval_t pmdprot = procinfo->__cpu_mm_mmu_flags;
1399 unsigned long map_start, map_end;
1400 pgd_t *pgd0, *pgdk;
1401 pud_t *pud0, *pudk, *pud_start;
1402 pmd_t *pmd0, *pmdk;
1403 phys_addr_t phys;
1404 int i;
1405
1406 if (!(mdesc->init_meminfo))
1407 return;
1408
1409 /* remap kernel code and data */
1410 map_start = init_mm.start_code;
1411 map_end = init_mm.brk;
1412
1413 /* get a handle on things... */
1414 pgd0 = pgd_offset_k(0);
1415 pud_start = pud0 = pud_offset(pgd0, 0);
1416 pmd0 = pmd_offset(pud0, 0);
1417
1418 pgdk = pgd_offset_k(map_start);
1419 pudk = pud_offset(pgdk, map_start);
1420 pmdk = pmd_offset(pudk, map_start);
1421
1422 mdesc->init_meminfo();
1423
1424 /* Run the patch stub to update the constants */
1425 fixup_pv_table(&__pv_table_begin,
1426 (&__pv_table_end - &__pv_table_begin) << 2);
1427
1428 /*
1429 * Cache cleaning operations for self-modifying code
1430 * We should clean the entries by MVA but running a
1431 * for loop over every pv_table entry pointer would
1432 * just complicate the code.
1433 */
1434 flush_cache_louis();
1435 dsb();
1436 isb();
1437
1438 /* remap level 1 table */
1439 for (i = 0; i < PTRS_PER_PGD; pud0++, i++) {
1440 set_pud(pud0,
1441 __pud(__pa(pmd0) | PMD_TYPE_TABLE | L_PGD_SWAPPER));
1442 pmd0 += PTRS_PER_PMD;
1443 }
1444
1445 /* remap pmds for kernel mapping */
1446 phys = __pa(map_start) & PMD_MASK;
1447 do {
1448 *pmdk++ = __pmd(phys | pmdprot);
1449 phys += PMD_SIZE;
1450 } while (phys < map_end);
1451
1452 flush_cache_all();
1453 cpu_switch_mm(pgd0, &init_mm);
1454 cpu_set_ttbr(1, __pa(pgd0) + TTBR1_OFFSET);
1455 local_flush_bp_all();
1456 local_flush_tlb_all();
1457}
1458
1459#else
1460
1461void __init early_paging_init(const struct machine_desc *mdesc,
1462 struct proc_info_list *procinfo)
1463{
1464 if (mdesc->init_meminfo)
1465 mdesc->init_meminfo();
1466}
1467
1468#endif
1469
Russell Kingd111e8f2006-09-27 15:27:33 +01001470/*
1471 * paging_init() sets up the page tables, initialises the zone memory
1472 * maps, and sets up the zero page, bad page and bad page tables.
1473 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001474void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001475{
1476 void *zero_page;
1477
1478 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001479 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001480 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001481 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001482 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001483 kmap_init();
Joonsoo Kimde40614e2013-04-05 03:16:51 +01001484 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001485
1486 top_pmd = pmd_off_k(0xffff0000);
1487
Russell King3abe9d32010-03-25 17:02:59 +00001488 /* allocate the zero page. */
1489 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001490
Russell King8d717a52010-05-22 19:47:18 +01001491 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001492
Russell Kingd111e8f2006-09-27 15:27:33 +01001493 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001494 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001495}