blob: b1f30b19430060e4a7bed750f0ac5f4e84699f3c [file] [log] [blame]
Thomas Gleixnerc942fdd2019-05-27 08:55:06 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Peer Chen4689ced2005-07-29 15:33:58 -04002/*
Peer Chen4689ced2005-07-29 15:33:58 -04003
Jeff Garzikf3b197a2006-05-26 21:39:03 -04004
Peer Chen4689ced2005-07-29 15:33:58 -04005*/
6
Joe Perchese02fb7a2010-01-28 20:59:27 +00007#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8
Peer Chen4689ced2005-07-29 15:33:58 -04009#define DRV_NAME "uli526x"
10#define DRV_VERSION "0.9.3"
11#define DRV_RELDATE "2005-7-29"
12
13#include <linux/module.h>
14
15#include <linux/kernel.h>
16#include <linux/string.h>
17#include <linux/timer.h>
Peer Chen4689ced2005-07-29 15:33:58 -040018#include <linux/errno.h>
19#include <linux/ioport.h>
Peer Chen4689ced2005-07-29 15:33:58 -040020#include <linux/interrupt.h>
21#include <linux/pci.h>
22#include <linux/init.h>
23#include <linux/netdevice.h>
24#include <linux/etherdevice.h>
25#include <linux/ethtool.h>
26#include <linux/skbuff.h>
27#include <linux/delay.h>
28#include <linux/spinlock.h>
viro@ftp.linux.org.uk6cafa992005-09-05 03:26:03 +010029#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Peer Chen4689ced2005-07-29 15:33:58 -040031
32#include <asm/processor.h>
Peer Chen4689ced2005-07-29 15:33:58 -040033#include <asm/io.h>
34#include <asm/dma.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080035#include <linux/uaccess.h>
Peer Chen4689ced2005-07-29 15:33:58 -040036
Francois Romieu3acf4b52012-03-10 11:50:03 +010037#define uw32(reg, val) iowrite32(val, ioaddr + (reg))
38#define ur32(reg) ioread32(ioaddr + (reg))
Peer Chen4689ced2005-07-29 15:33:58 -040039
40/* Board/System/Debug information/definition ---------------- */
41#define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
42#define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
43
44#define ULI526X_IO_SIZE 0x100
45#define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
46#define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
47#define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
48#define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
49#define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
50#define TX_BUF_ALLOC 0x600
51#define RX_ALLOC_SIZE 0x620
52#define ULI526X_RESET 1
53#define CR0_DEFAULT 0
Peer Chen945a7872005-08-20 01:10:06 -040054#define CR6_DEFAULT 0x22200000
Peer Chen4689ced2005-07-29 15:33:58 -040055#define CR7_DEFAULT 0x180c1
56#define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
57#define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
58#define MAX_PACKET_SIZE 1514
59#define ULI5261_MAX_MULTICAST 14
60#define RX_COPY_SIZE 100
61#define MAX_CHECK_PACKET 0x8000
62
63#define ULI526X_10MHF 0
64#define ULI526X_100MHF 1
65#define ULI526X_10MFD 4
66#define ULI526X_100MFD 5
67#define ULI526X_AUTO 8
68
69#define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
70#define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
71#define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
72#define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
73#define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
74#define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
75
76#define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
77#define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
78#define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
79
Joe Perchese02fb7a2010-01-28 20:59:27 +000080#define ULI526X_DBUG(dbug_now, msg, value) \
81do { \
82 if (uli526x_debug || (dbug_now)) \
83 pr_err("%s %lx\n", (msg), (long) (value)); \
84} while (0)
Peer Chen4689ced2005-07-29 15:33:58 -040085
Joe Perchese02fb7a2010-01-28 20:59:27 +000086#define SHOW_MEDIA_TYPE(mode) \
87 pr_err("Change Speed to %sMhz %s duplex\n", \
88 mode & 1 ? "100" : "10", \
89 mode & 4 ? "full" : "half");
Peer Chen4689ced2005-07-29 15:33:58 -040090
91
92/* CR9 definition: SROM/MII */
93#define CR9_SROM_READ 0x4800
94#define CR9_SRCS 0x1
95#define CR9_SRCLK 0x2
96#define CR9_CRDOUT 0x8
97#define SROM_DATA_0 0x0
98#define SROM_DATA_1 0x4
99#define PHY_DATA_1 0x20000
100#define PHY_DATA_0 0x00000
101#define MDCLKH 0x10000
102
103#define PHY_POWER_DOWN 0x800
104
105#define SROM_V41_CODE 0x14
106
Peer Chen4689ced2005-07-29 15:33:58 -0400107/* Structure/enum declaration ------------------------------- */
108struct tx_desc {
Al Viroc559a5b2007-08-23 00:43:22 -0400109 __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
Peer Chen4689ced2005-07-29 15:33:58 -0400110 char *tx_buf_ptr; /* Data for us */
111 struct tx_desc *next_tx_desc;
112} __attribute__(( aligned(32) ));
113
114struct rx_desc {
Al Viroc559a5b2007-08-23 00:43:22 -0400115 __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
Peer Chen4689ced2005-07-29 15:33:58 -0400116 struct sk_buff *rx_skb_ptr; /* Data for us */
117 struct rx_desc *next_rx_desc;
118} __attribute__(( aligned(32) ));
119
120struct uli526x_board_info {
Francois Romieu3acf4b52012-03-10 11:50:03 +0100121 struct uli_phy_ops {
122 void (*write)(struct uli526x_board_info *, u8, u8, u16);
123 u16 (*read)(struct uli526x_board_info *, u8, u8);
124 } phy;
Peer Chen945a7872005-08-20 01:10:06 -0400125 struct net_device *next_dev; /* next device */
Peer Chen4689ced2005-07-29 15:33:58 -0400126 struct pci_dev *pdev; /* PCI device */
127 spinlock_t lock;
128
Francois Romieu3acf4b52012-03-10 11:50:03 +0100129 void __iomem *ioaddr; /* I/O base address */
Peer Chen4689ced2005-07-29 15:33:58 -0400130 u32 cr0_data;
131 u32 cr5_data;
132 u32 cr6_data;
133 u32 cr7_data;
134 u32 cr15_data;
135
136 /* pointer for memory physical address */
137 dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
138 dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
139 dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
140 dma_addr_t first_tx_desc_dma;
141 dma_addr_t first_rx_desc_dma;
142
143 /* descriptor pointer */
144 unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
145 unsigned char *buf_pool_start; /* Tx buffer pool align dword */
146 unsigned char *desc_pool_ptr; /* descriptor pool memory */
147 struct tx_desc *first_tx_desc;
148 struct tx_desc *tx_insert_ptr;
149 struct tx_desc *tx_remove_ptr;
150 struct rx_desc *first_rx_desc;
151 struct rx_desc *rx_insert_ptr;
152 struct rx_desc *rx_ready_ptr; /* packet come pointer */
153 unsigned long tx_packet_cnt; /* transmitted packet count */
154 unsigned long rx_avail_cnt; /* available rx descriptor count */
155 unsigned long interval_rx_cnt; /* rx packet count a callback time */
156
157 u16 dbug_cnt;
158 u16 NIC_capability; /* NIC media capability */
159 u16 PHY_reg4; /* Saved Phyxcer register 4 value */
160
161 u8 media_mode; /* user specify media mode */
162 u8 op_mode; /* real work media mode */
163 u8 phy_addr;
164 u8 link_failed; /* Ever link failed */
165 u8 wait_reset; /* Hardware failed, need to reset */
166 struct timer_list timer;
167
Peer Chen4689ced2005-07-29 15:33:58 -0400168 /* Driver defined statistic counter */
169 unsigned long tx_fifo_underrun;
170 unsigned long tx_loss_carrier;
171 unsigned long tx_no_carrier;
172 unsigned long tx_late_collision;
173 unsigned long tx_excessive_collision;
174 unsigned long tx_jabber_timeout;
175 unsigned long reset_count;
176 unsigned long reset_cr8;
177 unsigned long reset_fatal;
178 unsigned long reset_TXtimeout;
179
180 /* NIC SROM data */
181 unsigned char srom[128];
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400182 u8 init;
Peer Chen4689ced2005-07-29 15:33:58 -0400183};
184
185enum uli526x_offsets {
186 DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
187 DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
188 DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
189 DCR15 = 0x78
190};
191
192enum uli526x_CR6_bits {
193 CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
194 CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
195 CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
196};
197
198/* Global variable declaration ----------------------------- */
Bill Pemberton779c1a82012-12-03 09:23:41 -0500199static int printed_version;
200static const char version[] =
Joe Perches1c3319f2011-05-09 09:45:23 +0000201 "ULi M5261/M5263 net driver, version " DRV_VERSION " (" DRV_RELDATE ")";
Peer Chen4689ced2005-07-29 15:33:58 -0400202
203static int uli526x_debug;
204static unsigned char uli526x_media_mode = ULI526X_AUTO;
205static u32 uli526x_cr6_user_set;
206
207/* For module input parameter */
208static int debug;
209static u32 cr6set;
Andrew Morton99bb2572006-02-03 01:45:20 -0800210static int mode = 8;
Peer Chen4689ced2005-07-29 15:33:58 -0400211
212/* function declaration ------------------------------------- */
Peer Chen945a7872005-08-20 01:10:06 -0400213static int uli526x_open(struct net_device *);
Stephen Hemmingerad0964632009-08-31 19:50:53 +0000214static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
215 struct net_device *);
Peer Chen945a7872005-08-20 01:10:06 -0400216static int uli526x_stop(struct net_device *);
Peer Chen945a7872005-08-20 01:10:06 -0400217static void uli526x_set_filter_mode(struct net_device *);
Jeff Garzik7282d492006-09-13 14:30:00 -0400218static const struct ethtool_ops netdev_ethtool_ops;
Francois Romieu3acf4b52012-03-10 11:50:03 +0100219static u16 read_srom_word(struct uli526x_board_info *, int);
David Howells7d12e782006-10-05 14:55:46 +0100220static irqreturn_t uli526x_interrupt(int, void *);
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400221#ifdef CONFIG_NET_POLL_CONTROLLER
222static void uli526x_poll(struct net_device *dev);
223#endif
Francois Romieu3acf4b52012-03-10 11:50:03 +0100224static void uli526x_descriptor_init(struct net_device *, void __iomem *);
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +0000225static void allocate_rx_buffer(struct net_device *);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100226static void update_cr6(u32, void __iomem *);
Peer Chen945a7872005-08-20 01:10:06 -0400227static void send_filter_frame(struct net_device *, int);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100228static u16 phy_readby_cr9(struct uli526x_board_info *, u8, u8);
229static u16 phy_readby_cr10(struct uli526x_board_info *, u8, u8);
230static void phy_writeby_cr9(struct uli526x_board_info *, u8, u8, u16);
231static void phy_writeby_cr10(struct uli526x_board_info *, u8, u8, u16);
232static void phy_write_1bit(struct uli526x_board_info *db, u32);
233static u16 phy_read_1bit(struct uli526x_board_info *db);
Peer Chen4689ced2005-07-29 15:33:58 -0400234static u8 uli526x_sense_speed(struct uli526x_board_info *);
235static void uli526x_process_mode(struct uli526x_board_info *);
Kees Cooka8c22a22017-10-16 17:29:05 -0700236static void uli526x_timer(struct timer_list *t);
Peer Chen945a7872005-08-20 01:10:06 -0400237static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
238static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
Peer Chen4689ced2005-07-29 15:33:58 -0400239static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
Peer Chen945a7872005-08-20 01:10:06 -0400240static void uli526x_dynamic_reset(struct net_device *);
Peer Chen4689ced2005-07-29 15:33:58 -0400241static void uli526x_free_rxbuffer(struct uli526x_board_info *);
Peer Chen945a7872005-08-20 01:10:06 -0400242static void uli526x_init(struct net_device *);
Peer Chen4689ced2005-07-29 15:33:58 -0400243static void uli526x_set_phyxcer(struct uli526x_board_info *);
244
Francois Romieu3acf4b52012-03-10 11:50:03 +0100245static void srom_clk_write(struct uli526x_board_info *db, u32 data)
246{
247 void __iomem *ioaddr = db->ioaddr;
248
249 uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
250 udelay(5);
251 uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
252 udelay(5);
253 uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
254 udelay(5);
255}
256
Peer Chen945a7872005-08-20 01:10:06 -0400257/* ULI526X network board routine ---------------------------- */
Peer Chen4689ced2005-07-29 15:33:58 -0400258
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800259static const struct net_device_ops netdev_ops = {
260 .ndo_open = uli526x_open,
261 .ndo_stop = uli526x_stop,
262 .ndo_start_xmit = uli526x_start_xmit,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000263 .ndo_set_rx_mode = uli526x_set_filter_mode,
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800264 .ndo_set_mac_address = eth_mac_addr,
265 .ndo_validate_addr = eth_validate_addr,
266#ifdef CONFIG_NET_POLL_CONTROLLER
267 .ndo_poll_controller = uli526x_poll,
268#endif
269};
270
Peer Chen4689ced2005-07-29 15:33:58 -0400271/*
Peer Chen945a7872005-08-20 01:10:06 -0400272 * Search ULI526X board, allocate space and register it
Peer Chen4689ced2005-07-29 15:33:58 -0400273 */
274
Bill Pemberton779c1a82012-12-03 09:23:41 -0500275static int uli526x_init_one(struct pci_dev *pdev,
276 const struct pci_device_id *ent)
Peer Chen4689ced2005-07-29 15:33:58 -0400277{
278 struct uli526x_board_info *db; /* board information structure */
279 struct net_device *dev;
Francois Romieu3acf4b52012-03-10 11:50:03 +0100280 void __iomem *ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -0400281 int i, err;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400282
Peer Chen4689ced2005-07-29 15:33:58 -0400283 ULI526X_DBUG(0, "uli526x_init_one()", 0);
284
285 if (!printed_version++)
Joe Perches1c3319f2011-05-09 09:45:23 +0000286 pr_info("%s\n", version);
Peer Chen4689ced2005-07-29 15:33:58 -0400287
288 /* Init network device */
289 dev = alloc_etherdev(sizeof(*db));
290 if (dev == NULL)
291 return -ENOMEM;
Peer Chen4689ced2005-07-29 15:33:58 -0400292 SET_NETDEV_DEV(dev, &pdev->dev);
293
Yang Hongyang284901a2009-04-06 19:01:15 -0700294 if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
Joe Perches163ef0b2011-05-09 09:45:21 +0000295 pr_warn("32-bit PCI DMA not available\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400296 err = -ENODEV;
297 goto err_out_free;
298 }
299
300 /* Enable Master/IO access, Disable memory access */
301 err = pci_enable_device(pdev);
302 if (err)
303 goto err_out_free;
304
305 if (!pci_resource_start(pdev, 0)) {
Joe Perchese02fb7a2010-01-28 20:59:27 +0000306 pr_err("I/O base is zero\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400307 err = -ENODEV;
308 goto err_out_disable;
309 }
310
311 if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
Joe Perchese02fb7a2010-01-28 20:59:27 +0000312 pr_err("Allocated I/O size too small\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400313 err = -ENODEV;
314 goto err_out_disable;
315 }
316
Francois Romieu5e58deb2012-03-10 11:15:15 +0100317 err = pci_request_regions(pdev, DRV_NAME);
318 if (err < 0) {
Joe Perchese02fb7a2010-01-28 20:59:27 +0000319 pr_err("Failed to request PCI regions\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400320 goto err_out_disable;
321 }
322
Peer Chen4689ced2005-07-29 15:33:58 -0400323 /* Init system & device */
324 db = netdev_priv(dev);
325
326 /* Allocate Tx/Rx descriptor memory */
Francois Romieu5e58deb2012-03-10 11:15:15 +0100327 err = -ENOMEM;
328
Peer Chen4689ced2005-07-29 15:33:58 -0400329 db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
Francois Romieu5e58deb2012-03-10 11:15:15 +0100330 if (!db->desc_pool_ptr)
331 goto err_out_release;
332
Peer Chen4689ced2005-07-29 15:33:58 -0400333 db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
Francois Romieu5e58deb2012-03-10 11:15:15 +0100334 if (!db->buf_pool_ptr)
335 goto err_out_free_tx_desc;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400336
Peer Chen4689ced2005-07-29 15:33:58 -0400337 db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
338 db->first_tx_desc_dma = db->desc_pool_dma_ptr;
339 db->buf_pool_start = db->buf_pool_ptr;
340 db->buf_pool_dma_start = db->buf_pool_dma_ptr;
341
Francois Romieu3acf4b52012-03-10 11:50:03 +0100342 switch (ent->driver_data) {
343 case PCI_ULI5263_ID:
344 db->phy.write = phy_writeby_cr10;
345 db->phy.read = phy_readby_cr10;
346 break;
347 default:
348 db->phy.write = phy_writeby_cr9;
349 db->phy.read = phy_readby_cr9;
350 break;
351 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400352
Francois Romieu3acf4b52012-03-10 11:50:03 +0100353 /* IO region. */
354 ioaddr = pci_iomap(pdev, 0, 0);
355 if (!ioaddr)
356 goto err_out_free_tx_buf;
357
358 db->ioaddr = ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -0400359 db->pdev = pdev;
360 db->init = 1;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400361
Peer Chen4689ced2005-07-29 15:33:58 -0400362 pci_set_drvdata(pdev, dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400363
Peer Chen4689ced2005-07-29 15:33:58 -0400364 /* Register some necessary functions */
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800365 dev->netdev_ops = &netdev_ops;
Peer Chen4689ced2005-07-29 15:33:58 -0400366 dev->ethtool_ops = &netdev_ethtool_ops;
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800367
Peer Chen4689ced2005-07-29 15:33:58 -0400368 spin_lock_init(&db->lock);
369
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400370
Peer Chen4689ced2005-07-29 15:33:58 -0400371 /* read 64 word srom data */
372 for (i = 0; i < 64; i++)
Francois Romieu3acf4b52012-03-10 11:50:03 +0100373 ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db, i));
Peer Chen4689ced2005-07-29 15:33:58 -0400374
375 /* Set Node address */
Peer Chen945a7872005-08-20 01:10:06 -0400376 if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
Peer Chen4689ced2005-07-29 15:33:58 -0400377 {
Francois Romieu3acf4b52012-03-10 11:50:03 +0100378 uw32(DCR0, 0x10000); //Diagnosis mode
379 uw32(DCR13, 0x1c0); //Reset dianostic pointer port
380 uw32(DCR14, 0); //Clear reset port
381 uw32(DCR14, 0x10); //Reset ID Table pointer
382 uw32(DCR14, 0); //Clear reset port
383 uw32(DCR13, 0); //Clear CR13
384 uw32(DCR13, 0x1b0); //Select ID Table access port
Peer Chen4689ced2005-07-29 15:33:58 -0400385 //Read MAC address from CR14
386 for (i = 0; i < 6; i++)
Francois Romieu3acf4b52012-03-10 11:50:03 +0100387 dev->dev_addr[i] = ur32(DCR14);
Peer Chen4689ced2005-07-29 15:33:58 -0400388 //Read end
Francois Romieu3acf4b52012-03-10 11:50:03 +0100389 uw32(DCR13, 0); //Clear CR13
390 uw32(DCR0, 0); //Clear CR0
Peer Chen4689ced2005-07-29 15:33:58 -0400391 udelay(10);
392 }
393 else /*Exist SROM*/
394 {
395 for (i = 0; i < 6; i++)
396 dev->dev_addr[i] = db->srom[20 + i];
397 }
398 err = register_netdev (dev);
399 if (err)
Francois Romieu3acf4b52012-03-10 11:50:03 +0100400 goto err_out_unmap;
Peer Chen4689ced2005-07-29 15:33:58 -0400401
Joe Perches163ef0b2011-05-09 09:45:21 +0000402 netdev_info(dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
403 ent->driver_data >> 16, pci_name(pdev),
Francois Romieu3acf4b52012-03-10 11:50:03 +0100404 dev->dev_addr, pdev->irq);
Peer Chen4689ced2005-07-29 15:33:58 -0400405
406 pci_set_master(pdev);
407
408 return 0;
409
Francois Romieu3acf4b52012-03-10 11:50:03 +0100410err_out_unmap:
411 pci_iounmap(pdev, db->ioaddr);
Francois Romieu5e58deb2012-03-10 11:15:15 +0100412err_out_free_tx_buf:
413 pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
414 db->buf_pool_ptr, db->buf_pool_dma_ptr);
415err_out_free_tx_desc:
416 pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
417 db->desc_pool_ptr, db->desc_pool_dma_ptr);
418err_out_release:
Peer Chen4689ced2005-07-29 15:33:58 -0400419 pci_release_regions(pdev);
420err_out_disable:
421 pci_disable_device(pdev);
422err_out_free:
Peer Chen4689ced2005-07-29 15:33:58 -0400423 free_netdev(dev);
424
425 return err;
426}
427
428
Bill Pemberton779c1a82012-12-03 09:23:41 -0500429static void uli526x_remove_one(struct pci_dev *pdev)
Peer Chen4689ced2005-07-29 15:33:58 -0400430{
431 struct net_device *dev = pci_get_drvdata(pdev);
432 struct uli526x_board_info *db = netdev_priv(dev);
433
Francois Romieu5e58deb2012-03-10 11:15:15 +0100434 unregister_netdev(dev);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100435 pci_iounmap(pdev, db->ioaddr);
Peer Chen945a7872005-08-20 01:10:06 -0400436 pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
437 DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
438 db->desc_pool_dma_ptr);
439 pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
440 db->buf_pool_ptr, db->buf_pool_dma_ptr);
Peer Chen945a7872005-08-20 01:10:06 -0400441 pci_release_regions(pdev);
Peer Chen945a7872005-08-20 01:10:06 -0400442 pci_disable_device(pdev);
Francois Romieu5e58deb2012-03-10 11:15:15 +0100443 free_netdev(dev);
Peer Chen4689ced2005-07-29 15:33:58 -0400444}
445
446
447/*
448 * Open the interface.
Peer Chen945a7872005-08-20 01:10:06 -0400449 * The interface is opened whenever "ifconfig" activates it.
Peer Chen4689ced2005-07-29 15:33:58 -0400450 */
451
Peer Chen945a7872005-08-20 01:10:06 -0400452static int uli526x_open(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400453{
454 int ret;
455 struct uli526x_board_info *db = netdev_priv(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400456
Peer Chen4689ced2005-07-29 15:33:58 -0400457 ULI526X_DBUG(0, "uli526x_open", 0);
458
Peer Chen4689ced2005-07-29 15:33:58 -0400459 /* system variable init */
460 db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
Peer Chen4689ced2005-07-29 15:33:58 -0400461 db->tx_packet_cnt = 0;
462 db->rx_avail_cnt = 0;
463 db->link_failed = 1;
464 netif_carrier_off(dev);
465 db->wait_reset = 0;
466
467 db->NIC_capability = 0xf; /* All capability*/
468 db->PHY_reg4 = 0x1e0;
469
470 /* CR6 operation mode decision */
471 db->cr6_data |= ULI526X_TXTH_256;
472 db->cr0_data = CR0_DEFAULT;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400473
Peer Chen945a7872005-08-20 01:10:06 -0400474 /* Initialize ULI526X board */
Peer Chen4689ced2005-07-29 15:33:58 -0400475 uli526x_init(dev);
476
Francois Romieu3acf4b52012-03-10 11:50:03 +0100477 ret = request_irq(db->pdev->irq, uli526x_interrupt, IRQF_SHARED,
478 dev->name, dev);
Anton Vorontsovafd8e392008-04-29 19:53:13 +0400479 if (ret)
480 return ret;
481
Peer Chen4689ced2005-07-29 15:33:58 -0400482 /* Active System Interface */
483 netif_wake_queue(dev);
484
485 /* set and active a timer process */
Kees Cooka8c22a22017-10-16 17:29:05 -0700486 timer_setup(&db->timer, uli526x_timer, 0);
Peer Chen4689ced2005-07-29 15:33:58 -0400487 db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
Peer Chen4689ced2005-07-29 15:33:58 -0400488 add_timer(&db->timer);
489
490 return 0;
491}
492
493
Peer Chen945a7872005-08-20 01:10:06 -0400494/* Initialize ULI526X board
Peer Chen4689ced2005-07-29 15:33:58 -0400495 * Reset ULI526X board
Peer Chen945a7872005-08-20 01:10:06 -0400496 * Initialize TX/Rx descriptor chain structure
Peer Chen4689ced2005-07-29 15:33:58 -0400497 * Send the set-up frame
498 * Enable Tx/Rx machine
499 */
500
Peer Chen945a7872005-08-20 01:10:06 -0400501static void uli526x_init(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400502{
503 struct uli526x_board_info *db = netdev_priv(dev);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100504 struct uli_phy_ops *phy = &db->phy;
505 void __iomem *ioaddr = db->ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -0400506 u8 phy_tmp;
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700507 u8 timeout;
Peer Chen4689ced2005-07-29 15:33:58 -0400508 u16 phy_reg_reset;
509
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700510
Peer Chen4689ced2005-07-29 15:33:58 -0400511 ULI526X_DBUG(0, "uli526x_init()", 0);
512
513 /* Reset M526x MAC controller */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100514 uw32(DCR0, ULI526X_RESET); /* RESET MAC */
Peer Chen4689ced2005-07-29 15:33:58 -0400515 udelay(100);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100516 uw32(DCR0, db->cr0_data);
Peer Chen4689ced2005-07-29 15:33:58 -0400517 udelay(5);
518
519 /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
520 db->phy_addr = 1;
Francois Romieu3acf4b52012-03-10 11:50:03 +0100521 for (phy_tmp = 0; phy_tmp < 32; phy_tmp++) {
522 u16 phy_value;
523
524 phy_value = phy->read(db, phy_tmp, 3); //peer add
525 if (phy_value != 0xffff && phy_value != 0) {
Peer Chen4689ced2005-07-29 15:33:58 -0400526 db->phy_addr = phy_tmp;
527 break;
528 }
529 }
Francois Romieu3acf4b52012-03-10 11:50:03 +0100530
531 if (phy_tmp == 32)
Joe Perches163ef0b2011-05-09 09:45:21 +0000532 pr_warn("Can not find the phy address!!!\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400533 /* Parser SROM and media mode */
534 db->media_mode = uli526x_media_mode;
535
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700536 /* phyxcer capability setting */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100537 phy_reg_reset = phy->read(db, db->phy_addr, 0);
Peer Chen4689ced2005-07-29 15:33:58 -0400538 phy_reg_reset = (phy_reg_reset | 0x8000);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100539 phy->write(db, db->phy_addr, 0, phy_reg_reset);
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700540
541 /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
542 * functions") or phy data sheet for details on phy reset
543 */
Peer Chen4689ced2005-07-29 15:33:58 -0400544 udelay(500);
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700545 timeout = 10;
Francois Romieu3acf4b52012-03-10 11:50:03 +0100546 while (timeout-- && phy->read(db, db->phy_addr, 0) & 0x8000)
547 udelay(100);
Peer Chen4689ced2005-07-29 15:33:58 -0400548
549 /* Process Phyxcer Media Mode */
550 uli526x_set_phyxcer(db);
551
552 /* Media Mode Process */
553 if ( !(db->media_mode & ULI526X_AUTO) )
Francois Romieu3acf4b52012-03-10 11:50:03 +0100554 db->op_mode = db->media_mode; /* Force Mode */
Peer Chen4689ced2005-07-29 15:33:58 -0400555
Joe Perchesdbedd442015-03-06 20:49:12 -0800556 /* Initialize Transmit/Receive descriptor and CR3/4 */
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +0000557 uli526x_descriptor_init(dev, ioaddr);
Peer Chen4689ced2005-07-29 15:33:58 -0400558
559 /* Init CR6 to program M526X operation */
560 update_cr6(db->cr6_data, ioaddr);
561
562 /* Send setup frame */
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000563 send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
Peer Chen4689ced2005-07-29 15:33:58 -0400564
565 /* Init CR7, interrupt active bit */
566 db->cr7_data = CR7_DEFAULT;
Francois Romieu3acf4b52012-03-10 11:50:03 +0100567 uw32(DCR7, db->cr7_data);
Peer Chen4689ced2005-07-29 15:33:58 -0400568
569 /* Init CR15, Tx jabber and Rx watchdog timer */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100570 uw32(DCR15, db->cr15_data);
Peer Chen4689ced2005-07-29 15:33:58 -0400571
572 /* Enable ULI526X Tx/Rx function */
573 db->cr6_data |= CR6_RXSC | CR6_TXSC;
574 update_cr6(db->cr6_data, ioaddr);
575}
576
577
578/*
579 * Hardware start transmission.
580 * Send a packet to media from the upper layer.
581 */
582
Stephen Hemmingerad0964632009-08-31 19:50:53 +0000583static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
584 struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400585{
586 struct uli526x_board_info *db = netdev_priv(dev);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100587 void __iomem *ioaddr = db->ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -0400588 struct tx_desc *txptr;
589 unsigned long flags;
590
591 ULI526X_DBUG(0, "uli526x_start_xmit", 0);
592
593 /* Resource flag check */
594 netif_stop_queue(dev);
595
596 /* Too large packet check */
597 if (skb->len > MAX_PACKET_SIZE) {
Joe Perches163ef0b2011-05-09 09:45:21 +0000598 netdev_err(dev, "big packet = %d\n", (u16)skb->len);
Eric W. Biederman290a79d2014-03-15 17:05:27 -0700599 dev_kfree_skb_any(skb);
Patrick McHardy6ed10652009-06-23 06:03:08 +0000600 return NETDEV_TX_OK;
Peer Chen4689ced2005-07-29 15:33:58 -0400601 }
602
603 spin_lock_irqsave(&db->lock, flags);
604
605 /* No Tx resource check, it never happen nromally */
606 if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
607 spin_unlock_irqrestore(&db->lock, flags);
Joe Perches163ef0b2011-05-09 09:45:21 +0000608 netdev_err(dev, "No Tx resource %ld\n", db->tx_packet_cnt);
Patrick McHardy5b548142009-06-12 06:22:29 +0000609 return NETDEV_TX_BUSY;
Peer Chen4689ced2005-07-29 15:33:58 -0400610 }
611
612 /* Disable NIC interrupt */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100613 uw32(DCR7, 0);
Peer Chen4689ced2005-07-29 15:33:58 -0400614
615 /* transmit this packet */
616 txptr = db->tx_insert_ptr;
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -0300617 skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
Peer Chen4689ced2005-07-29 15:33:58 -0400618 txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
619
620 /* Point to next transmit free descriptor */
621 db->tx_insert_ptr = txptr->next_tx_desc;
622
623 /* Transmit Packet Process */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100624 if (db->tx_packet_cnt < TX_DESC_CNT) {
Peer Chen4689ced2005-07-29 15:33:58 -0400625 txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
626 db->tx_packet_cnt++; /* Ready to send */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100627 uw32(DCR1, 0x1); /* Issue Tx polling */
Florian Westphal860e9532016-05-03 16:33:13 +0200628 netif_trans_update(dev); /* saved time stamp */
Peer Chen4689ced2005-07-29 15:33:58 -0400629 }
630
631 /* Tx resource check */
632 if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
633 netif_wake_queue(dev);
634
635 /* Restore CR7 to enable interrupt */
636 spin_unlock_irqrestore(&db->lock, flags);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100637 uw32(DCR7, db->cr7_data);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400638
Peer Chen4689ced2005-07-29 15:33:58 -0400639 /* free this SKB */
Eric W. Biederman290a79d2014-03-15 17:05:27 -0700640 dev_consume_skb_any(skb);
Peer Chen4689ced2005-07-29 15:33:58 -0400641
Patrick McHardy6ed10652009-06-23 06:03:08 +0000642 return NETDEV_TX_OK;
Peer Chen4689ced2005-07-29 15:33:58 -0400643}
644
645
646/*
647 * Stop the interface.
648 * The interface is stopped when it is brought.
649 */
650
Peer Chen945a7872005-08-20 01:10:06 -0400651static int uli526x_stop(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400652{
653 struct uli526x_board_info *db = netdev_priv(dev);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100654 void __iomem *ioaddr = db->ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -0400655
656 /* disable system */
657 netif_stop_queue(dev);
658
659 /* deleted timer */
660 del_timer_sync(&db->timer);
661
662 /* Reset & stop ULI526X board */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100663 uw32(DCR0, ULI526X_RESET);
Peer Chen4689ced2005-07-29 15:33:58 -0400664 udelay(5);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100665 db->phy.write(db, db->phy_addr, 0, 0x8000);
Peer Chen4689ced2005-07-29 15:33:58 -0400666
667 /* free interrupt */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100668 free_irq(db->pdev->irq, dev);
Peer Chen4689ced2005-07-29 15:33:58 -0400669
670 /* free allocated rx buffer */
671 uli526x_free_rxbuffer(db);
672
Peer Chen4689ced2005-07-29 15:33:58 -0400673 return 0;
674}
675
676
677/*
678 * M5261/M5263 insterrupt handler
679 * receive the packet to upper layer, free the transmitted packet
680 */
681
David Howells7d12e782006-10-05 14:55:46 +0100682static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
Peer Chen4689ced2005-07-29 15:33:58 -0400683{
Peer Chen945a7872005-08-20 01:10:06 -0400684 struct net_device *dev = dev_id;
Peer Chen4689ced2005-07-29 15:33:58 -0400685 struct uli526x_board_info *db = netdev_priv(dev);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100686 void __iomem *ioaddr = db->ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -0400687 unsigned long flags;
688
Peer Chen4689ced2005-07-29 15:33:58 -0400689 spin_lock_irqsave(&db->lock, flags);
Francois Romieu3acf4b52012-03-10 11:50:03 +0100690 uw32(DCR7, 0);
Peer Chen4689ced2005-07-29 15:33:58 -0400691
692 /* Got ULI526X status */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100693 db->cr5_data = ur32(DCR5);
694 uw32(DCR5, db->cr5_data);
Peer Chen4689ced2005-07-29 15:33:58 -0400695 if ( !(db->cr5_data & 0x180c1) ) {
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400696 /* Restore CR7 to enable interrupt mask */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100697 uw32(DCR7, db->cr7_data);
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400698 spin_unlock_irqrestore(&db->lock, flags);
Peer Chen4689ced2005-07-29 15:33:58 -0400699 return IRQ_HANDLED;
700 }
701
Peer Chen4689ced2005-07-29 15:33:58 -0400702 /* Check system status */
703 if (db->cr5_data & 0x2000) {
704 /* system bus error happen */
705 ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
706 db->reset_fatal++;
707 db->wait_reset = 1; /* Need to RESET */
708 spin_unlock_irqrestore(&db->lock, flags);
709 return IRQ_HANDLED;
710 }
711
712 /* Received the coming packet */
713 if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
714 uli526x_rx_packet(dev, db);
715
716 /* reallocate rx descriptor buffer */
717 if (db->rx_avail_cnt<RX_DESC_CNT)
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +0000718 allocate_rx_buffer(dev);
Peer Chen4689ced2005-07-29 15:33:58 -0400719
720 /* Free the transmitted descriptor */
721 if ( db->cr5_data & 0x01)
722 uli526x_free_tx_pkt(dev, db);
723
724 /* Restore CR7 to enable interrupt mask */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100725 uw32(DCR7, db->cr7_data);
Peer Chen4689ced2005-07-29 15:33:58 -0400726
727 spin_unlock_irqrestore(&db->lock, flags);
728 return IRQ_HANDLED;
729}
730
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400731#ifdef CONFIG_NET_POLL_CONTROLLER
732static void uli526x_poll(struct net_device *dev)
733{
Francois Romieu3acf4b52012-03-10 11:50:03 +0100734 struct uli526x_board_info *db = netdev_priv(dev);
735
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400736 /* ISR grabs the irqsave lock, so this should be safe */
Francois Romieu3acf4b52012-03-10 11:50:03 +0100737 uli526x_interrupt(db->pdev->irq, dev);
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400738}
739#endif
Peer Chen4689ced2005-07-29 15:33:58 -0400740
741/*
742 * Free TX resource after TX complete
743 */
744
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800745static void uli526x_free_tx_pkt(struct net_device *dev,
746 struct uli526x_board_info * db)
Peer Chen4689ced2005-07-29 15:33:58 -0400747{
748 struct tx_desc *txptr;
Peer Chen4689ced2005-07-29 15:33:58 -0400749 u32 tdes0;
750
751 txptr = db->tx_remove_ptr;
752 while(db->tx_packet_cnt) {
753 tdes0 = le32_to_cpu(txptr->tdes0);
Peer Chen4689ced2005-07-29 15:33:58 -0400754 if (tdes0 & 0x80000000)
755 break;
756
757 /* A packet sent completed */
758 db->tx_packet_cnt--;
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800759 dev->stats.tx_packets++;
Peer Chen4689ced2005-07-29 15:33:58 -0400760
761 /* Transmit statistic counter */
762 if ( tdes0 != 0x7fffffff ) {
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800763 dev->stats.collisions += (tdes0 >> 3) & 0xf;
764 dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
Peer Chen4689ced2005-07-29 15:33:58 -0400765 if (tdes0 & TDES0_ERR_MASK) {
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800766 dev->stats.tx_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400767 if (tdes0 & 0x0002) { /* UnderRun */
768 db->tx_fifo_underrun++;
769 if ( !(db->cr6_data & CR6_SFT) ) {
770 db->cr6_data = db->cr6_data | CR6_SFT;
771 update_cr6(db->cr6_data, db->ioaddr);
772 }
773 }
774 if (tdes0 & 0x0100)
775 db->tx_excessive_collision++;
776 if (tdes0 & 0x0200)
777 db->tx_late_collision++;
778 if (tdes0 & 0x0400)
779 db->tx_no_carrier++;
780 if (tdes0 & 0x0800)
781 db->tx_loss_carrier++;
782 if (tdes0 & 0x4000)
783 db->tx_jabber_timeout++;
784 }
785 }
786
787 txptr = txptr->next_tx_desc;
788 }/* End of while */
789
790 /* Update TX remove pointer to next */
791 db->tx_remove_ptr = txptr;
792
793 /* Resource available check */
794 if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
795 netif_wake_queue(dev); /* Active upper layer, send again */
796}
797
798
799/*
800 * Receive the come packet and pass to upper layer
801 */
802
Peer Chen945a7872005-08-20 01:10:06 -0400803static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
Peer Chen4689ced2005-07-29 15:33:58 -0400804{
805 struct rx_desc *rxptr;
806 struct sk_buff *skb;
807 int rxlen;
808 u32 rdes0;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400809
Peer Chen4689ced2005-07-29 15:33:58 -0400810 rxptr = db->rx_ready_ptr;
811
812 while(db->rx_avail_cnt) {
813 rdes0 = le32_to_cpu(rxptr->rdes0);
814 if (rdes0 & 0x80000000) /* packet owner check */
815 {
816 break;
817 }
818
819 db->rx_avail_cnt--;
820 db->interval_rx_cnt++;
821
822 pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
823 if ( (rdes0 & 0x300) != 0x300) {
824 /* A packet without First/Last flag */
825 /* reuse this SKB */
826 ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
827 uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
828 } else {
829 /* A packet with First/Last flag */
830 rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
831
832 /* error summary bit check */
833 if (rdes0 & 0x8000) {
834 /* This is a error packet */
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800835 dev->stats.rx_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400836 if (rdes0 & 1)
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800837 dev->stats.rx_fifo_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400838 if (rdes0 & 2)
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800839 dev->stats.rx_crc_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400840 if (rdes0 & 0x80)
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800841 dev->stats.rx_length_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400842 }
843
844 if ( !(rdes0 & 0x8000) ||
845 ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
Kyle McMartinac90a142009-03-27 17:23:32 +0000846 struct sk_buff *new_skb = NULL;
847
Peer Chen4689ced2005-07-29 15:33:58 -0400848 skb = rxptr->rx_skb_ptr;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400849
Peer Chen4689ced2005-07-29 15:33:58 -0400850 /* Good packet, send to upper layer */
851 /* Shorst packet used new SKB */
Kyle McMartinac90a142009-03-27 17:23:32 +0000852 if ((rxlen < RX_COPY_SIZE) &&
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +0000853 (((new_skb = netdev_alloc_skb(dev, rxlen + 2)) != NULL))) {
Kyle McMartinac90a142009-03-27 17:23:32 +0000854 skb = new_skb;
Peer Chen4689ced2005-07-29 15:33:58 -0400855 /* size less than COPY_SIZE, allocate a rxlen SKB */
Peer Chen4689ced2005-07-29 15:33:58 -0400856 skb_reserve(skb, 2); /* 16byte align */
Johannes Berg59ae1d12017-06-16 14:29:20 +0200857 skb_put_data(skb,
858 skb_tail_pointer(rxptr->rx_skb_ptr),
859 rxlen);
Peer Chen4689ced2005-07-29 15:33:58 -0400860 uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
Arnaldo Carvalho de Melo4c13eb62007-04-25 17:40:23 -0700861 } else
Peer Chen4689ced2005-07-29 15:33:58 -0400862 skb_put(skb, rxlen);
Arnaldo Carvalho de Melo4c13eb62007-04-25 17:40:23 -0700863
Peer Chen4689ced2005-07-29 15:33:58 -0400864 skb->protocol = eth_type_trans(skb, dev);
865 netif_rx(skb);
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800866 dev->stats.rx_packets++;
867 dev->stats.rx_bytes += rxlen;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400868
Peer Chen4689ced2005-07-29 15:33:58 -0400869 } else {
870 /* Reuse SKB buffer when the packet is error */
871 ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
872 uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
873 }
874 }
875
876 rxptr = rxptr->next_rx_desc;
877 }
878
879 db->rx_ready_ptr = rxptr;
880}
881
882
883/*
Peer Chen4689ced2005-07-29 15:33:58 -0400884 * Set ULI526X multicast address
885 */
886
Peer Chen945a7872005-08-20 01:10:06 -0400887static void uli526x_set_filter_mode(struct net_device * dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400888{
Wang Chen8f15ea42008-11-12 23:38:36 -0800889 struct uli526x_board_info *db = netdev_priv(dev);
Peer Chen4689ced2005-07-29 15:33:58 -0400890 unsigned long flags;
891
892 ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
893 spin_lock_irqsave(&db->lock, flags);
894
895 if (dev->flags & IFF_PROMISC) {
896 ULI526X_DBUG(0, "Enable PROM Mode", 0);
897 db->cr6_data |= CR6_PM | CR6_PBF;
898 update_cr6(db->cr6_data, db->ioaddr);
899 spin_unlock_irqrestore(&db->lock, flags);
900 return;
901 }
902
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000903 if (dev->flags & IFF_ALLMULTI ||
904 netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
905 ULI526X_DBUG(0, "Pass all multicast address",
906 netdev_mc_count(dev));
Peer Chen4689ced2005-07-29 15:33:58 -0400907 db->cr6_data &= ~(CR6_PM | CR6_PBF);
908 db->cr6_data |= CR6_PAM;
909 spin_unlock_irqrestore(&db->lock, flags);
910 return;
911 }
912
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000913 ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
914 send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
Peer Chen4689ced2005-07-29 15:33:58 -0400915 spin_unlock_irqrestore(&db->lock, flags);
916}
917
918static void
Philippe Reynes6711a872017-01-01 19:11:06 +0100919ULi_ethtool_get_link_ksettings(struct uli526x_board_info *db,
920 struct ethtool_link_ksettings *cmd)
Peer Chen4689ced2005-07-29 15:33:58 -0400921{
Philippe Reynes6711a872017-01-01 19:11:06 +0100922 u32 supported, advertising;
923
924 supported = (SUPPORTED_10baseT_Half |
Peer Chen945a7872005-08-20 01:10:06 -0400925 SUPPORTED_10baseT_Full |
926 SUPPORTED_100baseT_Half |
927 SUPPORTED_100baseT_Full |
928 SUPPORTED_Autoneg |
929 SUPPORTED_MII);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400930
Philippe Reynes6711a872017-01-01 19:11:06 +0100931 advertising = (ADVERTISED_10baseT_Half |
Peer Chen945a7872005-08-20 01:10:06 -0400932 ADVERTISED_10baseT_Full |
933 ADVERTISED_100baseT_Half |
934 ADVERTISED_100baseT_Full |
935 ADVERTISED_Autoneg |
936 ADVERTISED_MII);
Peer Chen4689ced2005-07-29 15:33:58 -0400937
Philippe Reynes6711a872017-01-01 19:11:06 +0100938 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
939 supported);
940 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
941 advertising);
Peer Chen4689ced2005-07-29 15:33:58 -0400942
Philippe Reynes6711a872017-01-01 19:11:06 +0100943 cmd->base.port = PORT_MII;
944 cmd->base.phy_address = db->phy_addr;
Peer Chen4689ced2005-07-29 15:33:58 -0400945
Philippe Reynes6711a872017-01-01 19:11:06 +0100946 cmd->base.speed = SPEED_10;
947 cmd->base.duplex = DUPLEX_HALF;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400948
Peer Chen4689ced2005-07-29 15:33:58 -0400949 if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
950 {
Philippe Reynes6711a872017-01-01 19:11:06 +0100951 cmd->base.speed = SPEED_100;
Peer Chen4689ced2005-07-29 15:33:58 -0400952 }
953 if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
954 {
Philippe Reynes6711a872017-01-01 19:11:06 +0100955 cmd->base.duplex = DUPLEX_FULL;
Peer Chen4689ced2005-07-29 15:33:58 -0400956 }
957 if(db->link_failed)
958 {
Philippe Reynes6711a872017-01-01 19:11:06 +0100959 cmd->base.speed = SPEED_UNKNOWN;
960 cmd->base.duplex = DUPLEX_UNKNOWN;
Peer Chen4689ced2005-07-29 15:33:58 -0400961 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400962
Peer Chen4689ced2005-07-29 15:33:58 -0400963 if (db->media_mode & ULI526X_AUTO)
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400964 {
Philippe Reynes6711a872017-01-01 19:11:06 +0100965 cmd->base.autoneg = AUTONEG_ENABLE;
Peer Chen4689ced2005-07-29 15:33:58 -0400966 }
Peer Chen4689ced2005-07-29 15:33:58 -0400967}
968
969static void netdev_get_drvinfo(struct net_device *dev,
970 struct ethtool_drvinfo *info)
971{
972 struct uli526x_board_info *np = netdev_priv(dev);
973
Rick Jones68aad782011-11-07 13:29:27 +0000974 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
975 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Francois Romieu3acf4b52012-03-10 11:50:03 +0100976 strlcpy(info->bus_info, pci_name(np->pdev), sizeof(info->bus_info));
Peer Chen4689ced2005-07-29 15:33:58 -0400977}
978
Philippe Reynes6711a872017-01-01 19:11:06 +0100979static int netdev_get_link_ksettings(struct net_device *dev,
980 struct ethtool_link_ksettings *cmd)
981{
Peer Chen4689ced2005-07-29 15:33:58 -0400982 struct uli526x_board_info *np = netdev_priv(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400983
Philippe Reynes6711a872017-01-01 19:11:06 +0100984 ULi_ethtool_get_link_ksettings(np, cmd);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400985
Peer Chen4689ced2005-07-29 15:33:58 -0400986 return 0;
987}
988
989static u32 netdev_get_link(struct net_device *dev) {
990 struct uli526x_board_info *np = netdev_priv(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400991
Peer Chen4689ced2005-07-29 15:33:58 -0400992 if(np->link_failed)
993 return 0;
994 else
995 return 1;
996}
997
998static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
999{
1000 wol->supported = WAKE_PHY | WAKE_MAGIC;
1001 wol->wolopts = 0;
1002}
1003
Jeff Garzik7282d492006-09-13 14:30:00 -04001004static const struct ethtool_ops netdev_ethtool_ops = {
Peer Chen4689ced2005-07-29 15:33:58 -04001005 .get_drvinfo = netdev_get_drvinfo,
Peer Chen4689ced2005-07-29 15:33:58 -04001006 .get_link = netdev_get_link,
1007 .get_wol = uli526x_get_wol,
Philippe Reynes6711a872017-01-01 19:11:06 +01001008 .get_link_ksettings = netdev_get_link_ksettings,
Peer Chen4689ced2005-07-29 15:33:58 -04001009};
1010
1011/*
1012 * A periodic timer routine
1013 * Dynamic media sense, allocate Rx buffer...
1014 */
1015
Kees Cooka8c22a22017-10-16 17:29:05 -07001016static void uli526x_timer(struct timer_list *t)
Peer Chen4689ced2005-07-29 15:33:58 -04001017{
Kees Cooka8c22a22017-10-16 17:29:05 -07001018 struct uli526x_board_info *db = from_timer(db, t, timer);
1019 struct net_device *dev = pci_get_drvdata(db->pdev);
Francois Romieu3acf4b52012-03-10 11:50:03 +01001020 struct uli_phy_ops *phy = &db->phy;
1021 void __iomem *ioaddr = db->ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -04001022 unsigned long flags;
Francois Romieu3acf4b52012-03-10 11:50:03 +01001023 u8 tmp_cr12 = 0;
1024 u32 tmp_cr8;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001025
Peer Chen4689ced2005-07-29 15:33:58 -04001026 //ULI526X_DBUG(0, "uli526x_timer()", 0);
1027 spin_lock_irqsave(&db->lock, flags);
1028
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001029
Peer Chen4689ced2005-07-29 15:33:58 -04001030 /* Dynamic reset ULI526X : system error or transmit time-out */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001031 tmp_cr8 = ur32(DCR8);
Peer Chen4689ced2005-07-29 15:33:58 -04001032 if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
1033 db->reset_cr8++;
1034 db->wait_reset = 1;
1035 }
1036 db->interval_rx_cnt = 0;
1037
1038 /* TX polling kick monitor */
1039 if ( db->tx_packet_cnt &&
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001040 time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_KICK) ) {
Francois Romieu3acf4b52012-03-10 11:50:03 +01001041 uw32(DCR1, 0x1); // Tx polling again
Peer Chen4689ced2005-07-29 15:33:58 -04001042
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001043 // TX Timeout
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001044 if ( time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_TIMEOUT) ) {
Peer Chen4689ced2005-07-29 15:33:58 -04001045 db->reset_TXtimeout++;
1046 db->wait_reset = 1;
Joe Perches1c3319f2011-05-09 09:45:23 +00001047 netdev_err(dev, " Tx timeout - resetting\n");
Peer Chen4689ced2005-07-29 15:33:58 -04001048 }
1049 }
1050
1051 if (db->wait_reset) {
1052 ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
1053 db->reset_count++;
1054 uli526x_dynamic_reset(dev);
1055 db->timer.expires = ULI526X_TIMER_WUT;
1056 add_timer(&db->timer);
1057 spin_unlock_irqrestore(&db->lock, flags);
1058 return;
1059 }
1060
1061 /* Link status check, Dynamic media type change */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001062 if ((phy->read(db, db->phy_addr, 5) & 0x01e0)!=0)
Peer Chen4689ced2005-07-29 15:33:58 -04001063 tmp_cr12 = 3;
1064
1065 if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
1066 /* Link Failed */
1067 ULI526X_DBUG(0, "Link Failed", tmp_cr12);
1068 netif_carrier_off(dev);
Joe Perches163ef0b2011-05-09 09:45:21 +00001069 netdev_info(dev, "NIC Link is Down\n");
Peer Chen4689ced2005-07-29 15:33:58 -04001070 db->link_failed = 1;
1071
1072 /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
1073 /* AUTO don't need */
1074 if ( !(db->media_mode & 0x8) )
Francois Romieu3acf4b52012-03-10 11:50:03 +01001075 phy->write(db, db->phy_addr, 0, 0x1000);
Peer Chen4689ced2005-07-29 15:33:58 -04001076
1077 /* AUTO mode, if INT phyxcer link failed, select EXT device */
1078 if (db->media_mode & ULI526X_AUTO) {
1079 db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
1080 update_cr6(db->cr6_data, db->ioaddr);
1081 }
1082 } else
1083 if ((tmp_cr12 & 0x3) && db->link_failed) {
1084 ULI526X_DBUG(0, "Link link OK", tmp_cr12);
1085 db->link_failed = 0;
1086
1087 /* Auto Sense Speed */
1088 if ( (db->media_mode & ULI526X_AUTO) &&
1089 uli526x_sense_speed(db) )
1090 db->link_failed = 1;
1091 uli526x_process_mode(db);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001092
Peer Chen4689ced2005-07-29 15:33:58 -04001093 if(db->link_failed==0)
1094 {
Joe Perches163ef0b2011-05-09 09:45:21 +00001095 netdev_info(dev, "NIC Link is Up %d Mbps %s duplex\n",
1096 (db->op_mode == ULI526X_100MHF ||
1097 db->op_mode == ULI526X_100MFD)
1098 ? 100 : 10,
1099 (db->op_mode == ULI526X_10MFD ||
1100 db->op_mode == ULI526X_100MFD)
1101 ? "Full" : "Half");
Peer Chen4689ced2005-07-29 15:33:58 -04001102 netif_carrier_on(dev);
1103 }
1104 /* SHOW_MEDIA_TYPE(db->op_mode); */
1105 }
1106 else if(!(tmp_cr12 & 0x3) && db->link_failed)
1107 {
1108 if(db->init==1)
1109 {
Joe Perches163ef0b2011-05-09 09:45:21 +00001110 netdev_info(dev, "NIC Link is Down\n");
Peer Chen4689ced2005-07-29 15:33:58 -04001111 netif_carrier_off(dev);
1112 }
1113 }
David Malcolme1395a32015-06-02 15:31:17 -04001114 db->init = 0;
Peer Chen4689ced2005-07-29 15:33:58 -04001115
1116 /* Timer active again */
1117 db->timer.expires = ULI526X_TIMER_WUT;
1118 add_timer(&db->timer);
1119 spin_unlock_irqrestore(&db->lock, flags);
1120}
1121
1122
1123/*
Peer Chen4689ced2005-07-29 15:33:58 -04001124 * Stop ULI526X board
1125 * Free Tx/Rx allocated memory
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001126 * Init system variable
Peer Chen4689ced2005-07-29 15:33:58 -04001127 */
1128
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001129static void uli526x_reset_prepare(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -04001130{
1131 struct uli526x_board_info *db = netdev_priv(dev);
Francois Romieu3acf4b52012-03-10 11:50:03 +01001132 void __iomem *ioaddr = db->ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -04001133
Peer Chen4689ced2005-07-29 15:33:58 -04001134 /* Sopt MAC controller */
1135 db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001136 update_cr6(db->cr6_data, ioaddr);
1137 uw32(DCR7, 0); /* Disable Interrupt */
1138 uw32(DCR5, ur32(DCR5));
Peer Chen4689ced2005-07-29 15:33:58 -04001139
1140 /* Disable upper layer interface */
1141 netif_stop_queue(dev);
1142
1143 /* Free Rx Allocate buffer */
1144 uli526x_free_rxbuffer(db);
1145
1146 /* system variable init */
1147 db->tx_packet_cnt = 0;
1148 db->rx_avail_cnt = 0;
1149 db->link_failed = 1;
1150 db->init=1;
1151 db->wait_reset = 0;
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001152}
1153
1154
1155/*
1156 * Dynamic reset the ULI526X board
1157 * Stop ULI526X board
1158 * Free Tx/Rx allocated memory
1159 * Reset ULI526X board
1160 * Re-initialize ULI526X board
1161 */
1162
1163static void uli526x_dynamic_reset(struct net_device *dev)
1164{
1165 ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
1166
1167 uli526x_reset_prepare(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001168
Peer Chen945a7872005-08-20 01:10:06 -04001169 /* Re-initialize ULI526X board */
Peer Chen4689ced2005-07-29 15:33:58 -04001170 uli526x_init(dev);
1171
1172 /* Restart upper layer interface */
1173 netif_wake_queue(dev);
1174}
1175
1176
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001177#ifdef CONFIG_PM
1178
1179/*
1180 * Suspend the interface.
1181 */
1182
1183static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
1184{
1185 struct net_device *dev = pci_get_drvdata(pdev);
1186 pci_power_t power_state;
1187 int err;
1188
1189 ULI526X_DBUG(0, "uli526x_suspend", 0);
1190
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001191 pci_save_state(pdev);
1192
1193 if (!netif_running(dev))
1194 return 0;
1195
1196 netif_device_detach(dev);
1197 uli526x_reset_prepare(dev);
1198
1199 power_state = pci_choose_state(pdev, state);
1200 pci_enable_wake(pdev, power_state, 0);
1201 err = pci_set_power_state(pdev, power_state);
1202 if (err) {
1203 netif_device_attach(dev);
1204 /* Re-initialize ULI526X board */
1205 uli526x_init(dev);
1206 /* Restart upper layer interface */
1207 netif_wake_queue(dev);
1208 }
1209
1210 return err;
1211}
1212
1213/*
1214 * Resume the interface.
1215 */
1216
1217static int uli526x_resume(struct pci_dev *pdev)
1218{
1219 struct net_device *dev = pci_get_drvdata(pdev);
1220 int err;
1221
1222 ULI526X_DBUG(0, "uli526x_resume", 0);
1223
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001224 pci_restore_state(pdev);
1225
1226 if (!netif_running(dev))
1227 return 0;
1228
1229 err = pci_set_power_state(pdev, PCI_D0);
1230 if (err) {
Joe Perches163ef0b2011-05-09 09:45:21 +00001231 netdev_warn(dev, "Could not put device into D0\n");
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001232 return err;
1233 }
1234
1235 netif_device_attach(dev);
1236 /* Re-initialize ULI526X board */
1237 uli526x_init(dev);
1238 /* Restart upper layer interface */
1239 netif_wake_queue(dev);
1240
1241 return 0;
1242}
1243
1244#else /* !CONFIG_PM */
1245
1246#define uli526x_suspend NULL
1247#define uli526x_resume NULL
1248
1249#endif /* !CONFIG_PM */
1250
1251
Peer Chen4689ced2005-07-29 15:33:58 -04001252/*
1253 * free all allocated rx buffer
1254 */
1255
1256static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
1257{
1258 ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
1259
1260 /* free allocated rx buffer */
1261 while (db->rx_avail_cnt) {
1262 dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
1263 db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
1264 db->rx_avail_cnt--;
1265 }
1266}
1267
1268
1269/*
1270 * Reuse the SK buffer
1271 */
1272
1273static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
1274{
1275 struct rx_desc *rxptr = db->rx_insert_ptr;
1276
1277 if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
1278 rxptr->rx_skb_ptr = skb;
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07001279 rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
1280 skb_tail_pointer(skb),
1281 RX_ALLOC_SIZE,
1282 PCI_DMA_FROMDEVICE));
Peer Chen4689ced2005-07-29 15:33:58 -04001283 wmb();
1284 rxptr->rdes0 = cpu_to_le32(0x80000000);
1285 db->rx_avail_cnt++;
1286 db->rx_insert_ptr = rxptr->next_rx_desc;
1287 } else
1288 ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
1289}
1290
1291
1292/*
1293 * Initialize transmit/Receive descriptor
1294 * Using Chain structure, and allocate Tx/Rx buffer
1295 */
1296
Francois Romieu3acf4b52012-03-10 11:50:03 +01001297static void uli526x_descriptor_init(struct net_device *dev, void __iomem *ioaddr)
Peer Chen4689ced2005-07-29 15:33:58 -04001298{
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001299 struct uli526x_board_info *db = netdev_priv(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001300 struct tx_desc *tmp_tx;
1301 struct rx_desc *tmp_rx;
1302 unsigned char *tmp_buf;
1303 dma_addr_t tmp_tx_dma, tmp_rx_dma;
1304 dma_addr_t tmp_buf_dma;
1305 int i;
1306
1307 ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
1308
1309 /* tx descriptor start pointer */
1310 db->tx_insert_ptr = db->first_tx_desc;
1311 db->tx_remove_ptr = db->first_tx_desc;
Francois Romieu3acf4b52012-03-10 11:50:03 +01001312 uw32(DCR4, db->first_tx_desc_dma); /* TX DESC address */
Peer Chen4689ced2005-07-29 15:33:58 -04001313
1314 /* rx descriptor start pointer */
1315 db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
1316 db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
1317 db->rx_insert_ptr = db->first_rx_desc;
1318 db->rx_ready_ptr = db->first_rx_desc;
Francois Romieu3acf4b52012-03-10 11:50:03 +01001319 uw32(DCR3, db->first_rx_desc_dma); /* RX DESC address */
Peer Chen4689ced2005-07-29 15:33:58 -04001320
1321 /* Init Transmit chain */
1322 tmp_buf = db->buf_pool_start;
1323 tmp_buf_dma = db->buf_pool_dma_start;
1324 tmp_tx_dma = db->first_tx_desc_dma;
1325 for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
1326 tmp_tx->tx_buf_ptr = tmp_buf;
1327 tmp_tx->tdes0 = cpu_to_le32(0);
1328 tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
1329 tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
1330 tmp_tx_dma += sizeof(struct tx_desc);
1331 tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
1332 tmp_tx->next_tx_desc = tmp_tx + 1;
1333 tmp_buf = tmp_buf + TX_BUF_ALLOC;
1334 tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
1335 }
1336 (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
1337 tmp_tx->next_tx_desc = db->first_tx_desc;
1338
1339 /* Init Receive descriptor chain */
1340 tmp_rx_dma=db->first_rx_desc_dma;
1341 for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
1342 tmp_rx->rdes0 = cpu_to_le32(0);
1343 tmp_rx->rdes1 = cpu_to_le32(0x01000600);
1344 tmp_rx_dma += sizeof(struct rx_desc);
1345 tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
1346 tmp_rx->next_rx_desc = tmp_rx + 1;
1347 }
1348 (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
1349 tmp_rx->next_rx_desc = db->first_rx_desc;
1350
1351 /* pre-allocate Rx buffer */
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001352 allocate_rx_buffer(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001353}
1354
1355
1356/*
1357 * Update CR6 value
Peer Chen945a7872005-08-20 01:10:06 -04001358 * Firstly stop ULI526X, then written value and start
Peer Chen4689ced2005-07-29 15:33:58 -04001359 */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001360static void update_cr6(u32 cr6_data, void __iomem *ioaddr)
Peer Chen4689ced2005-07-29 15:33:58 -04001361{
Francois Romieu3acf4b52012-03-10 11:50:03 +01001362 uw32(DCR6, cr6_data);
Peer Chen4689ced2005-07-29 15:33:58 -04001363 udelay(5);
1364}
1365
1366
1367/*
1368 * Send a setup frame for M5261/M5263
Peer Chen945a7872005-08-20 01:10:06 -04001369 * This setup frame initialize ULI526X address filter mode
Peer Chen4689ced2005-07-29 15:33:58 -04001370 */
1371
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001372#ifdef __BIG_ENDIAN
1373#define FLT_SHIFT 16
1374#else
1375#define FLT_SHIFT 0
1376#endif
1377
Peer Chen945a7872005-08-20 01:10:06 -04001378static void send_filter_frame(struct net_device *dev, int mc_cnt)
Peer Chen4689ced2005-07-29 15:33:58 -04001379{
1380 struct uli526x_board_info *db = netdev_priv(dev);
Francois Romieu3acf4b52012-03-10 11:50:03 +01001381 void __iomem *ioaddr = db->ioaddr;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001382 struct netdev_hw_addr *ha;
Peer Chen4689ced2005-07-29 15:33:58 -04001383 struct tx_desc *txptr;
1384 u16 * addrptr;
1385 u32 * suptr;
1386 int i;
1387
1388 ULI526X_DBUG(0, "send_filter_frame()", 0);
1389
1390 txptr = db->tx_insert_ptr;
1391 suptr = (u32 *) txptr->tx_buf_ptr;
1392
1393 /* Node address */
1394 addrptr = (u16 *) dev->dev_addr;
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001395 *suptr++ = addrptr[0] << FLT_SHIFT;
1396 *suptr++ = addrptr[1] << FLT_SHIFT;
1397 *suptr++ = addrptr[2] << FLT_SHIFT;
Peer Chen4689ced2005-07-29 15:33:58 -04001398
1399 /* broadcast address */
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001400 *suptr++ = 0xffff << FLT_SHIFT;
1401 *suptr++ = 0xffff << FLT_SHIFT;
1402 *suptr++ = 0xffff << FLT_SHIFT;
Peer Chen4689ced2005-07-29 15:33:58 -04001403
1404 /* fit the multicast address */
Jiri Pirko22bedad32010-04-01 21:22:57 +00001405 netdev_for_each_mc_addr(ha, dev) {
1406 addrptr = (u16 *) ha->addr;
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001407 *suptr++ = addrptr[0] << FLT_SHIFT;
1408 *suptr++ = addrptr[1] << FLT_SHIFT;
1409 *suptr++ = addrptr[2] << FLT_SHIFT;
Peer Chen4689ced2005-07-29 15:33:58 -04001410 }
1411
Jiri Pirko4302b672010-02-18 03:34:54 +00001412 for (i = netdev_mc_count(dev); i < 14; i++) {
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001413 *suptr++ = 0xffff << FLT_SHIFT;
1414 *suptr++ = 0xffff << FLT_SHIFT;
1415 *suptr++ = 0xffff << FLT_SHIFT;
Peer Chen4689ced2005-07-29 15:33:58 -04001416 }
1417
1418 /* prepare the setup frame */
1419 db->tx_insert_ptr = txptr->next_tx_desc;
1420 txptr->tdes1 = cpu_to_le32(0x890000c0);
1421
1422 /* Resource Check and Send the setup packet */
1423 if (db->tx_packet_cnt < TX_DESC_CNT) {
1424 /* Resource Empty */
1425 db->tx_packet_cnt++;
1426 txptr->tdes0 = cpu_to_le32(0x80000000);
Francois Romieu3acf4b52012-03-10 11:50:03 +01001427 update_cr6(db->cr6_data | 0x2000, ioaddr);
1428 uw32(DCR1, 0x1); /* Issue Tx polling */
1429 update_cr6(db->cr6_data, ioaddr);
Florian Westphal860e9532016-05-03 16:33:13 +02001430 netif_trans_update(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001431 } else
Joe Perches163ef0b2011-05-09 09:45:21 +00001432 netdev_err(dev, "No Tx resource - Send_filter_frame!\n");
Peer Chen4689ced2005-07-29 15:33:58 -04001433}
1434
1435
1436/*
1437 * Allocate rx buffer,
1438 * As possible as allocate maxiumn Rx buffer
1439 */
1440
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001441static void allocate_rx_buffer(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -04001442{
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001443 struct uli526x_board_info *db = netdev_priv(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001444 struct rx_desc *rxptr;
1445 struct sk_buff *skb;
1446
1447 rxptr = db->rx_insert_ptr;
1448
1449 while(db->rx_avail_cnt < RX_DESC_CNT) {
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001450 skb = netdev_alloc_skb(dev, RX_ALLOC_SIZE);
1451 if (skb == NULL)
Peer Chen4689ced2005-07-29 15:33:58 -04001452 break;
1453 rxptr->rx_skb_ptr = skb; /* FIXME (?) */
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07001454 rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
1455 skb_tail_pointer(skb),
1456 RX_ALLOC_SIZE,
1457 PCI_DMA_FROMDEVICE));
Peer Chen4689ced2005-07-29 15:33:58 -04001458 wmb();
1459 rxptr->rdes0 = cpu_to_le32(0x80000000);
1460 rxptr = rxptr->next_rx_desc;
1461 db->rx_avail_cnt++;
1462 }
1463
1464 db->rx_insert_ptr = rxptr;
1465}
1466
1467
1468/*
1469 * Read one word data from the serial ROM
1470 */
1471
Francois Romieu3acf4b52012-03-10 11:50:03 +01001472static u16 read_srom_word(struct uli526x_board_info *db, int offset)
Peer Chen4689ced2005-07-29 15:33:58 -04001473{
Francois Romieu3acf4b52012-03-10 11:50:03 +01001474 void __iomem *ioaddr = db->ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -04001475 u16 srom_data = 0;
Francois Romieu3acf4b52012-03-10 11:50:03 +01001476 int i;
Peer Chen4689ced2005-07-29 15:33:58 -04001477
Francois Romieu3acf4b52012-03-10 11:50:03 +01001478 uw32(DCR9, CR9_SROM_READ);
1479 uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
Peer Chen4689ced2005-07-29 15:33:58 -04001480
1481 /* Send the Read Command 110b */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001482 srom_clk_write(db, SROM_DATA_1);
1483 srom_clk_write(db, SROM_DATA_1);
1484 srom_clk_write(db, SROM_DATA_0);
Peer Chen4689ced2005-07-29 15:33:58 -04001485
1486 /* Send the offset */
1487 for (i = 5; i >= 0; i--) {
1488 srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
Francois Romieu3acf4b52012-03-10 11:50:03 +01001489 srom_clk_write(db, srom_data);
Peer Chen4689ced2005-07-29 15:33:58 -04001490 }
1491
Francois Romieu3acf4b52012-03-10 11:50:03 +01001492 uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
Peer Chen4689ced2005-07-29 15:33:58 -04001493
1494 for (i = 16; i > 0; i--) {
Francois Romieu3acf4b52012-03-10 11:50:03 +01001495 uw32(DCR9, CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
Peer Chen4689ced2005-07-29 15:33:58 -04001496 udelay(5);
Francois Romieu3acf4b52012-03-10 11:50:03 +01001497 srom_data = (srom_data << 1) |
1498 ((ur32(DCR9) & CR9_CRDOUT) ? 1 : 0);
1499 uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
Peer Chen4689ced2005-07-29 15:33:58 -04001500 udelay(5);
1501 }
1502
Francois Romieu3acf4b52012-03-10 11:50:03 +01001503 uw32(DCR9, CR9_SROM_READ);
Peer Chen4689ced2005-07-29 15:33:58 -04001504 return srom_data;
1505}
1506
1507
1508/*
1509 * Auto sense the media mode
1510 */
1511
1512static u8 uli526x_sense_speed(struct uli526x_board_info * db)
1513{
Francois Romieu3acf4b52012-03-10 11:50:03 +01001514 struct uli_phy_ops *phy = &db->phy;
Peer Chen4689ced2005-07-29 15:33:58 -04001515 u8 ErrFlag = 0;
1516 u16 phy_mode;
1517
Francois Romieu3acf4b52012-03-10 11:50:03 +01001518 phy_mode = phy->read(db, db->phy_addr, 1);
1519 phy_mode = phy->read(db, db->phy_addr, 1);
Peer Chen4689ced2005-07-29 15:33:58 -04001520
1521 if ( (phy_mode & 0x24) == 0x24 ) {
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001522
Francois Romieu3acf4b52012-03-10 11:50:03 +01001523 phy_mode = ((phy->read(db, db->phy_addr, 5) & 0x01e0)<<7);
Peer Chen4689ced2005-07-29 15:33:58 -04001524 if(phy_mode&0x8000)
1525 phy_mode = 0x8000;
1526 else if(phy_mode&0x4000)
1527 phy_mode = 0x4000;
1528 else if(phy_mode&0x2000)
1529 phy_mode = 0x2000;
1530 else
1531 phy_mode = 0x1000;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001532
Peer Chen4689ced2005-07-29 15:33:58 -04001533 switch (phy_mode) {
1534 case 0x1000: db->op_mode = ULI526X_10MHF; break;
1535 case 0x2000: db->op_mode = ULI526X_10MFD; break;
1536 case 0x4000: db->op_mode = ULI526X_100MHF; break;
1537 case 0x8000: db->op_mode = ULI526X_100MFD; break;
1538 default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
1539 }
1540 } else {
1541 db->op_mode = ULI526X_10MHF;
1542 ULI526X_DBUG(0, "Link Failed :", phy_mode);
1543 ErrFlag = 1;
1544 }
1545
1546 return ErrFlag;
1547}
1548
1549
1550/*
1551 * Set 10/100 phyxcer capability
1552 * AUTO mode : phyxcer register4 is NIC capability
1553 * Force mode: phyxcer register4 is the force media
1554 */
1555
1556static void uli526x_set_phyxcer(struct uli526x_board_info *db)
1557{
Francois Romieu3acf4b52012-03-10 11:50:03 +01001558 struct uli_phy_ops *phy = &db->phy;
Peer Chen4689ced2005-07-29 15:33:58 -04001559 u16 phy_reg;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001560
Peer Chen4689ced2005-07-29 15:33:58 -04001561 /* Phyxcer capability setting */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001562 phy_reg = phy->read(db, db->phy_addr, 4) & ~0x01e0;
Peer Chen4689ced2005-07-29 15:33:58 -04001563
1564 if (db->media_mode & ULI526X_AUTO) {
1565 /* AUTO Mode */
1566 phy_reg |= db->PHY_reg4;
1567 } else {
1568 /* Force Mode */
1569 switch(db->media_mode) {
1570 case ULI526X_10MHF: phy_reg |= 0x20; break;
1571 case ULI526X_10MFD: phy_reg |= 0x40; break;
1572 case ULI526X_100MHF: phy_reg |= 0x80; break;
1573 case ULI526X_100MFD: phy_reg |= 0x100; break;
1574 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001575
Peer Chen4689ced2005-07-29 15:33:58 -04001576 }
1577
1578 /* Write new capability to Phyxcer Reg4 */
1579 if ( !(phy_reg & 0x01e0)) {
1580 phy_reg|=db->PHY_reg4;
1581 db->media_mode|=ULI526X_AUTO;
1582 }
Francois Romieu3acf4b52012-03-10 11:50:03 +01001583 phy->write(db, db->phy_addr, 4, phy_reg);
Peer Chen4689ced2005-07-29 15:33:58 -04001584
1585 /* Restart Auto-Negotiation */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001586 phy->write(db, db->phy_addr, 0, 0x1200);
Peer Chen4689ced2005-07-29 15:33:58 -04001587 udelay(50);
1588}
1589
1590
1591/*
1592 * Process op-mode
1593 AUTO mode : PHY controller in Auto-negotiation Mode
1594 * Force mode: PHY controller in force mode with HUB
1595 * N-way force capability with SWITCH
1596 */
1597
1598static void uli526x_process_mode(struct uli526x_board_info *db)
1599{
Francois Romieu3acf4b52012-03-10 11:50:03 +01001600 struct uli_phy_ops *phy = &db->phy;
Peer Chen4689ced2005-07-29 15:33:58 -04001601 u16 phy_reg;
1602
1603 /* Full Duplex Mode Check */
1604 if (db->op_mode & 0x4)
1605 db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
1606 else
1607 db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
1608
1609 update_cr6(db->cr6_data, db->ioaddr);
1610
1611 /* 10/100M phyxcer force mode need */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001612 if (!(db->media_mode & 0x8)) {
Peer Chen4689ced2005-07-29 15:33:58 -04001613 /* Forece Mode */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001614 phy_reg = phy->read(db, db->phy_addr, 6);
1615 if (!(phy_reg & 0x1)) {
Peer Chen4689ced2005-07-29 15:33:58 -04001616 /* parter without N-Way capability */
1617 phy_reg = 0x0;
1618 switch(db->op_mode) {
1619 case ULI526X_10MHF: phy_reg = 0x0; break;
1620 case ULI526X_10MFD: phy_reg = 0x100; break;
1621 case ULI526X_100MHF: phy_reg = 0x2000; break;
1622 case ULI526X_100MFD: phy_reg = 0x2100; break;
1623 }
Francois Romieu3acf4b52012-03-10 11:50:03 +01001624 phy->write(db, db->phy_addr, 0, phy_reg);
Peer Chen4689ced2005-07-29 15:33:58 -04001625 }
1626 }
1627}
1628
1629
Francois Romieu3acf4b52012-03-10 11:50:03 +01001630/* M5261/M5263 Chip */
1631static void phy_writeby_cr9(struct uli526x_board_info *db, u8 phy_addr,
1632 u8 offset, u16 phy_data)
Peer Chen4689ced2005-07-29 15:33:58 -04001633{
1634 u16 i;
Peer Chen4689ced2005-07-29 15:33:58 -04001635
1636 /* Send 33 synchronization clock to Phy controller */
1637 for (i = 0; i < 35; i++)
Francois Romieu3acf4b52012-03-10 11:50:03 +01001638 phy_write_1bit(db, PHY_DATA_1);
Peer Chen4689ced2005-07-29 15:33:58 -04001639
1640 /* Send start command(01) to Phy */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001641 phy_write_1bit(db, PHY_DATA_0);
1642 phy_write_1bit(db, PHY_DATA_1);
Peer Chen4689ced2005-07-29 15:33:58 -04001643
1644 /* Send write command(01) to Phy */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001645 phy_write_1bit(db, PHY_DATA_0);
1646 phy_write_1bit(db, PHY_DATA_1);
Peer Chen4689ced2005-07-29 15:33:58 -04001647
1648 /* Send Phy address */
1649 for (i = 0x10; i > 0; i = i >> 1)
Francois Romieu3acf4b52012-03-10 11:50:03 +01001650 phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
Peer Chen4689ced2005-07-29 15:33:58 -04001651
1652 /* Send register address */
1653 for (i = 0x10; i > 0; i = i >> 1)
Francois Romieu3acf4b52012-03-10 11:50:03 +01001654 phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
Peer Chen4689ced2005-07-29 15:33:58 -04001655
1656 /* written trasnition */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001657 phy_write_1bit(db, PHY_DATA_1);
1658 phy_write_1bit(db, PHY_DATA_0);
Peer Chen4689ced2005-07-29 15:33:58 -04001659
1660 /* Write a word data to PHY controller */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001661 for (i = 0x8000; i > 0; i >>= 1)
1662 phy_write_1bit(db, phy_data & i ? PHY_DATA_1 : PHY_DATA_0);
Peer Chen4689ced2005-07-29 15:33:58 -04001663}
1664
Francois Romieu3acf4b52012-03-10 11:50:03 +01001665static u16 phy_readby_cr9(struct uli526x_board_info *db, u8 phy_addr, u8 offset)
Peer Chen4689ced2005-07-29 15:33:58 -04001666{
Peer Chen4689ced2005-07-29 15:33:58 -04001667 u16 phy_data;
Francois Romieu3acf4b52012-03-10 11:50:03 +01001668 int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001669
Peer Chen4689ced2005-07-29 15:33:58 -04001670 /* Send 33 synchronization clock to Phy controller */
1671 for (i = 0; i < 35; i++)
Francois Romieu3acf4b52012-03-10 11:50:03 +01001672 phy_write_1bit(db, PHY_DATA_1);
Peer Chen4689ced2005-07-29 15:33:58 -04001673
1674 /* Send start command(01) to Phy */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001675 phy_write_1bit(db, PHY_DATA_0);
1676 phy_write_1bit(db, PHY_DATA_1);
Peer Chen4689ced2005-07-29 15:33:58 -04001677
1678 /* Send read command(10) to Phy */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001679 phy_write_1bit(db, PHY_DATA_1);
1680 phy_write_1bit(db, PHY_DATA_0);
Peer Chen4689ced2005-07-29 15:33:58 -04001681
1682 /* Send Phy address */
1683 for (i = 0x10; i > 0; i = i >> 1)
Francois Romieu3acf4b52012-03-10 11:50:03 +01001684 phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
Peer Chen4689ced2005-07-29 15:33:58 -04001685
1686 /* Send register address */
1687 for (i = 0x10; i > 0; i = i >> 1)
Francois Romieu3acf4b52012-03-10 11:50:03 +01001688 phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
Peer Chen4689ced2005-07-29 15:33:58 -04001689
1690 /* Skip transition state */
Francois Romieu3acf4b52012-03-10 11:50:03 +01001691 phy_read_1bit(db);
Peer Chen4689ced2005-07-29 15:33:58 -04001692
1693 /* read 16bit data */
1694 for (phy_data = 0, i = 0; i < 16; i++) {
1695 phy_data <<= 1;
Francois Romieu3acf4b52012-03-10 11:50:03 +01001696 phy_data |= phy_read_1bit(db);
Peer Chen4689ced2005-07-29 15:33:58 -04001697 }
1698
1699 return phy_data;
1700}
1701
Francois Romieu3acf4b52012-03-10 11:50:03 +01001702static u16 phy_readby_cr10(struct uli526x_board_info *db, u8 phy_addr,
1703 u8 offset)
Peer Chen4689ced2005-07-29 15:33:58 -04001704{
Francois Romieu3acf4b52012-03-10 11:50:03 +01001705 void __iomem *ioaddr = db->ioaddr;
1706 u32 cr10_value = phy_addr;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001707
Francois Romieu3acf4b52012-03-10 11:50:03 +01001708 cr10_value = (cr10_value << 5) + offset;
1709 cr10_value = (cr10_value << 16) + 0x08000000;
1710 uw32(DCR10, cr10_value);
Peer Chen4689ced2005-07-29 15:33:58 -04001711 udelay(1);
Francois Romieu3acf4b52012-03-10 11:50:03 +01001712 while (1) {
1713 cr10_value = ur32(DCR10);
1714 if (cr10_value & 0x10000000)
Peer Chen4689ced2005-07-29 15:33:58 -04001715 break;
1716 }
Eric Dumazet807540b2010-09-23 05:40:09 +00001717 return cr10_value & 0x0ffff;
Peer Chen4689ced2005-07-29 15:33:58 -04001718}
1719
Francois Romieu3acf4b52012-03-10 11:50:03 +01001720static void phy_writeby_cr10(struct uli526x_board_info *db, u8 phy_addr,
1721 u8 offset, u16 phy_data)
Peer Chen4689ced2005-07-29 15:33:58 -04001722{
Francois Romieu3acf4b52012-03-10 11:50:03 +01001723 void __iomem *ioaddr = db->ioaddr;
1724 u32 cr10_value = phy_addr;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001725
Francois Romieu3acf4b52012-03-10 11:50:03 +01001726 cr10_value = (cr10_value << 5) + offset;
1727 cr10_value = (cr10_value << 16) + 0x04000000 + phy_data;
1728 uw32(DCR10, cr10_value);
Peer Chen4689ced2005-07-29 15:33:58 -04001729 udelay(1);
1730}
1731/*
1732 * Write one bit data to Phy Controller
1733 */
1734
Francois Romieu3acf4b52012-03-10 11:50:03 +01001735static void phy_write_1bit(struct uli526x_board_info *db, u32 data)
Peer Chen4689ced2005-07-29 15:33:58 -04001736{
Francois Romieu3acf4b52012-03-10 11:50:03 +01001737 void __iomem *ioaddr = db->ioaddr;
1738
1739 uw32(DCR9, data); /* MII Clock Low */
Peer Chen4689ced2005-07-29 15:33:58 -04001740 udelay(1);
Francois Romieu3acf4b52012-03-10 11:50:03 +01001741 uw32(DCR9, data | MDCLKH); /* MII Clock High */
Peer Chen4689ced2005-07-29 15:33:58 -04001742 udelay(1);
Francois Romieu3acf4b52012-03-10 11:50:03 +01001743 uw32(DCR9, data); /* MII Clock Low */
Peer Chen4689ced2005-07-29 15:33:58 -04001744 udelay(1);
1745}
1746
1747
1748/*
1749 * Read one bit phy data from PHY controller
1750 */
1751
Francois Romieu3acf4b52012-03-10 11:50:03 +01001752static u16 phy_read_1bit(struct uli526x_board_info *db)
Peer Chen4689ced2005-07-29 15:33:58 -04001753{
Francois Romieu3acf4b52012-03-10 11:50:03 +01001754 void __iomem *ioaddr = db->ioaddr;
Peer Chen4689ced2005-07-29 15:33:58 -04001755 u16 phy_data;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001756
Francois Romieu3acf4b52012-03-10 11:50:03 +01001757 uw32(DCR9, 0x50000);
Peer Chen4689ced2005-07-29 15:33:58 -04001758 udelay(1);
Francois Romieu3acf4b52012-03-10 11:50:03 +01001759 phy_data = (ur32(DCR9) >> 19) & 0x1;
1760 uw32(DCR9, 0x40000);
Peer Chen4689ced2005-07-29 15:33:58 -04001761 udelay(1);
1762
1763 return phy_data;
1764}
1765
1766
Benoit Taine9baa3c32014-08-08 15:56:03 +02001767static const struct pci_device_id uli526x_pci_tbl[] = {
Peer Chen4689ced2005-07-29 15:33:58 -04001768 { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
1769 { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
1770 { 0, }
1771};
1772MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
1773
1774
1775static struct pci_driver uli526x_driver = {
1776 .name = "uli526x",
1777 .id_table = uli526x_pci_tbl,
1778 .probe = uli526x_init_one,
Bill Pemberton779c1a82012-12-03 09:23:41 -05001779 .remove = uli526x_remove_one,
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001780 .suspend = uli526x_suspend,
1781 .resume = uli526x_resume,
Peer Chen4689ced2005-07-29 15:33:58 -04001782};
1783
1784MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
1785MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
1786MODULE_LICENSE("GPL");
1787
Eric Sesterhenn / snakebytec2134602006-01-10 13:16:03 +01001788module_param(debug, int, 0644);
1789module_param(mode, int, 0);
1790module_param(cr6set, int, 0);
Peer Chen4689ced2005-07-29 15:33:58 -04001791MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
1792MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
1793
1794/* Description:
1795 * when user used insmod to add module, system invoked init_module()
Peer Chen945a7872005-08-20 01:10:06 -04001796 * to register the services.
Peer Chen4689ced2005-07-29 15:33:58 -04001797 */
1798
1799static int __init uli526x_init_module(void)
1800{
Peer Chen4689ced2005-07-29 15:33:58 -04001801
Joe Perches1c3319f2011-05-09 09:45:23 +00001802 pr_info("%s\n", version);
Peer Chen4689ced2005-07-29 15:33:58 -04001803 printed_version = 1;
1804
1805 ULI526X_DBUG(0, "init_module() ", debug);
1806
1807 if (debug)
1808 uli526x_debug = debug; /* set debug flag */
1809 if (cr6set)
1810 uli526x_cr6_user_set = cr6set;
1811
Henrik Kretzschmare1c3e502006-07-24 14:42:01 +02001812 switch (mode) {
Peer Chen4689ced2005-07-29 15:33:58 -04001813 case ULI526X_10MHF:
1814 case ULI526X_100MHF:
1815 case ULI526X_10MFD:
1816 case ULI526X_100MFD:
1817 uli526x_media_mode = mode;
1818 break;
Henrik Kretzschmare1c3e502006-07-24 14:42:01 +02001819 default:
1820 uli526x_media_mode = ULI526X_AUTO;
Peer Chen4689ced2005-07-29 15:33:58 -04001821 break;
1822 }
1823
Henrik Kretzschmare1c3e502006-07-24 14:42:01 +02001824 return pci_register_driver(&uli526x_driver);
Peer Chen4689ced2005-07-29 15:33:58 -04001825}
1826
1827
1828/*
1829 * Description:
1830 * when user used rmmod to delete module, system invoked clean_module()
1831 * to un-register all registered services.
1832 */
1833
1834static void __exit uli526x_cleanup_module(void)
1835{
Julia Lawall791a1dd2014-12-07 20:20:52 +01001836 ULI526X_DBUG(0, "uli526x_cleanup_module() ", debug);
Peer Chen4689ced2005-07-29 15:33:58 -04001837 pci_unregister_driver(&uli526x_driver);
1838}
1839
1840module_init(uli526x_init_module);
1841module_exit(uli526x_cleanup_module);