blob: 50e4e8a598d41b6660d8d3685b7dd7e596280fdf [file] [log] [blame]
Thomas Gleixnerc942fdd2019-05-27 08:55:06 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Andy Wallsb1526422008-08-30 16:03:44 -03002/*
3 * cx18 driver PCI memory mapped IO access routines
4 *
5 * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
Andy Walls6afdeaf2010-05-23 18:53:35 -03006 * Copyright (C) 2008 Andy Walls <awalls@md.metrocast.net>
Andy Wallsb1526422008-08-30 16:03:44 -03007 */
8
9#include "cx18-driver.h"
Andy Wallsc641d092008-09-01 00:40:41 -030010#include "cx18-io.h"
Andy Wallsb1526422008-08-30 16:03:44 -030011#include "cx18-irq.h"
12
Andy Wallsb1526422008-08-30 16:03:44 -030013void cx18_memset_io(struct cx18 *cx, void __iomem *addr, int val, size_t count)
14{
Hans Verkuil27960732008-09-06 14:02:43 -030015 u8 __iomem *dst = addr;
Andy Wallsc641d092008-09-01 00:40:41 -030016 u16 val2 = val | (val << 8);
17 u32 val4 = val2 | (val2 << 16);
18
19 /* Align writes on the CX23418's addresses */
Andy Wallsac2b97b2008-09-04 13:16:40 -030020 if ((count > 0) && ((unsigned long)dst & 1)) {
21 cx18_writeb(cx, (u8) val, dst);
Andy Wallsc641d092008-09-01 00:40:41 -030022 count--;
Andy Wallsac2b97b2008-09-04 13:16:40 -030023 dst++;
Andy Wallsc641d092008-09-01 00:40:41 -030024 }
Andy Wallsac2b97b2008-09-04 13:16:40 -030025 if ((count > 1) && ((unsigned long)dst & 2)) {
26 cx18_writew(cx, val2, dst);
Andy Wallsc641d092008-09-01 00:40:41 -030027 count -= 2;
Andy Wallsac2b97b2008-09-04 13:16:40 -030028 dst += 2;
Andy Wallsc641d092008-09-01 00:40:41 -030029 }
30 while (count > 3) {
Andy Wallsac2b97b2008-09-04 13:16:40 -030031 cx18_writel(cx, val4, dst);
Andy Wallsc641d092008-09-01 00:40:41 -030032 count -= 4;
Andy Wallsac2b97b2008-09-04 13:16:40 -030033 dst += 4;
Andy Wallsc641d092008-09-01 00:40:41 -030034 }
35 if (count > 1) {
Andy Wallsac2b97b2008-09-04 13:16:40 -030036 cx18_writew(cx, val2, dst);
Andy Wallsc641d092008-09-01 00:40:41 -030037 count -= 2;
Andy Wallsac2b97b2008-09-04 13:16:40 -030038 dst += 2;
Andy Wallsc641d092008-09-01 00:40:41 -030039 }
40 if (count > 0)
Andy Wallsac2b97b2008-09-04 13:16:40 -030041 cx18_writeb(cx, (u8) val, dst);
Andy Wallsb1526422008-08-30 16:03:44 -030042}
43
44void cx18_sw1_irq_enable(struct cx18 *cx, u32 val)
45{
Andy Wallsf056d292008-10-31 20:49:12 -030046 cx18_write_reg_expect(cx, val, SW1_INT_STATUS, ~val, val);
Andy Wallsd6c7e5f2008-11-17 22:48:46 -030047 cx->sw1_irq_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI) | val;
48 cx18_write_reg(cx, cx->sw1_irq_mask, SW1_INT_ENABLE_PCI);
Andy Wallsb1526422008-08-30 16:03:44 -030049}
50
51void cx18_sw1_irq_disable(struct cx18 *cx, u32 val)
52{
Andy Wallsd6c7e5f2008-11-17 22:48:46 -030053 cx->sw1_irq_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI) & ~val;
54 cx18_write_reg(cx, cx->sw1_irq_mask, SW1_INT_ENABLE_PCI);
Andy Wallsb1526422008-08-30 16:03:44 -030055}
56
57void cx18_sw2_irq_enable(struct cx18 *cx, u32 val)
58{
Andy Wallsf056d292008-10-31 20:49:12 -030059 cx18_write_reg_expect(cx, val, SW2_INT_STATUS, ~val, val);
Andy Wallsd6c7e5f2008-11-17 22:48:46 -030060 cx->sw2_irq_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI) | val;
61 cx18_write_reg(cx, cx->sw2_irq_mask, SW2_INT_ENABLE_PCI);
Andy Wallsb1526422008-08-30 16:03:44 -030062}
63
64void cx18_sw2_irq_disable(struct cx18 *cx, u32 val)
65{
Andy Wallsd6c7e5f2008-11-17 22:48:46 -030066 cx->sw2_irq_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI) & ~val;
67 cx18_write_reg(cx, cx->sw2_irq_mask, SW2_INT_ENABLE_PCI);
Andy Wallsb1526422008-08-30 16:03:44 -030068}
69
Andy Wallsd20ceec2008-11-09 18:14:07 -030070void cx18_sw2_irq_disable_cpu(struct cx18 *cx, u32 val)
71{
72 u32 r;
73 r = cx18_read_reg(cx, SW2_INT_ENABLE_CPU);
74 cx18_write_reg(cx, r & ~val, SW2_INT_ENABLE_CPU);
75}
76
Andy Wallsb1526422008-08-30 16:03:44 -030077void cx18_setup_page(struct cx18 *cx, u32 addr)
78{
79 u32 val;
80 val = cx18_read_reg(cx, 0xD000F8);
81 val = (val & ~0x1f00) | ((addr >> 17) & 0x1f00);
82 cx18_write_reg(cx, val, 0xD000F8);
83}