Thomas Gleixner | c942fdd | 2019-05-27 08:55:06 +0200 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 2 | /* |
| 3 | * cx18 driver PCI memory mapped IO access routines |
| 4 | * |
| 5 | * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl> |
Andy Walls | 6afdeaf | 2010-05-23 18:53:35 -0300 | [diff] [blame] | 6 | * Copyright (C) 2008 Andy Walls <awalls@md.metrocast.net> |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include "cx18-driver.h" |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 10 | #include "cx18-io.h" |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 11 | #include "cx18-irq.h" |
| 12 | |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 13 | void cx18_memset_io(struct cx18 *cx, void __iomem *addr, int val, size_t count) |
| 14 | { |
Hans Verkuil | 2796073 | 2008-09-06 14:02:43 -0300 | [diff] [blame] | 15 | u8 __iomem *dst = addr; |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 16 | u16 val2 = val | (val << 8); |
| 17 | u32 val4 = val2 | (val2 << 16); |
| 18 | |
| 19 | /* Align writes on the CX23418's addresses */ |
Andy Walls | ac2b97b | 2008-09-04 13:16:40 -0300 | [diff] [blame] | 20 | if ((count > 0) && ((unsigned long)dst & 1)) { |
| 21 | cx18_writeb(cx, (u8) val, dst); |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 22 | count--; |
Andy Walls | ac2b97b | 2008-09-04 13:16:40 -0300 | [diff] [blame] | 23 | dst++; |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 24 | } |
Andy Walls | ac2b97b | 2008-09-04 13:16:40 -0300 | [diff] [blame] | 25 | if ((count > 1) && ((unsigned long)dst & 2)) { |
| 26 | cx18_writew(cx, val2, dst); |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 27 | count -= 2; |
Andy Walls | ac2b97b | 2008-09-04 13:16:40 -0300 | [diff] [blame] | 28 | dst += 2; |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 29 | } |
| 30 | while (count > 3) { |
Andy Walls | ac2b97b | 2008-09-04 13:16:40 -0300 | [diff] [blame] | 31 | cx18_writel(cx, val4, dst); |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 32 | count -= 4; |
Andy Walls | ac2b97b | 2008-09-04 13:16:40 -0300 | [diff] [blame] | 33 | dst += 4; |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 34 | } |
| 35 | if (count > 1) { |
Andy Walls | ac2b97b | 2008-09-04 13:16:40 -0300 | [diff] [blame] | 36 | cx18_writew(cx, val2, dst); |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 37 | count -= 2; |
Andy Walls | ac2b97b | 2008-09-04 13:16:40 -0300 | [diff] [blame] | 38 | dst += 2; |
Andy Walls | c641d09 | 2008-09-01 00:40:41 -0300 | [diff] [blame] | 39 | } |
| 40 | if (count > 0) |
Andy Walls | ac2b97b | 2008-09-04 13:16:40 -0300 | [diff] [blame] | 41 | cx18_writeb(cx, (u8) val, dst); |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 42 | } |
| 43 | |
| 44 | void cx18_sw1_irq_enable(struct cx18 *cx, u32 val) |
| 45 | { |
Andy Walls | f056d29 | 2008-10-31 20:49:12 -0300 | [diff] [blame] | 46 | cx18_write_reg_expect(cx, val, SW1_INT_STATUS, ~val, val); |
Andy Walls | d6c7e5f | 2008-11-17 22:48:46 -0300 | [diff] [blame] | 47 | cx->sw1_irq_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI) | val; |
| 48 | cx18_write_reg(cx, cx->sw1_irq_mask, SW1_INT_ENABLE_PCI); |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 49 | } |
| 50 | |
| 51 | void cx18_sw1_irq_disable(struct cx18 *cx, u32 val) |
| 52 | { |
Andy Walls | d6c7e5f | 2008-11-17 22:48:46 -0300 | [diff] [blame] | 53 | cx->sw1_irq_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI) & ~val; |
| 54 | cx18_write_reg(cx, cx->sw1_irq_mask, SW1_INT_ENABLE_PCI); |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 55 | } |
| 56 | |
| 57 | void cx18_sw2_irq_enable(struct cx18 *cx, u32 val) |
| 58 | { |
Andy Walls | f056d29 | 2008-10-31 20:49:12 -0300 | [diff] [blame] | 59 | cx18_write_reg_expect(cx, val, SW2_INT_STATUS, ~val, val); |
Andy Walls | d6c7e5f | 2008-11-17 22:48:46 -0300 | [diff] [blame] | 60 | cx->sw2_irq_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI) | val; |
| 61 | cx18_write_reg(cx, cx->sw2_irq_mask, SW2_INT_ENABLE_PCI); |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 62 | } |
| 63 | |
| 64 | void cx18_sw2_irq_disable(struct cx18 *cx, u32 val) |
| 65 | { |
Andy Walls | d6c7e5f | 2008-11-17 22:48:46 -0300 | [diff] [blame] | 66 | cx->sw2_irq_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI) & ~val; |
| 67 | cx18_write_reg(cx, cx->sw2_irq_mask, SW2_INT_ENABLE_PCI); |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 68 | } |
| 69 | |
Andy Walls | d20ceec | 2008-11-09 18:14:07 -0300 | [diff] [blame] | 70 | void cx18_sw2_irq_disable_cpu(struct cx18 *cx, u32 val) |
| 71 | { |
| 72 | u32 r; |
| 73 | r = cx18_read_reg(cx, SW2_INT_ENABLE_CPU); |
| 74 | cx18_write_reg(cx, r & ~val, SW2_INT_ENABLE_CPU); |
| 75 | } |
| 76 | |
Andy Walls | b152642 | 2008-08-30 16:03:44 -0300 | [diff] [blame] | 77 | void cx18_setup_page(struct cx18 *cx, u32 addr) |
| 78 | { |
| 79 | u32 val; |
| 80 | val = cx18_read_reg(cx, 0xD000F8); |
| 81 | val = (val & ~0x1f00) | ((addr >> 17) & 0x1f00); |
| 82 | cx18_write_reg(cx, val, 0xD000F8); |
| 83 | } |