blob: 3b26f61785d8c9804595a2326c8b655f274e2ab2 [file] [log] [blame]
Thomas Gleixnerc942fdd2019-05-27 08:55:06 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Patrick Boettcher01373a52007-07-30 12:49:04 -03002/*
3 * Linux-DVB Driver for DiBcom's DiB0070 base-band RF Tuner.
4 *
Patrick Boettcher7e5ce652009-08-03 13:43:40 -03005 * Copyright (C) 2005-9 DiBcom (http://www.dibcom.fr/)
Patrick Boettcher01373a52007-07-30 12:49:04 -03006 *
Patrick Boettcher7e5ce652009-08-03 13:43:40 -03007 * This code is more or less generated from another driver, please
8 * excuse some codingstyle oddities.
Patrick Boettcher01373a52007-07-30 12:49:04 -03009 */
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030010
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -030011#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
Patrick Boettcher01373a52007-07-30 12:49:04 -030013#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090014#include <linux/slab.h>
Patrick Boettcher01373a52007-07-30 12:49:04 -030015#include <linux/i2c.h>
Patrick Boettcher79fcce32011-08-03 12:08:21 -030016#include <linux/mutex.h>
Patrick Boettcher01373a52007-07-30 12:49:04 -030017
Mauro Carvalho Chehabfada1932017-12-28 13:03:51 -050018#include <media/dvb_frontend.h>
Patrick Boettcher01373a52007-07-30 12:49:04 -030019
20#include "dib0070.h"
21#include "dibx000_common.h"
22
23static int debug;
24module_param(debug, int, 0644);
25MODULE_PARM_DESC(debug, "turn on debugging (default: 0)");
26
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -030027#define dprintk(fmt, arg...) do { \
28 if (debug) \
29 printk(KERN_DEBUG pr_fmt("%s: " fmt), \
30 __func__, ##arg); \
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030031} while (0)
Patrick Boettcher01373a52007-07-30 12:49:04 -030032
33#define DIB0070_P1D 0x00
34#define DIB0070_P1F 0x01
35#define DIB0070_P1G 0x03
36#define DIB0070S_P1A 0x02
37
38struct dib0070_state {
39 struct i2c_adapter *i2c;
40 struct dvb_frontend *fe;
41 const struct dib0070_config *cfg;
42 u16 wbd_ff_offset;
43 u8 revision;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030044
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -030045 enum frontend_tune_state tune_state;
46 u32 current_rf;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030047
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -030048 /* for the captrim binary search */
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030049 s8 step;
50 u16 adc_diff;
51
52 s8 captrim;
53 s8 fcaptrim;
54 u16 lo4;
55
56 const struct dib0070_tuning *current_tune_table_index;
57 const struct dib0070_lna_match *lna_match;
58
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -030059 u8 wbd_gain_current;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030060 u16 wbd_offset_3_3[2];
Olivier Grenie5a0deee2011-05-03 12:27:33 -030061
62 /* for the I2C transfer */
63 struct i2c_msg msg[2];
64 u8 i2c_write_buffer[3];
65 u8 i2c_read_buffer[2];
Patrick Boettcher79fcce32011-08-03 12:08:21 -030066 struct mutex i2c_buffer_lock;
Patrick Boettcher01373a52007-07-30 12:49:04 -030067};
68
Patrick Boettcher79fcce32011-08-03 12:08:21 -030069static u16 dib0070_read_reg(struct dib0070_state *state, u8 reg)
Patrick Boettcher01373a52007-07-30 12:49:04 -030070{
Patrick Boettcher79fcce32011-08-03 12:08:21 -030071 u16 ret;
72
73 if (mutex_lock_interruptible(&state->i2c_buffer_lock) < 0) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -030074 dprintk("could not acquire lock\n");
Patrick Boettcher79fcce32011-08-03 12:08:21 -030075 return 0;
76 }
77
Olivier Grenie5a0deee2011-05-03 12:27:33 -030078 state->i2c_write_buffer[0] = reg;
79
80 memset(state->msg, 0, 2 * sizeof(struct i2c_msg));
81 state->msg[0].addr = state->cfg->i2c_address;
82 state->msg[0].flags = 0;
83 state->msg[0].buf = state->i2c_write_buffer;
84 state->msg[0].len = 1;
85 state->msg[1].addr = state->cfg->i2c_address;
86 state->msg[1].flags = I2C_M_RD;
87 state->msg[1].buf = state->i2c_read_buffer;
88 state->msg[1].len = 2;
89
90 if (i2c_transfer(state->i2c, state->msg, 2) != 2) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -030091 pr_warn("DiB0070 I2C read failed\n");
Patrick Boettcher79fcce32011-08-03 12:08:21 -030092 ret = 0;
93 } else
94 ret = (state->i2c_read_buffer[0] << 8)
95 | state->i2c_read_buffer[1];
96
97 mutex_unlock(&state->i2c_buffer_lock);
98 return ret;
Patrick Boettcher01373a52007-07-30 12:49:04 -030099}
100
101static int dib0070_write_reg(struct dib0070_state *state, u8 reg, u16 val)
102{
Patrick Boettcher79fcce32011-08-03 12:08:21 -0300103 int ret;
104
105 if (mutex_lock_interruptible(&state->i2c_buffer_lock) < 0) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300106 dprintk("could not acquire lock\n");
Patrick Boettcher79fcce32011-08-03 12:08:21 -0300107 return -EINVAL;
108 }
Olivier Grenie5a0deee2011-05-03 12:27:33 -0300109 state->i2c_write_buffer[0] = reg;
110 state->i2c_write_buffer[1] = val >> 8;
111 state->i2c_write_buffer[2] = val & 0xff;
112
113 memset(state->msg, 0, sizeof(struct i2c_msg));
114 state->msg[0].addr = state->cfg->i2c_address;
115 state->msg[0].flags = 0;
116 state->msg[0].buf = state->i2c_write_buffer;
117 state->msg[0].len = 3;
118
119 if (i2c_transfer(state->i2c, state->msg, 1) != 1) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300120 pr_warn("DiB0070 I2C write failed\n");
Patrick Boettcher79fcce32011-08-03 12:08:21 -0300121 ret = -EREMOTEIO;
122 } else
123 ret = 0;
124
125 mutex_unlock(&state->i2c_buffer_lock);
126 return ret;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300127}
128
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300129#define HARD_RESET(state) do { \
130 state->cfg->sleep(state->fe, 0); \
131 if (state->cfg->reset) { \
132 state->cfg->reset(state->fe,1); msleep(10); \
133 state->cfg->reset(state->fe,0); msleep(10); \
134 } \
135} while (0)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300136
Mauro Carvalho Chehabc79c9fb2011-12-22 18:19:55 -0300137static int dib0070_set_bandwidth(struct dvb_frontend *fe)
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300138 {
139 struct dib0070_state *state = fe->tuner_priv;
140 u16 tmp = dib0070_read_reg(state, 0x02) & 0x3fff;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300141
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300142 if (state->fe->dtv_property_cache.bandwidth_hz/1000 > 7000)
143 tmp |= (0 << 14);
144 else if (state->fe->dtv_property_cache.bandwidth_hz/1000 > 6000)
145 tmp |= (1 << 14);
146 else if (state->fe->dtv_property_cache.bandwidth_hz/1000 > 5000)
147 tmp |= (2 << 14);
148 else
149 tmp |= (3 << 14);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300150
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300151 dib0070_write_reg(state, 0x02, tmp);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300152
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300153 /* sharpen the BB filter in ISDB-T to have higher immunity to adjacent channels */
154 if (state->fe->dtv_property_cache.delivery_system == SYS_ISDBT) {
155 u16 value = dib0070_read_reg(state, 0x17);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300156
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300157 dib0070_write_reg(state, 0x17, value & 0xfffc);
158 tmp = dib0070_read_reg(state, 0x01) & 0x01ff;
159 dib0070_write_reg(state, 0x01, tmp | (60 << 9));
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300160
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300161 dib0070_write_reg(state, 0x17, value);
162 }
Patrick Boettcher01373a52007-07-30 12:49:04 -0300163 return 0;
164}
165
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300166static int dib0070_captrim(struct dib0070_state *state, enum frontend_tune_state *tune_state)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300167{
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300168 int8_t step_sign;
169 u16 adc;
170 int ret = 0;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300171
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300172 if (*tune_state == CT_TUNER_STEP_0) {
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300173 dib0070_write_reg(state, 0x0f, 0xed10);
Olivier Grenie03245a52009-12-04 13:27:57 -0300174 dib0070_write_reg(state, 0x17, 0x0034);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300175
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300176 dib0070_write_reg(state, 0x18, 0x0032);
177 state->step = state->captrim = state->fcaptrim = 64;
178 state->adc_diff = 3000;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300179 ret = 20;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300180
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300181 *tune_state = CT_TUNER_STEP_1;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300182 } else if (*tune_state == CT_TUNER_STEP_1) {
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300183 state->step /= 2;
184 dib0070_write_reg(state, 0x14, state->lo4 | state->captrim);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300185 ret = 15;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300186
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300187 *tune_state = CT_TUNER_STEP_2;
188 } else if (*tune_state == CT_TUNER_STEP_2) {
Patrick Boettcher01373a52007-07-30 12:49:04 -0300189
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300190 adc = dib0070_read_reg(state, 0x19);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300191
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300192 dprintk("CAPTRIM=%hd; ADC = %hd (ADC) & %dmV\n", state->captrim, adc, (u32) adc*(u32)1800/(u32)1024);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300193
194 if (adc >= 400) {
195 adc -= 400;
196 step_sign = -1;
197 } else {
198 adc = 400 - adc;
199 step_sign = 1;
200 }
201
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300202 if (adc < state->adc_diff) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300203 dprintk("CAPTRIM=%hd is closer to target (%hd/%hd)\n", state->captrim, adc, state->adc_diff);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300204 state->adc_diff = adc;
205 state->fcaptrim = state->captrim;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300206 }
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300207 state->captrim += (step_sign * state->step);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300208
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300209 if (state->step >= 1)
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300210 *tune_state = CT_TUNER_STEP_1;
211 else
212 *tune_state = CT_TUNER_STEP_3;
213
214 } else if (*tune_state == CT_TUNER_STEP_3) {
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300215 dib0070_write_reg(state, 0x14, state->lo4 | state->fcaptrim);
216 dib0070_write_reg(state, 0x18, 0x07ff);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300217 *tune_state = CT_TUNER_STEP_4;
218 }
219
220 return ret;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300221}
222
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300223static int dib0070_set_ctrl_lo5(struct dvb_frontend *fe, u8 vco_bias_trim, u8 hf_div_trim, u8 cp_current, u8 third_order_filt)
224{
225 struct dib0070_state *state = fe->tuner_priv;
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300226 u16 lo5 = (third_order_filt << 14) | (0 << 13) | (1 << 12) | (3 << 9) | (cp_current << 6) | (hf_div_trim << 3) | (vco_bias_trim << 0);
227
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300228 dprintk("CTRL_LO5: 0x%x\n", lo5);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300229 return dib0070_write_reg(state, 0x15, lo5);
230}
231
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300232void dib0070_ctrl_agc_filter(struct dvb_frontend *fe, u8 open)
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300233{
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300234 struct dib0070_state *state = fe->tuner_priv;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300235
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300236 if (open) {
237 dib0070_write_reg(state, 0x1b, 0xff00);
238 dib0070_write_reg(state, 0x1a, 0x0000);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300239 } else {
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300240 dib0070_write_reg(state, 0x1b, 0x4112);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300241 if (state->cfg->vga_filter != 0) {
242 dib0070_write_reg(state, 0x1a, state->cfg->vga_filter);
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300243 dprintk("vga filter register is set to %x\n", state->cfg->vga_filter);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300244 } else
245 dib0070_write_reg(state, 0x1a, 0x0009);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300246 }
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300247}
248
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300249EXPORT_SYMBOL(dib0070_ctrl_agc_filter);
250struct dib0070_tuning {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300251 u32 max_freq; /* for every frequency less than or equal to that field: this information is correct */
252 u8 switch_trim;
253 u8 vco_band;
254 u8 hfdiv;
255 u8 vco_multi;
256 u8 presc;
257 u8 wbdmux;
258 u16 tuner_enable;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300259};
260
261struct dib0070_lna_match {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300262 u32 max_freq; /* for every frequency less than or equal to that field: this information is correct */
263 u8 lna_band;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300264};
265
266static const struct dib0070_tuning dib0070s_tuning_table[] = {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300267 { 570000, 2, 1, 3, 6, 6, 2, 0x4000 | 0x0800 }, /* UHF */
268 { 700000, 2, 0, 2, 4, 2, 2, 0x4000 | 0x0800 },
269 { 863999, 2, 1, 2, 4, 2, 2, 0x4000 | 0x0800 },
270 { 1500000, 0, 1, 1, 2, 2, 4, 0x2000 | 0x0400 }, /* LBAND */
271 { 1600000, 0, 1, 1, 2, 2, 4, 0x2000 | 0x0400 },
272 { 2000000, 0, 1, 1, 2, 2, 4, 0x2000 | 0x0400 },
273 { 0xffffffff, 0, 0, 8, 1, 2, 1, 0x8000 | 0x1000 }, /* SBAND */
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300274};
275
276static const struct dib0070_tuning dib0070_tuning_table[] = {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300277 { 115000, 1, 0, 7, 24, 2, 1, 0x8000 | 0x1000 }, /* FM below 92MHz cannot be tuned */
278 { 179500, 1, 0, 3, 16, 2, 1, 0x8000 | 0x1000 }, /* VHF */
279 { 189999, 1, 1, 3, 16, 2, 1, 0x8000 | 0x1000 },
280 { 250000, 1, 0, 6, 12, 2, 1, 0x8000 | 0x1000 },
281 { 569999, 2, 1, 5, 6, 2, 2, 0x4000 | 0x0800 }, /* UHF */
282 { 699999, 2, 0, 1, 4, 2, 2, 0x4000 | 0x0800 },
283 { 863999, 2, 1, 1, 4, 2, 2, 0x4000 | 0x0800 },
284 { 0xffffffff, 0, 1, 0, 2, 2, 4, 0x2000 | 0x0400 }, /* LBAND or everything higher than UHF */
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300285};
286
287static const struct dib0070_lna_match dib0070_lna_flip_chip[] = {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300288 { 180000, 0 }, /* VHF */
289 { 188000, 1 },
290 { 196400, 2 },
291 { 250000, 3 },
292 { 550000, 0 }, /* UHF */
293 { 590000, 1 },
294 { 666000, 3 },
295 { 864000, 5 },
296 { 1500000, 0 }, /* LBAND or everything higher than UHF */
297 { 1600000, 1 },
298 { 2000000, 3 },
299 { 0xffffffff, 7 },
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300300};
301
302static const struct dib0070_lna_match dib0070_lna[] = {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300303 { 180000, 0 }, /* VHF */
304 { 188000, 1 },
305 { 196400, 2 },
306 { 250000, 3 },
307 { 550000, 2 }, /* UHF */
308 { 650000, 3 },
309 { 750000, 5 },
310 { 850000, 6 },
311 { 864000, 7 },
312 { 1500000, 0 }, /* LBAND or everything higher than UHF */
313 { 1600000, 1 },
314 { 2000000, 3 },
315 { 0xffffffff, 7 },
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300316};
317
Olivier Grenie9c783032009-12-07 07:49:40 -0300318#define LPF 100
Mauro Carvalho Chehabc79c9fb2011-12-22 18:19:55 -0300319static int dib0070_tune_digital(struct dvb_frontend *fe)
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300320{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300321 struct dib0070_state *state = fe->tuner_priv;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300322
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300323 const struct dib0070_tuning *tune;
324 const struct dib0070_lna_match *lna_match;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300325
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300326 enum frontend_tune_state *tune_state = &state->tune_state;
327 int ret = 10; /* 1ms is the default delay most of the time */
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300328
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300329 u8 band = (u8)BAND_OF_FREQUENCY(fe->dtv_property_cache.frequency/1000);
330 u32 freq = fe->dtv_property_cache.frequency/1000 + (band == BAND_VHF ? state->cfg->freq_offset_khz_vhf : state->cfg->freq_offset_khz_uhf);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300331
332#ifdef CONFIG_SYS_ISDBT
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300333 if (state->fe->dtv_property_cache.delivery_system == SYS_ISDBT && state->fe->dtv_property_cache.isdbt_sb_mode == 1)
334 if (((state->fe->dtv_property_cache.isdbt_sb_segment_count % 2)
335 && (state->fe->dtv_property_cache.isdbt_sb_segment_idx == ((state->fe->dtv_property_cache.isdbt_sb_segment_count / 2) + 1)))
336 || (((state->fe->dtv_property_cache.isdbt_sb_segment_count % 2) == 0)
337 && (state->fe->dtv_property_cache.isdbt_sb_segment_idx == (state->fe->dtv_property_cache.isdbt_sb_segment_count / 2)))
338 || (((state->fe->dtv_property_cache.isdbt_sb_segment_count % 2) == 0)
339 && (state->fe->dtv_property_cache.isdbt_sb_segment_idx == ((state->fe->dtv_property_cache.isdbt_sb_segment_count / 2) + 1))))
340 freq += 850;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300341#endif
Olivier Grenie03245a52009-12-04 13:27:57 -0300342 if (state->current_rf != freq) {
Olivier Grenie03245a52009-12-04 13:27:57 -0300343
Olivier Grenie9c783032009-12-07 07:49:40 -0300344 switch (state->revision) {
345 case DIB0070S_P1A:
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300346 tune = dib0070s_tuning_table;
347 lna_match = dib0070_lna;
348 break;
Olivier Grenie9c783032009-12-07 07:49:40 -0300349 default:
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300350 tune = dib0070_tuning_table;
351 if (state->cfg->flip_chip)
352 lna_match = dib0070_lna_flip_chip;
353 else
354 lna_match = dib0070_lna;
355 break;
Olivier Grenie9c783032009-12-07 07:49:40 -0300356 }
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300357 while (freq > tune->max_freq) /* find the right one */
358 tune++;
359 while (freq > lna_match->max_freq) /* find the right one */
360 lna_match++;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300361
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300362 state->current_tune_table_index = tune;
363 state->lna_match = lna_match;
Olivier Grenie03245a52009-12-04 13:27:57 -0300364 }
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300365
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300366 if (*tune_state == CT_TUNER_START) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300367 dprintk("Tuning for Band: %hd (%d kHz)\n", band, freq);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300368 if (state->current_rf != freq) {
369 u8 REFDIV;
370 u32 FBDiv, Rest, FREF, VCOF_kHz;
371 u8 Den;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300372
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300373 state->current_rf = freq;
374 state->lo4 = (state->current_tune_table_index->vco_band << 11) | (state->current_tune_table_index->hfdiv << 7);
375
376
377 dib0070_write_reg(state, 0x17, 0x30);
378
379
380 VCOF_kHz = state->current_tune_table_index->vco_multi * freq * 2;
381
382 switch (band) {
383 case BAND_VHF:
384 REFDIV = (u8) ((state->cfg->clock_khz + 9999) / 10000);
385 break;
386 case BAND_FM:
387 REFDIV = (u8) ((state->cfg->clock_khz) / 1000);
388 break;
389 default:
390 REFDIV = (u8) (state->cfg->clock_khz / 10000);
391 break;
392 }
393 FREF = state->cfg->clock_khz / REFDIV;
394
395
396
397 switch (state->revision) {
398 case DIB0070S_P1A:
399 FBDiv = (VCOF_kHz / state->current_tune_table_index->presc / FREF);
400 Rest = (VCOF_kHz / state->current_tune_table_index->presc) - FBDiv * FREF;
401 break;
402
403 case DIB0070_P1G:
404 case DIB0070_P1F:
405 default:
406 FBDiv = (freq / (FREF / 2));
407 Rest = 2 * freq - FBDiv * FREF;
408 break;
409 }
410
411 if (Rest < LPF)
412 Rest = 0;
413 else if (Rest < 2 * LPF)
414 Rest = 2 * LPF;
415 else if (Rest > (FREF - LPF)) {
416 Rest = 0;
417 FBDiv += 1;
418 } else if (Rest > (FREF - 2 * LPF))
419 Rest = FREF - 2 * LPF;
420 Rest = (Rest * 6528) / (FREF / 10);
421
422 Den = 1;
423 if (Rest > 0) {
424 state->lo4 |= (1 << 14) | (1 << 12);
425 Den = 255;
426 }
427
428
429 dib0070_write_reg(state, 0x11, (u16)FBDiv);
430 dib0070_write_reg(state, 0x12, (Den << 8) | REFDIV);
431 dib0070_write_reg(state, 0x13, (u16) Rest);
432
433 if (state->revision == DIB0070S_P1A) {
434
435 if (band == BAND_SBAND) {
436 dib0070_set_ctrl_lo5(fe, 2, 4, 3, 0);
437 dib0070_write_reg(state, 0x1d, 0xFFFF);
438 } else
439 dib0070_set_ctrl_lo5(fe, 5, 4, 3, 1);
440 }
441
442 dib0070_write_reg(state, 0x20,
443 0x0040 | 0x0020 | 0x0010 | 0x0008 | 0x0002 | 0x0001 | state->current_tune_table_index->tuner_enable);
444
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300445 dprintk("REFDIV: %hd, FREF: %d\n", REFDIV, FREF);
446 dprintk("FBDIV: %d, Rest: %d\n", FBDiv, Rest);
447 dprintk("Num: %hd, Den: %hd, SD: %hd\n", (u16) Rest, Den, (state->lo4 >> 12) & 0x1);
448 dprintk("HFDIV code: %hd\n", state->current_tune_table_index->hfdiv);
449 dprintk("VCO = %hd\n", state->current_tune_table_index->vco_band);
450 dprintk("VCOF: ((%hd*%d) << 1))\n", state->current_tune_table_index->vco_multi, freq);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300451
452 *tune_state = CT_TUNER_STEP_0;
453 } else { /* we are already tuned to this frequency - the configuration is correct */
454 ret = 50; /* wakeup time */
455 *tune_state = CT_TUNER_STEP_5;
456 }
457 } else if ((*tune_state > CT_TUNER_START) && (*tune_state < CT_TUNER_STEP_4)) {
458
459 ret = dib0070_captrim(state, tune_state);
460
461 } else if (*tune_state == CT_TUNER_STEP_4) {
462 const struct dib0070_wbd_gain_cfg *tmp = state->cfg->wbd_gain;
463 if (tmp != NULL) {
464 while (freq/1000 > tmp->freq) /* find the right one */
465 tmp++;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300466 dib0070_write_reg(state, 0x0f,
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300467 (0 << 15) | (1 << 14) | (3 << 12)
468 | (tmp->wbd_gain_val << 9) | (0 << 8) | (1 << 7)
469 | (state->current_tune_table_index->wbdmux << 0));
470 state->wbd_gain_current = tmp->wbd_gain_val;
471 } else {
472 dib0070_write_reg(state, 0x0f,
473 (0 << 15) | (1 << 14) | (3 << 12)
474 | (6 << 9) | (0 << 8) | (1 << 7)
475 | (state->current_tune_table_index->wbdmux << 0));
476 state->wbd_gain_current = 6;
477 }
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300478
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300479 dib0070_write_reg(state, 0x06, 0x3fff);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300480 dib0070_write_reg(state, 0x07,
481 (state->current_tune_table_index->switch_trim << 11) | (7 << 8) | (state->lna_match->lna_band << 3) | (3 << 0));
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300482 dib0070_write_reg(state, 0x08, (state->lna_match->lna_band << 10) | (3 << 7) | (127));
483 dib0070_write_reg(state, 0x0d, 0x0d80);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300484
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300485
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300486 dib0070_write_reg(state, 0x18, 0x07ff);
487 dib0070_write_reg(state, 0x17, 0x0033);
Olivier Grenie03245a52009-12-04 13:27:57 -0300488
489
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300490 *tune_state = CT_TUNER_STEP_5;
491 } else if (*tune_state == CT_TUNER_STEP_5) {
492 dib0070_set_bandwidth(fe);
493 *tune_state = CT_TUNER_STOP;
494 } else {
495 ret = FE_CALLBACK_TIME_NEVER; /* tuner finished, time to call again infinite */
496 }
497 return ret;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300498}
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300499
Olivier Grenie03245a52009-12-04 13:27:57 -0300500
Mauro Carvalho Chehab14d24d12011-12-24 12:24:33 -0300501static int dib0070_tune(struct dvb_frontend *fe)
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300502{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300503 struct dib0070_state *state = fe->tuner_priv;
504 uint32_t ret;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300505
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300506 state->tune_state = CT_TUNER_START;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300507
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300508 do {
509 ret = dib0070_tune_digital(fe);
510 if (ret != FE_CALLBACK_TIME_NEVER)
511 msleep(ret/10);
512 else
513 break;
514 } while (state->tune_state != CT_TUNER_STOP);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300515
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300516 return 0;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300517}
518
519static int dib0070_wakeup(struct dvb_frontend *fe)
520{
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300521 struct dib0070_state *state = fe->tuner_priv;
522 if (state->cfg->sleep)
523 state->cfg->sleep(fe, 0);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300524 return 0;
525}
526
527static int dib0070_sleep(struct dvb_frontend *fe)
528{
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300529 struct dib0070_state *state = fe->tuner_priv;
530 if (state->cfg->sleep)
531 state->cfg->sleep(fe, 1);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300532 return 0;
533}
534
Olivier Grenie03245a52009-12-04 13:27:57 -0300535u8 dib0070_get_rf_output(struct dvb_frontend *fe)
536{
537 struct dib0070_state *state = fe->tuner_priv;
538 return (dib0070_read_reg(state, 0x07) >> 11) & 0x3;
539}
Olivier Grenie03245a52009-12-04 13:27:57 -0300540EXPORT_SYMBOL(dib0070_get_rf_output);
Olivier Grenie9c783032009-12-07 07:49:40 -0300541
Olivier Grenie03245a52009-12-04 13:27:57 -0300542int dib0070_set_rf_output(struct dvb_frontend *fe, u8 no)
543{
544 struct dib0070_state *state = fe->tuner_priv;
545 u16 rxrf2 = dib0070_read_reg(state, 0x07) & 0xfe7ff;
Olivier Grenie9c783032009-12-07 07:49:40 -0300546 if (no > 3)
547 no = 3;
548 if (no < 1)
549 no = 1;
Olivier Grenie03245a52009-12-04 13:27:57 -0300550 return dib0070_write_reg(state, 0x07, rxrf2 | (no << 11));
551}
Olivier Grenie03245a52009-12-04 13:27:57 -0300552EXPORT_SYMBOL(dib0070_set_rf_output);
Olivier Grenie9c783032009-12-07 07:49:40 -0300553
Olivier Grenie03245a52009-12-04 13:27:57 -0300554static const u16 dib0070_p1f_defaults[] =
555
556{
Patrick Boettcher01373a52007-07-30 12:49:04 -0300557 7, 0x02,
Olivier Grenie03245a52009-12-04 13:27:57 -0300558 0x0008,
559 0x0000,
560 0x0000,
561 0x0000,
562 0x0000,
563 0x0002,
564 0x0100,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300565
566 3, 0x0d,
Olivier Grenie03245a52009-12-04 13:27:57 -0300567 0x0d80,
568 0x0001,
569 0x0000,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300570
571 4, 0x11,
Olivier Grenie03245a52009-12-04 13:27:57 -0300572 0x0000,
573 0x0103,
574 0x0000,
575 0x0000,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300576
577 3, 0x16,
Olivier Grenie03245a52009-12-04 13:27:57 -0300578 0x0004 | 0x0040,
579 0x0030,
580 0x07ff,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300581
582 6, 0x1b,
Olivier Grenie03245a52009-12-04 13:27:57 -0300583 0x4112,
584 0xff00,
585 0xc07f,
586 0x0000,
587 0x0180,
588 0x4000 | 0x0800 | 0x0040 | 0x0020 | 0x0010 | 0x0008 | 0x0002 | 0x0001,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300589
590 0,
591};
592
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300593static u16 dib0070_read_wbd_offset(struct dib0070_state *state, u8 gain)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300594{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300595 u16 tuner_en = dib0070_read_reg(state, 0x20);
596 u16 offset;
Patrick Boettcher3cb2c392008-01-25 07:25:20 -0300597
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300598 dib0070_write_reg(state, 0x18, 0x07ff);
599 dib0070_write_reg(state, 0x20, 0x0800 | 0x4000 | 0x0040 | 0x0020 | 0x0010 | 0x0008 | 0x0002 | 0x0001);
600 dib0070_write_reg(state, 0x0f, (1 << 14) | (2 << 12) | (gain << 9) | (1 << 8) | (1 << 7) | (0 << 0));
601 msleep(9);
602 offset = dib0070_read_reg(state, 0x19);
603 dib0070_write_reg(state, 0x20, tuner_en);
604 return offset;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300605}
Patrick Boettcher3cb2c392008-01-25 07:25:20 -0300606
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300607static void dib0070_wbd_offset_calibration(struct dib0070_state *state)
608{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300609 u8 gain;
610 for (gain = 6; gain < 8; gain++) {
611 state->wbd_offset_3_3[gain - 6] = ((dib0070_read_wbd_offset(state, gain) * 8 * 18 / 33 + 1) / 2);
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300612 dprintk("Gain: %d, WBDOffset (3.3V) = %hd\n", gain, state->wbd_offset_3_3[gain-6]);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300613 }
Patrick Boettcher01373a52007-07-30 12:49:04 -0300614}
615
616u16 dib0070_wbd_offset(struct dvb_frontend *fe)
617{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300618 struct dib0070_state *state = fe->tuner_priv;
619 const struct dib0070_wbd_gain_cfg *tmp = state->cfg->wbd_gain;
620 u32 freq = fe->dtv_property_cache.frequency/1000;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300621
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300622 if (tmp != NULL) {
623 while (freq/1000 > tmp->freq) /* find the right one */
624 tmp++;
625 state->wbd_gain_current = tmp->wbd_gain_val;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300626 } else
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300627 state->wbd_gain_current = 6;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300628
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300629 return state->wbd_offset_3_3[state->wbd_gain_current - 6];
Patrick Boettcher01373a52007-07-30 12:49:04 -0300630}
Patrick Boettcher01373a52007-07-30 12:49:04 -0300631EXPORT_SYMBOL(dib0070_wbd_offset);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300632
Patrick Boettcher01373a52007-07-30 12:49:04 -0300633#define pgm_read_word(w) (*w)
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300634static int dib0070_reset(struct dvb_frontend *fe)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300635{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300636 struct dib0070_state *state = fe->tuner_priv;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300637 u16 l, r, *n;
638
639 HARD_RESET(state);
640
Olivier Grenie03245a52009-12-04 13:27:57 -0300641
Patrick Boettcher01373a52007-07-30 12:49:04 -0300642#ifndef FORCE_SBAND_TUNER
643 if ((dib0070_read_reg(state, 0x22) >> 9) & 0x1)
644 state->revision = (dib0070_read_reg(state, 0x1f) >> 8) & 0xff;
645 else
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300646#else
647#warning forcing SBAND
Patrick Boettcher01373a52007-07-30 12:49:04 -0300648#endif
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300649 state->revision = DIB0070S_P1A;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300650
651 /* P1F or not */
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300652 dprintk("Revision: %x\n", state->revision);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300653
654 if (state->revision == DIB0070_P1D) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300655 dprintk("Error: this driver is not to be used meant for P1D or earlier\n");
Patrick Boettcher01373a52007-07-30 12:49:04 -0300656 return -EINVAL;
657 }
658
659 n = (u16 *) dib0070_p1f_defaults;
660 l = pgm_read_word(n++);
661 while (l) {
662 r = pgm_read_word(n++);
663 do {
Olivier Grenie03245a52009-12-04 13:27:57 -0300664 dib0070_write_reg(state, (u8)r, pgm_read_word(n++));
Patrick Boettcher01373a52007-07-30 12:49:04 -0300665 r++;
666 } while (--l);
667 l = pgm_read_word(n++);
668 }
669
670 if (state->cfg->force_crystal_mode != 0)
671 r = state->cfg->force_crystal_mode;
672 else if (state->cfg->clock_khz >= 24000)
673 r = 1;
674 else
675 r = 2;
676
Olivier Grenie03245a52009-12-04 13:27:57 -0300677
Patrick Boettcher01373a52007-07-30 12:49:04 -0300678 r |= state->cfg->osc_buffer_state << 3;
679
680 dib0070_write_reg(state, 0x10, r);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300681 dib0070_write_reg(state, 0x1f, (1 << 8) | ((state->cfg->clock_pad_drive & 0xf) << 5));
Patrick Boettcher01373a52007-07-30 12:49:04 -0300682
683 if (state->cfg->invert_iq) {
684 r = dib0070_read_reg(state, 0x02) & 0xffdf;
685 dib0070_write_reg(state, 0x02, r | (1 << 5));
686 }
687
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300688 if (state->revision == DIB0070S_P1A)
689 dib0070_set_ctrl_lo5(fe, 2, 4, 3, 0);
690 else
691 dib0070_set_ctrl_lo5(fe, 5, 4, state->cfg->charge_pump,
692 state->cfg->enable_third_order_filter);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300693
694 dib0070_write_reg(state, 0x01, (54 << 9) | 0xc8);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300695
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300696 dib0070_wbd_offset_calibration(state);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300697
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300698 return 0;
Olivier Grenie03245a52009-12-04 13:27:57 -0300699}
700
701static int dib0070_get_frequency(struct dvb_frontend *fe, u32 *frequency)
702{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300703 struct dib0070_state *state = fe->tuner_priv;
Olivier Grenie03245a52009-12-04 13:27:57 -0300704
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300705 *frequency = 1000 * state->current_rf;
706 return 0;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300707}
708
Mauro Carvalho Chehabf2709c22016-11-18 20:30:51 -0200709static void dib0070_release(struct dvb_frontend *fe)
710{
711 kfree(fe->tuner_priv);
712 fe->tuner_priv = NULL;
713}
714
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300715static const struct dvb_tuner_ops dib0070_ops = {
Patrick Boettcher01373a52007-07-30 12:49:04 -0300716 .info = {
Mauro Carvalho Chehaba3f90c72018-07-05 18:59:35 -0400717 .name = "DiBcom DiB0070",
718 .frequency_min_hz = 45 * MHz,
719 .frequency_max_hz = 860 * MHz,
720 .frequency_step_hz = 1 * kHz,
Olivier Grenie03245a52009-12-04 13:27:57 -0300721 },
Mauro Carvalho Chehabf2709c22016-11-18 20:30:51 -0200722 .release = dib0070_release,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300723
Olivier Grenie03245a52009-12-04 13:27:57 -0300724 .init = dib0070_wakeup,
725 .sleep = dib0070_sleep,
726 .set_params = dib0070_tune,
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300727
Olivier Grenie03245a52009-12-04 13:27:57 -0300728 .get_frequency = dib0070_get_frequency,
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300729// .get_bandwidth = dib0070_get_bandwidth
Patrick Boettcher01373a52007-07-30 12:49:04 -0300730};
731
Olivier Grenie9c783032009-12-07 07:49:40 -0300732struct dvb_frontend *dib0070_attach(struct dvb_frontend *fe, struct i2c_adapter *i2c, struct dib0070_config *cfg)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300733{
734 struct dib0070_state *state = kzalloc(sizeof(struct dib0070_state), GFP_KERNEL);
735 if (state == NULL)
736 return NULL;
737
738 state->cfg = cfg;
739 state->i2c = i2c;
Olivier Grenie03245a52009-12-04 13:27:57 -0300740 state->fe = fe;
Patrick Boettcher79fcce32011-08-03 12:08:21 -0300741 mutex_init(&state->i2c_buffer_lock);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300742 fe->tuner_priv = state;
743
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300744 if (dib0070_reset(fe) != 0)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300745 goto free_mem;
746
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300747 pr_info("DiB0070: successfully identified\n");
Patrick Boettcher01373a52007-07-30 12:49:04 -0300748 memcpy(&fe->ops.tuner_ops, &dib0070_ops, sizeof(struct dvb_tuner_ops));
749
750 fe->tuner_priv = state;
751 return fe;
752
Olivier Grenie03245a52009-12-04 13:27:57 -0300753free_mem:
Patrick Boettcher01373a52007-07-30 12:49:04 -0300754 kfree(state);
755 fe->tuner_priv = NULL;
756 return NULL;
757}
Patrick Boettcher01373a52007-07-30 12:49:04 -0300758EXPORT_SYMBOL(dib0070_attach);
759
Patrick Boettcher99e44da2016-01-24 12:56:58 -0200760MODULE_AUTHOR("Patrick Boettcher <patrick.boettcher@posteo.de>");
Patrick Boettcher01373a52007-07-30 12:49:04 -0300761MODULE_DESCRIPTION("Driver for the DiBcom 0070 base-band RF Tuner");
762MODULE_LICENSE("GPL");