blob: c77e89239dcd9a32c143203030362264d86f83b7 [file] [log] [blame]
Thomas Gleixner6e7c1092019-05-20 09:18:57 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Clemens Ladisch3c57e892009-12-16 21:38:25 +01002/*
Wei Hu30b146d12013-08-23 13:14:03 -07003 * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h processor hardware monitoring
Clemens Ladisch3c57e892009-12-16 21:38:25 +01004 *
5 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
Clemens Ladisch3c57e892009-12-16 21:38:25 +01006 */
7
8#include <linux/err.h>
9#include <linux/hwmon.h>
10#include <linux/hwmon-sysfs.h>
11#include <linux/init.h>
12#include <linux/module.h>
13#include <linux/pci.h>
Woods, Briandedf7dc2018-11-06 20:08:14 +000014#include <linux/pci_ids.h>
Guenter Roeck3b031622018-05-04 13:01:33 -070015#include <asm/amd_nb.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010016#include <asm/processor.h>
17
Andre Przywara9e581312011-05-25 20:43:31 +020018MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
Clemens Ladisch3c57e892009-12-16 21:38:25 +010019MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
20MODULE_LICENSE("GPL");
21
22static bool force;
23module_param(force, bool, 0444);
24MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
25
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050026/* Provide lock for writing to NB_SMU_IND_ADDR */
27static DEFINE_MUTEX(nb_smu_ind_mutex);
28
Guenter Roeckccaf63b2018-04-29 09:16:45 -070029#ifndef PCI_DEVICE_ID_AMD_15H_M70H_NB_F3
30#define PCI_DEVICE_ID_AMD_15H_M70H_NB_F3 0x15b3
31#endif
32
Clemens Ladischc5114a12010-01-10 20:52:34 +010033/* CPUID function 0x80000001, ebx */
34#define CPUID_PKGTYPE_MASK 0xf0000000
35#define CPUID_PKGTYPE_F 0x00000000
36#define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
37
38/* DRAM controller (PCI function 2) */
39#define REG_DCT0_CONFIG_HIGH 0x094
40#define DDR3_MODE 0x00000100
41
42/* miscellaneous (PCI function 3) */
Clemens Ladisch3c57e892009-12-16 21:38:25 +010043#define REG_HARDWARE_THERMAL_CONTROL 0x64
44#define HTC_ENABLE 0x00000001
45
46#define REG_REPORTED_TEMPERATURE 0xa4
47
48#define REG_NORTHBRIDGE_CAPABILITIES 0xe8
49#define NB_CAP_HTC 0x00000400
50
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050051/*
Guenter Roeck40626a12018-04-29 08:08:24 -070052 * For F15h M60h and M70h, REG_HARDWARE_THERMAL_CONTROL
53 * and REG_REPORTED_TEMPERATURE have been moved to
54 * D0F0xBC_xD820_0C64 [Hardware Temperature Control]
55 * D0F0xBC_xD820_0CA4 [Reported Temperature Control]
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050056 */
Guenter Roeck40626a12018-04-29 08:08:24 -070057#define F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET 0xd8200c64
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050058#define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050059
Guenter Roeck9af0a9a2017-09-04 18:33:53 -070060/* F17h M01h Access througn SMN */
61#define F17H_M01H_REPORTED_TEMP_CTRL_OFFSET 0x00059800
62
Guenter Roeck68546ab2017-09-04 18:33:53 -070063struct k10temp_data {
64 struct pci_dev *pdev;
Guenter Roeck40626a12018-04-29 08:08:24 -070065 void (*read_htcreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck68546ab2017-09-04 18:33:53 -070066 void (*read_tempreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck1b50b772017-09-04 18:33:53 -070067 int temp_offset;
Guenter Roeck1b597882018-04-24 06:55:55 -070068 u32 temp_adjust_mask;
Guenter Roeckf934c052018-04-26 12:22:29 -070069 bool show_tdie;
Guenter Roeck1b50b772017-09-04 18:33:53 -070070};
71
72struct tctl_offset {
73 u8 model;
74 char const *id;
75 int offset;
76};
77
78static const struct tctl_offset tctl_offset_table[] = {
Guenter Roeckab5ee242017-11-13 12:38:23 -080079 { 0x17, "AMD Ryzen 5 1600X", 20000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -070080 { 0x17, "AMD Ryzen 7 1700X", 20000 },
81 { 0x17, "AMD Ryzen 7 1800X", 20000 },
Guenter Roeck1b597882018-04-24 06:55:55 -070082 { 0x17, "AMD Ryzen 7 2700X", 10000 },
Guenter Roeckcd6a2062018-08-09 11:50:46 -070083 { 0x17, "AMD Ryzen Threadripper 19", 27000 }, /* 19{00,20,50}X */
84 { 0x17, "AMD Ryzen Threadripper 29", 27000 }, /* 29{20,50,70,90}[W]X */
Guenter Roeck68546ab2017-09-04 18:33:53 -070085};
86
Guenter Roeck40626a12018-04-29 08:08:24 -070087static void read_htcreg_pci(struct pci_dev *pdev, u32 *regval)
88{
89 pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL, regval);
90}
91
Guenter Roeck68546ab2017-09-04 18:33:53 -070092static void read_tempreg_pci(struct pci_dev *pdev, u32 *regval)
93{
94 pci_read_config_dword(pdev, REG_REPORTED_TEMPERATURE, regval);
95}
96
97static void amd_nb_index_read(struct pci_dev *pdev, unsigned int devfn,
98 unsigned int base, int offset, u32 *val)
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050099{
100 mutex_lock(&nb_smu_ind_mutex);
101 pci_bus_write_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700102 base, offset);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500103 pci_bus_read_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700104 base + 4, val);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500105 mutex_unlock(&nb_smu_ind_mutex);
106}
107
Guenter Roeck40626a12018-04-29 08:08:24 -0700108static void read_htcreg_nb_f15(struct pci_dev *pdev, u32 *regval)
109{
110 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
111 F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET, regval);
112}
113
Guenter Roeck68546ab2017-09-04 18:33:53 -0700114static void read_tempreg_nb_f15(struct pci_dev *pdev, u32 *regval)
115{
116 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
117 F15H_M60H_REPORTED_TEMP_CTRL_OFFSET, regval);
118}
119
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700120static void read_tempreg_nb_f17(struct pci_dev *pdev, u32 *regval)
121{
Guenter Roeck3b031622018-05-04 13:01:33 -0700122 amd_smn_read(amd_pci_dev_to_node_id(pdev),
123 F17H_M01H_REPORTED_TEMP_CTRL_OFFSET, regval);
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700124}
125
Colin Ian Kingfb8eefd2018-06-01 14:37:13 +0100126static unsigned int get_raw_temp(struct k10temp_data *data)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100127{
Guenter Roeck68546ab2017-09-04 18:33:53 -0700128 unsigned int temp;
Guenter Roeckf934c052018-04-26 12:22:29 -0700129 u32 regval;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100130
Guenter Roeck68546ab2017-09-04 18:33:53 -0700131 data->read_tempreg(data->pdev, &regval);
132 temp = (regval >> 21) * 125;
Guenter Roeck1b597882018-04-24 06:55:55 -0700133 if (regval & data->temp_adjust_mask)
134 temp -= 49000;
Guenter Roeckf934c052018-04-26 12:22:29 -0700135 return temp;
136}
137
138static ssize_t temp1_input_show(struct device *dev,
139 struct device_attribute *attr, char *buf)
140{
141 struct k10temp_data *data = dev_get_drvdata(dev);
142 unsigned int temp = get_raw_temp(data);
143
Guenter Roeckaef17ca2018-02-07 17:49:39 -0800144 if (temp > data->temp_offset)
145 temp -= data->temp_offset;
146 else
147 temp = 0;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700148
149 return sprintf(buf, "%u\n", temp);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100150}
151
Guenter Roeckf934c052018-04-26 12:22:29 -0700152static ssize_t temp2_input_show(struct device *dev,
153 struct device_attribute *devattr, char *buf)
154{
155 struct k10temp_data *data = dev_get_drvdata(dev);
156 unsigned int temp = get_raw_temp(data);
157
158 return sprintf(buf, "%u\n", temp);
159}
160
161static ssize_t temp_label_show(struct device *dev,
162 struct device_attribute *devattr, char *buf)
163{
164 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
165
166 return sprintf(buf, "%s\n", attr->index ? "Tctl" : "Tdie");
167}
168
Julia Lawall0c36d722016-12-22 13:05:19 +0100169static ssize_t temp1_max_show(struct device *dev,
170 struct device_attribute *attr, char *buf)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100171{
172 return sprintf(buf, "%d\n", 70 * 1000);
173}
174
Guenter Roeckfac5ba62018-12-06 10:33:21 -0800175static ssize_t temp_crit_show(struct device *dev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100176 struct device_attribute *devattr, char *buf)
177{
178 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Guenter Roeck68546ab2017-09-04 18:33:53 -0700179 struct k10temp_data *data = dev_get_drvdata(dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100180 int show_hyst = attr->index;
181 u32 regval;
182 int value;
183
Guenter Roeck40626a12018-04-29 08:08:24 -0700184 data->read_htcreg(data->pdev, &regval);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100185 value = ((regval >> 16) & 0x7f) * 500 + 52000;
186 if (show_hyst)
187 value -= ((regval >> 24) & 0xf) * 500;
188 return sprintf(buf, "%d\n", value);
189}
190
Julia Lawall0c36d722016-12-22 13:05:19 +0100191static DEVICE_ATTR_RO(temp1_input);
192static DEVICE_ATTR_RO(temp1_max);
Guenter Roeckfac5ba62018-12-06 10:33:21 -0800193static SENSOR_DEVICE_ATTR_RO(temp1_crit, temp_crit, 0);
194static SENSOR_DEVICE_ATTR_RO(temp1_crit_hyst, temp_crit, 1);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700195
Guenter Roeckfac5ba62018-12-06 10:33:21 -0800196static SENSOR_DEVICE_ATTR_RO(temp1_label, temp_label, 0);
Guenter Roeckf934c052018-04-26 12:22:29 -0700197static DEVICE_ATTR_RO(temp2_input);
Guenter Roeckfac5ba62018-12-06 10:33:21 -0800198static SENSOR_DEVICE_ATTR_RO(temp2_label, temp_label, 1);
Guenter Roeckf934c052018-04-26 12:22:29 -0700199
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700200static umode_t k10temp_is_visible(struct kobject *kobj,
201 struct attribute *attr, int index)
202{
203 struct device *dev = container_of(kobj, struct device, kobj);
Guenter Roeck68546ab2017-09-04 18:33:53 -0700204 struct k10temp_data *data = dev_get_drvdata(dev);
205 struct pci_dev *pdev = data->pdev;
Guenter Roeckf934c052018-04-26 12:22:29 -0700206 u32 reg;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700207
Guenter Roeckf934c052018-04-26 12:22:29 -0700208 switch (index) {
209 case 0 ... 1: /* temp1_input, temp1_max */
210 default:
211 break;
212 case 2 ... 3: /* temp1_crit, temp1_crit_hyst */
Guenter Roeck40626a12018-04-29 08:08:24 -0700213 if (!data->read_htcreg)
214 return 0;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700215
216 pci_read_config_dword(pdev, REG_NORTHBRIDGE_CAPABILITIES,
Guenter Roeck40626a12018-04-29 08:08:24 -0700217 &reg);
218 if (!(reg & NB_CAP_HTC))
219 return 0;
220
221 data->read_htcreg(data->pdev, &reg);
222 if (!(reg & HTC_ENABLE))
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700223 return 0;
Guenter Roeckf934c052018-04-26 12:22:29 -0700224 break;
225 case 4 ... 6: /* temp1_label, temp2_input, temp2_label */
226 if (!data->show_tdie)
227 return 0;
228 break;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700229 }
230 return attr->mode;
231}
232
233static struct attribute *k10temp_attrs[] = {
234 &dev_attr_temp1_input.attr,
235 &dev_attr_temp1_max.attr,
236 &sensor_dev_attr_temp1_crit.dev_attr.attr,
237 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
Guenter Roeckf934c052018-04-26 12:22:29 -0700238 &sensor_dev_attr_temp1_label.dev_attr.attr,
239 &dev_attr_temp2_input.attr,
240 &sensor_dev_attr_temp2_label.dev_attr.attr,
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700241 NULL
242};
243
244static const struct attribute_group k10temp_group = {
245 .attrs = k10temp_attrs,
246 .is_visible = k10temp_is_visible,
247};
248__ATTRIBUTE_GROUPS(k10temp);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100249
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500250static bool has_erratum_319(struct pci_dev *pdev)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100251{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100252 u32 pkg_type, reg_dram_cfg;
253
254 if (boot_cpu_data.x86 != 0x10)
255 return false;
256
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100257 /*
Clemens Ladischc5114a12010-01-10 20:52:34 +0100258 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
259 * may be unreliable.
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100260 */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100261 pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
262 if (pkg_type == CPUID_PKGTYPE_F)
263 return true;
264 if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
265 return false;
266
Jean Delvareeefc2d92010-06-20 09:22:31 +0200267 /* DDR3 memory implies socket AM3, which is good */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100268 pci_bus_read_config_dword(pdev->bus,
269 PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
270 REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
Jean Delvareeefc2d92010-06-20 09:22:31 +0200271 if (reg_dram_cfg & DDR3_MODE)
272 return false;
273
274 /*
275 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
276 * memory. We blacklist all the cores which do exist in socket AM2+
277 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
278 * and AM3 formats, but that's the best we can do.
279 */
280 return boot_cpu_data.x86_model < 4 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800281 (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_stepping <= 2);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100282}
283
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500284static int k10temp_probe(struct pci_dev *pdev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100285 const struct pci_device_id *id)
286{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100287 int unreliable = has_erratum_319(pdev);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700288 struct device *dev = &pdev->dev;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700289 struct k10temp_data *data;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700290 struct device *hwmon_dev;
Guenter Roeck1b50b772017-09-04 18:33:53 -0700291 int i;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100292
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700293 if (unreliable) {
294 if (!force) {
295 dev_err(dev,
296 "unreliable CPU thermal sensor; monitoring disabled\n");
297 return -ENODEV;
298 }
299 dev_warn(dev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100300 "unreliable CPU thermal sensor; check erratum 319\n");
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700301 }
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100302
Guenter Roeck68546ab2017-09-04 18:33:53 -0700303 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
304 if (!data)
305 return -ENOMEM;
306
307 data->pdev = pdev;
308
Guenter Roeck53dfa002018-09-02 12:02:53 -0700309 if (boot_cpu_data.x86 == 0x15 &&
310 ((boot_cpu_data.x86_model & 0xf0) == 0x60 ||
311 (boot_cpu_data.x86_model & 0xf0) == 0x70)) {
Guenter Roeck40626a12018-04-29 08:08:24 -0700312 data->read_htcreg = read_htcreg_nb_f15;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700313 data->read_tempreg = read_tempreg_nb_f15;
Pu Wend93217d2018-12-08 14:33:28 +0800314 } else if (boot_cpu_data.x86 == 0x17 || boot_cpu_data.x86 == 0x18) {
Guenter Roeck1b597882018-04-24 06:55:55 -0700315 data->temp_adjust_mask = 0x80000;
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700316 data->read_tempreg = read_tempreg_nb_f17;
Guenter Roeckf934c052018-04-26 12:22:29 -0700317 data->show_tdie = true;
Guenter Roeck1b597882018-04-24 06:55:55 -0700318 } else {
Guenter Roeck40626a12018-04-29 08:08:24 -0700319 data->read_htcreg = read_htcreg_pci;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700320 data->read_tempreg = read_tempreg_pci;
Guenter Roeck1b597882018-04-24 06:55:55 -0700321 }
Guenter Roeck68546ab2017-09-04 18:33:53 -0700322
Guenter Roeck1b50b772017-09-04 18:33:53 -0700323 for (i = 0; i < ARRAY_SIZE(tctl_offset_table); i++) {
324 const struct tctl_offset *entry = &tctl_offset_table[i];
325
326 if (boot_cpu_data.x86 == entry->model &&
327 strstr(boot_cpu_data.x86_model_id, entry->id)) {
328 data->temp_offset = entry->offset;
329 break;
330 }
331 }
332
Guenter Roeck68546ab2017-09-04 18:33:53 -0700333 hwmon_dev = devm_hwmon_device_register_with_groups(dev, "k10temp", data,
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700334 k10temp_groups);
335 return PTR_ERR_OR_ZERO(hwmon_dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100336}
337
Jingoo Hancd9bb052013-12-03 07:10:29 +0000338static const struct pci_device_id k10temp_id_table[] = {
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100339 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
340 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
Clemens Ladischaa4790a2011-02-17 03:22:40 -0500341 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
Andre Przywara9e581312011-05-25 20:43:31 +0200342 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
Borislav Petkov24214442012-05-04 18:28:21 +0200343 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
Phil Pokornyd303b1b2014-01-14 10:46:46 -0800344 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500345 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
Guenter Roeckccaf63b2018-04-29 09:16:45 -0700346 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M70H_NB_F3) },
Wei Hu30b146d12013-08-23 13:14:03 -0700347 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
Aravind Gopalakrishnanec015952014-03-11 16:25:59 -0500348 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700349 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Guenter Roeck3b031622018-05-04 13:01:33 -0700350 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3) },
Woods, Brian210ba122018-11-06 20:08:21 +0000351 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M30H_DF_F3) },
Pu Wend93217d2018-12-08 14:33:28 +0800352 { PCI_VDEVICE(HYGON, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100353 {}
354};
355MODULE_DEVICE_TABLE(pci, k10temp_id_table);
356
357static struct pci_driver k10temp_driver = {
358 .name = "k10temp",
359 .id_table = k10temp_id_table,
360 .probe = k10temp_probe,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100361};
362
Axel Linf71f5a52012-04-02 21:25:46 -0400363module_pci_driver(k10temp_driver);