blob: 37ebd5af8fd46898e58398ce97447523f48b0228 [file] [log] [blame]
Patrick Boettcher01373a52007-07-30 12:49:04 -03001/*
2 * Linux-DVB Driver for DiBcom's DiB0070 base-band RF Tuner.
3 *
Patrick Boettcher7e5ce652009-08-03 13:43:40 -03004 * Copyright (C) 2005-9 DiBcom (http://www.dibcom.fr/)
Patrick Boettcher01373a52007-07-30 12:49:04 -03005 *
6 * This program is free software; you can redistribute it and/or
Patrick Boettcher7e5ce652009-08-03 13:43:40 -03007 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of the
9 * License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 *
15 * GNU General Public License for more details.
16 *
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030017 *
18 * This code is more or less generated from another driver, please
19 * excuse some codingstyle oddities.
20 *
Patrick Boettcher01373a52007-07-30 12:49:04 -030021 */
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030022
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -030023#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24
Patrick Boettcher01373a52007-07-30 12:49:04 -030025#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Patrick Boettcher01373a52007-07-30 12:49:04 -030027#include <linux/i2c.h>
Patrick Boettcher79fcce32011-08-03 12:08:21 -030028#include <linux/mutex.h>
Patrick Boettcher01373a52007-07-30 12:49:04 -030029
Mauro Carvalho Chehabfada1932017-12-28 13:03:51 -050030#include <media/dvb_frontend.h>
Patrick Boettcher01373a52007-07-30 12:49:04 -030031
32#include "dib0070.h"
33#include "dibx000_common.h"
34
35static int debug;
36module_param(debug, int, 0644);
37MODULE_PARM_DESC(debug, "turn on debugging (default: 0)");
38
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -030039#define dprintk(fmt, arg...) do { \
40 if (debug) \
41 printk(KERN_DEBUG pr_fmt("%s: " fmt), \
42 __func__, ##arg); \
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030043} while (0)
Patrick Boettcher01373a52007-07-30 12:49:04 -030044
45#define DIB0070_P1D 0x00
46#define DIB0070_P1F 0x01
47#define DIB0070_P1G 0x03
48#define DIB0070S_P1A 0x02
49
50struct dib0070_state {
51 struct i2c_adapter *i2c;
52 struct dvb_frontend *fe;
53 const struct dib0070_config *cfg;
54 u16 wbd_ff_offset;
55 u8 revision;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030056
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -030057 enum frontend_tune_state tune_state;
58 u32 current_rf;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030059
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -030060 /* for the captrim binary search */
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030061 s8 step;
62 u16 adc_diff;
63
64 s8 captrim;
65 s8 fcaptrim;
66 u16 lo4;
67
68 const struct dib0070_tuning *current_tune_table_index;
69 const struct dib0070_lna_match *lna_match;
70
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -030071 u8 wbd_gain_current;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -030072 u16 wbd_offset_3_3[2];
Olivier Grenie5a0deee2011-05-03 12:27:33 -030073
74 /* for the I2C transfer */
75 struct i2c_msg msg[2];
76 u8 i2c_write_buffer[3];
77 u8 i2c_read_buffer[2];
Patrick Boettcher79fcce32011-08-03 12:08:21 -030078 struct mutex i2c_buffer_lock;
Patrick Boettcher01373a52007-07-30 12:49:04 -030079};
80
Patrick Boettcher79fcce32011-08-03 12:08:21 -030081static u16 dib0070_read_reg(struct dib0070_state *state, u8 reg)
Patrick Boettcher01373a52007-07-30 12:49:04 -030082{
Patrick Boettcher79fcce32011-08-03 12:08:21 -030083 u16 ret;
84
85 if (mutex_lock_interruptible(&state->i2c_buffer_lock) < 0) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -030086 dprintk("could not acquire lock\n");
Patrick Boettcher79fcce32011-08-03 12:08:21 -030087 return 0;
88 }
89
Olivier Grenie5a0deee2011-05-03 12:27:33 -030090 state->i2c_write_buffer[0] = reg;
91
92 memset(state->msg, 0, 2 * sizeof(struct i2c_msg));
93 state->msg[0].addr = state->cfg->i2c_address;
94 state->msg[0].flags = 0;
95 state->msg[0].buf = state->i2c_write_buffer;
96 state->msg[0].len = 1;
97 state->msg[1].addr = state->cfg->i2c_address;
98 state->msg[1].flags = I2C_M_RD;
99 state->msg[1].buf = state->i2c_read_buffer;
100 state->msg[1].len = 2;
101
102 if (i2c_transfer(state->i2c, state->msg, 2) != 2) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300103 pr_warn("DiB0070 I2C read failed\n");
Patrick Boettcher79fcce32011-08-03 12:08:21 -0300104 ret = 0;
105 } else
106 ret = (state->i2c_read_buffer[0] << 8)
107 | state->i2c_read_buffer[1];
108
109 mutex_unlock(&state->i2c_buffer_lock);
110 return ret;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300111}
112
113static int dib0070_write_reg(struct dib0070_state *state, u8 reg, u16 val)
114{
Patrick Boettcher79fcce32011-08-03 12:08:21 -0300115 int ret;
116
117 if (mutex_lock_interruptible(&state->i2c_buffer_lock) < 0) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300118 dprintk("could not acquire lock\n");
Patrick Boettcher79fcce32011-08-03 12:08:21 -0300119 return -EINVAL;
120 }
Olivier Grenie5a0deee2011-05-03 12:27:33 -0300121 state->i2c_write_buffer[0] = reg;
122 state->i2c_write_buffer[1] = val >> 8;
123 state->i2c_write_buffer[2] = val & 0xff;
124
125 memset(state->msg, 0, sizeof(struct i2c_msg));
126 state->msg[0].addr = state->cfg->i2c_address;
127 state->msg[0].flags = 0;
128 state->msg[0].buf = state->i2c_write_buffer;
129 state->msg[0].len = 3;
130
131 if (i2c_transfer(state->i2c, state->msg, 1) != 1) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300132 pr_warn("DiB0070 I2C write failed\n");
Patrick Boettcher79fcce32011-08-03 12:08:21 -0300133 ret = -EREMOTEIO;
134 } else
135 ret = 0;
136
137 mutex_unlock(&state->i2c_buffer_lock);
138 return ret;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300139}
140
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300141#define HARD_RESET(state) do { \
142 state->cfg->sleep(state->fe, 0); \
143 if (state->cfg->reset) { \
144 state->cfg->reset(state->fe,1); msleep(10); \
145 state->cfg->reset(state->fe,0); msleep(10); \
146 } \
147} while (0)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300148
Mauro Carvalho Chehabc79c9fb2011-12-22 18:19:55 -0300149static int dib0070_set_bandwidth(struct dvb_frontend *fe)
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300150 {
151 struct dib0070_state *state = fe->tuner_priv;
152 u16 tmp = dib0070_read_reg(state, 0x02) & 0x3fff;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300153
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300154 if (state->fe->dtv_property_cache.bandwidth_hz/1000 > 7000)
155 tmp |= (0 << 14);
156 else if (state->fe->dtv_property_cache.bandwidth_hz/1000 > 6000)
157 tmp |= (1 << 14);
158 else if (state->fe->dtv_property_cache.bandwidth_hz/1000 > 5000)
159 tmp |= (2 << 14);
160 else
161 tmp |= (3 << 14);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300162
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300163 dib0070_write_reg(state, 0x02, tmp);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300164
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300165 /* sharpen the BB filter in ISDB-T to have higher immunity to adjacent channels */
166 if (state->fe->dtv_property_cache.delivery_system == SYS_ISDBT) {
167 u16 value = dib0070_read_reg(state, 0x17);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300168
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300169 dib0070_write_reg(state, 0x17, value & 0xfffc);
170 tmp = dib0070_read_reg(state, 0x01) & 0x01ff;
171 dib0070_write_reg(state, 0x01, tmp | (60 << 9));
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300172
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300173 dib0070_write_reg(state, 0x17, value);
174 }
Patrick Boettcher01373a52007-07-30 12:49:04 -0300175 return 0;
176}
177
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300178static int dib0070_captrim(struct dib0070_state *state, enum frontend_tune_state *tune_state)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300179{
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300180 int8_t step_sign;
181 u16 adc;
182 int ret = 0;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300183
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300184 if (*tune_state == CT_TUNER_STEP_0) {
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300185 dib0070_write_reg(state, 0x0f, 0xed10);
Olivier Grenie03245a52009-12-04 13:27:57 -0300186 dib0070_write_reg(state, 0x17, 0x0034);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300187
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300188 dib0070_write_reg(state, 0x18, 0x0032);
189 state->step = state->captrim = state->fcaptrim = 64;
190 state->adc_diff = 3000;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300191 ret = 20;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300192
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300193 *tune_state = CT_TUNER_STEP_1;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300194 } else if (*tune_state == CT_TUNER_STEP_1) {
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300195 state->step /= 2;
196 dib0070_write_reg(state, 0x14, state->lo4 | state->captrim);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300197 ret = 15;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300198
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300199 *tune_state = CT_TUNER_STEP_2;
200 } else if (*tune_state == CT_TUNER_STEP_2) {
Patrick Boettcher01373a52007-07-30 12:49:04 -0300201
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300202 adc = dib0070_read_reg(state, 0x19);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300203
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300204 dprintk("CAPTRIM=%hd; ADC = %hd (ADC) & %dmV\n", state->captrim, adc, (u32) adc*(u32)1800/(u32)1024);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300205
206 if (adc >= 400) {
207 adc -= 400;
208 step_sign = -1;
209 } else {
210 adc = 400 - adc;
211 step_sign = 1;
212 }
213
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300214 if (adc < state->adc_diff) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300215 dprintk("CAPTRIM=%hd is closer to target (%hd/%hd)\n", state->captrim, adc, state->adc_diff);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300216 state->adc_diff = adc;
217 state->fcaptrim = state->captrim;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300218 }
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300219 state->captrim += (step_sign * state->step);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300220
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300221 if (state->step >= 1)
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300222 *tune_state = CT_TUNER_STEP_1;
223 else
224 *tune_state = CT_TUNER_STEP_3;
225
226 } else if (*tune_state == CT_TUNER_STEP_3) {
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300227 dib0070_write_reg(state, 0x14, state->lo4 | state->fcaptrim);
228 dib0070_write_reg(state, 0x18, 0x07ff);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300229 *tune_state = CT_TUNER_STEP_4;
230 }
231
232 return ret;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300233}
234
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300235static int dib0070_set_ctrl_lo5(struct dvb_frontend *fe, u8 vco_bias_trim, u8 hf_div_trim, u8 cp_current, u8 third_order_filt)
236{
237 struct dib0070_state *state = fe->tuner_priv;
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300238 u16 lo5 = (third_order_filt << 14) | (0 << 13) | (1 << 12) | (3 << 9) | (cp_current << 6) | (hf_div_trim << 3) | (vco_bias_trim << 0);
239
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300240 dprintk("CTRL_LO5: 0x%x\n", lo5);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300241 return dib0070_write_reg(state, 0x15, lo5);
242}
243
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300244void dib0070_ctrl_agc_filter(struct dvb_frontend *fe, u8 open)
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300245{
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300246 struct dib0070_state *state = fe->tuner_priv;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300247
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300248 if (open) {
249 dib0070_write_reg(state, 0x1b, 0xff00);
250 dib0070_write_reg(state, 0x1a, 0x0000);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300251 } else {
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300252 dib0070_write_reg(state, 0x1b, 0x4112);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300253 if (state->cfg->vga_filter != 0) {
254 dib0070_write_reg(state, 0x1a, state->cfg->vga_filter);
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300255 dprintk("vga filter register is set to %x\n", state->cfg->vga_filter);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300256 } else
257 dib0070_write_reg(state, 0x1a, 0x0009);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300258 }
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300259}
260
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300261EXPORT_SYMBOL(dib0070_ctrl_agc_filter);
262struct dib0070_tuning {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300263 u32 max_freq; /* for every frequency less than or equal to that field: this information is correct */
264 u8 switch_trim;
265 u8 vco_band;
266 u8 hfdiv;
267 u8 vco_multi;
268 u8 presc;
269 u8 wbdmux;
270 u16 tuner_enable;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300271};
272
273struct dib0070_lna_match {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300274 u32 max_freq; /* for every frequency less than or equal to that field: this information is correct */
275 u8 lna_band;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300276};
277
278static const struct dib0070_tuning dib0070s_tuning_table[] = {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300279 { 570000, 2, 1, 3, 6, 6, 2, 0x4000 | 0x0800 }, /* UHF */
280 { 700000, 2, 0, 2, 4, 2, 2, 0x4000 | 0x0800 },
281 { 863999, 2, 1, 2, 4, 2, 2, 0x4000 | 0x0800 },
282 { 1500000, 0, 1, 1, 2, 2, 4, 0x2000 | 0x0400 }, /* LBAND */
283 { 1600000, 0, 1, 1, 2, 2, 4, 0x2000 | 0x0400 },
284 { 2000000, 0, 1, 1, 2, 2, 4, 0x2000 | 0x0400 },
285 { 0xffffffff, 0, 0, 8, 1, 2, 1, 0x8000 | 0x1000 }, /* SBAND */
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300286};
287
288static const struct dib0070_tuning dib0070_tuning_table[] = {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300289 { 115000, 1, 0, 7, 24, 2, 1, 0x8000 | 0x1000 }, /* FM below 92MHz cannot be tuned */
290 { 179500, 1, 0, 3, 16, 2, 1, 0x8000 | 0x1000 }, /* VHF */
291 { 189999, 1, 1, 3, 16, 2, 1, 0x8000 | 0x1000 },
292 { 250000, 1, 0, 6, 12, 2, 1, 0x8000 | 0x1000 },
293 { 569999, 2, 1, 5, 6, 2, 2, 0x4000 | 0x0800 }, /* UHF */
294 { 699999, 2, 0, 1, 4, 2, 2, 0x4000 | 0x0800 },
295 { 863999, 2, 1, 1, 4, 2, 2, 0x4000 | 0x0800 },
296 { 0xffffffff, 0, 1, 0, 2, 2, 4, 0x2000 | 0x0400 }, /* LBAND or everything higher than UHF */
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300297};
298
299static const struct dib0070_lna_match dib0070_lna_flip_chip[] = {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300300 { 180000, 0 }, /* VHF */
301 { 188000, 1 },
302 { 196400, 2 },
303 { 250000, 3 },
304 { 550000, 0 }, /* UHF */
305 { 590000, 1 },
306 { 666000, 3 },
307 { 864000, 5 },
308 { 1500000, 0 }, /* LBAND or everything higher than UHF */
309 { 1600000, 1 },
310 { 2000000, 3 },
311 { 0xffffffff, 7 },
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300312};
313
314static const struct dib0070_lna_match dib0070_lna[] = {
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300315 { 180000, 0 }, /* VHF */
316 { 188000, 1 },
317 { 196400, 2 },
318 { 250000, 3 },
319 { 550000, 2 }, /* UHF */
320 { 650000, 3 },
321 { 750000, 5 },
322 { 850000, 6 },
323 { 864000, 7 },
324 { 1500000, 0 }, /* LBAND or everything higher than UHF */
325 { 1600000, 1 },
326 { 2000000, 3 },
327 { 0xffffffff, 7 },
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300328};
329
Olivier Grenie9c783032009-12-07 07:49:40 -0300330#define LPF 100
Mauro Carvalho Chehabc79c9fb2011-12-22 18:19:55 -0300331static int dib0070_tune_digital(struct dvb_frontend *fe)
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300332{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300333 struct dib0070_state *state = fe->tuner_priv;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300334
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300335 const struct dib0070_tuning *tune;
336 const struct dib0070_lna_match *lna_match;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300337
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300338 enum frontend_tune_state *tune_state = &state->tune_state;
339 int ret = 10; /* 1ms is the default delay most of the time */
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300340
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300341 u8 band = (u8)BAND_OF_FREQUENCY(fe->dtv_property_cache.frequency/1000);
342 u32 freq = fe->dtv_property_cache.frequency/1000 + (band == BAND_VHF ? state->cfg->freq_offset_khz_vhf : state->cfg->freq_offset_khz_uhf);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300343
344#ifdef CONFIG_SYS_ISDBT
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300345 if (state->fe->dtv_property_cache.delivery_system == SYS_ISDBT && state->fe->dtv_property_cache.isdbt_sb_mode == 1)
346 if (((state->fe->dtv_property_cache.isdbt_sb_segment_count % 2)
347 && (state->fe->dtv_property_cache.isdbt_sb_segment_idx == ((state->fe->dtv_property_cache.isdbt_sb_segment_count / 2) + 1)))
348 || (((state->fe->dtv_property_cache.isdbt_sb_segment_count % 2) == 0)
349 && (state->fe->dtv_property_cache.isdbt_sb_segment_idx == (state->fe->dtv_property_cache.isdbt_sb_segment_count / 2)))
350 || (((state->fe->dtv_property_cache.isdbt_sb_segment_count % 2) == 0)
351 && (state->fe->dtv_property_cache.isdbt_sb_segment_idx == ((state->fe->dtv_property_cache.isdbt_sb_segment_count / 2) + 1))))
352 freq += 850;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300353#endif
Olivier Grenie03245a52009-12-04 13:27:57 -0300354 if (state->current_rf != freq) {
Olivier Grenie03245a52009-12-04 13:27:57 -0300355
Olivier Grenie9c783032009-12-07 07:49:40 -0300356 switch (state->revision) {
357 case DIB0070S_P1A:
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300358 tune = dib0070s_tuning_table;
359 lna_match = dib0070_lna;
360 break;
Olivier Grenie9c783032009-12-07 07:49:40 -0300361 default:
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300362 tune = dib0070_tuning_table;
363 if (state->cfg->flip_chip)
364 lna_match = dib0070_lna_flip_chip;
365 else
366 lna_match = dib0070_lna;
367 break;
Olivier Grenie9c783032009-12-07 07:49:40 -0300368 }
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300369 while (freq > tune->max_freq) /* find the right one */
370 tune++;
371 while (freq > lna_match->max_freq) /* find the right one */
372 lna_match++;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300373
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300374 state->current_tune_table_index = tune;
375 state->lna_match = lna_match;
Olivier Grenie03245a52009-12-04 13:27:57 -0300376 }
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300377
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300378 if (*tune_state == CT_TUNER_START) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300379 dprintk("Tuning for Band: %hd (%d kHz)\n", band, freq);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300380 if (state->current_rf != freq) {
381 u8 REFDIV;
382 u32 FBDiv, Rest, FREF, VCOF_kHz;
383 u8 Den;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300384
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300385 state->current_rf = freq;
386 state->lo4 = (state->current_tune_table_index->vco_band << 11) | (state->current_tune_table_index->hfdiv << 7);
387
388
389 dib0070_write_reg(state, 0x17, 0x30);
390
391
392 VCOF_kHz = state->current_tune_table_index->vco_multi * freq * 2;
393
394 switch (band) {
395 case BAND_VHF:
396 REFDIV = (u8) ((state->cfg->clock_khz + 9999) / 10000);
397 break;
398 case BAND_FM:
399 REFDIV = (u8) ((state->cfg->clock_khz) / 1000);
400 break;
401 default:
402 REFDIV = (u8) (state->cfg->clock_khz / 10000);
403 break;
404 }
405 FREF = state->cfg->clock_khz / REFDIV;
406
407
408
409 switch (state->revision) {
410 case DIB0070S_P1A:
411 FBDiv = (VCOF_kHz / state->current_tune_table_index->presc / FREF);
412 Rest = (VCOF_kHz / state->current_tune_table_index->presc) - FBDiv * FREF;
413 break;
414
415 case DIB0070_P1G:
416 case DIB0070_P1F:
417 default:
418 FBDiv = (freq / (FREF / 2));
419 Rest = 2 * freq - FBDiv * FREF;
420 break;
421 }
422
423 if (Rest < LPF)
424 Rest = 0;
425 else if (Rest < 2 * LPF)
426 Rest = 2 * LPF;
427 else if (Rest > (FREF - LPF)) {
428 Rest = 0;
429 FBDiv += 1;
430 } else if (Rest > (FREF - 2 * LPF))
431 Rest = FREF - 2 * LPF;
432 Rest = (Rest * 6528) / (FREF / 10);
433
434 Den = 1;
435 if (Rest > 0) {
436 state->lo4 |= (1 << 14) | (1 << 12);
437 Den = 255;
438 }
439
440
441 dib0070_write_reg(state, 0x11, (u16)FBDiv);
442 dib0070_write_reg(state, 0x12, (Den << 8) | REFDIV);
443 dib0070_write_reg(state, 0x13, (u16) Rest);
444
445 if (state->revision == DIB0070S_P1A) {
446
447 if (band == BAND_SBAND) {
448 dib0070_set_ctrl_lo5(fe, 2, 4, 3, 0);
449 dib0070_write_reg(state, 0x1d, 0xFFFF);
450 } else
451 dib0070_set_ctrl_lo5(fe, 5, 4, 3, 1);
452 }
453
454 dib0070_write_reg(state, 0x20,
455 0x0040 | 0x0020 | 0x0010 | 0x0008 | 0x0002 | 0x0001 | state->current_tune_table_index->tuner_enable);
456
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300457 dprintk("REFDIV: %hd, FREF: %d\n", REFDIV, FREF);
458 dprintk("FBDIV: %d, Rest: %d\n", FBDiv, Rest);
459 dprintk("Num: %hd, Den: %hd, SD: %hd\n", (u16) Rest, Den, (state->lo4 >> 12) & 0x1);
460 dprintk("HFDIV code: %hd\n", state->current_tune_table_index->hfdiv);
461 dprintk("VCO = %hd\n", state->current_tune_table_index->vco_band);
462 dprintk("VCOF: ((%hd*%d) << 1))\n", state->current_tune_table_index->vco_multi, freq);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300463
464 *tune_state = CT_TUNER_STEP_0;
465 } else { /* we are already tuned to this frequency - the configuration is correct */
466 ret = 50; /* wakeup time */
467 *tune_state = CT_TUNER_STEP_5;
468 }
469 } else if ((*tune_state > CT_TUNER_START) && (*tune_state < CT_TUNER_STEP_4)) {
470
471 ret = dib0070_captrim(state, tune_state);
472
473 } else if (*tune_state == CT_TUNER_STEP_4) {
474 const struct dib0070_wbd_gain_cfg *tmp = state->cfg->wbd_gain;
475 if (tmp != NULL) {
476 while (freq/1000 > tmp->freq) /* find the right one */
477 tmp++;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300478 dib0070_write_reg(state, 0x0f,
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300479 (0 << 15) | (1 << 14) | (3 << 12)
480 | (tmp->wbd_gain_val << 9) | (0 << 8) | (1 << 7)
481 | (state->current_tune_table_index->wbdmux << 0));
482 state->wbd_gain_current = tmp->wbd_gain_val;
483 } else {
484 dib0070_write_reg(state, 0x0f,
485 (0 << 15) | (1 << 14) | (3 << 12)
486 | (6 << 9) | (0 << 8) | (1 << 7)
487 | (state->current_tune_table_index->wbdmux << 0));
488 state->wbd_gain_current = 6;
489 }
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300490
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300491 dib0070_write_reg(state, 0x06, 0x3fff);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300492 dib0070_write_reg(state, 0x07,
493 (state->current_tune_table_index->switch_trim << 11) | (7 << 8) | (state->lna_match->lna_band << 3) | (3 << 0));
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300494 dib0070_write_reg(state, 0x08, (state->lna_match->lna_band << 10) | (3 << 7) | (127));
495 dib0070_write_reg(state, 0x0d, 0x0d80);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300496
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300497
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300498 dib0070_write_reg(state, 0x18, 0x07ff);
499 dib0070_write_reg(state, 0x17, 0x0033);
Olivier Grenie03245a52009-12-04 13:27:57 -0300500
501
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300502 *tune_state = CT_TUNER_STEP_5;
503 } else if (*tune_state == CT_TUNER_STEP_5) {
504 dib0070_set_bandwidth(fe);
505 *tune_state = CT_TUNER_STOP;
506 } else {
507 ret = FE_CALLBACK_TIME_NEVER; /* tuner finished, time to call again infinite */
508 }
509 return ret;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300510}
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300511
Olivier Grenie03245a52009-12-04 13:27:57 -0300512
Mauro Carvalho Chehab14d24d12011-12-24 12:24:33 -0300513static int dib0070_tune(struct dvb_frontend *fe)
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300514{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300515 struct dib0070_state *state = fe->tuner_priv;
516 uint32_t ret;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300517
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300518 state->tune_state = CT_TUNER_START;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300519
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300520 do {
521 ret = dib0070_tune_digital(fe);
522 if (ret != FE_CALLBACK_TIME_NEVER)
523 msleep(ret/10);
524 else
525 break;
526 } while (state->tune_state != CT_TUNER_STOP);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300527
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300528 return 0;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300529}
530
531static int dib0070_wakeup(struct dvb_frontend *fe)
532{
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300533 struct dib0070_state *state = fe->tuner_priv;
534 if (state->cfg->sleep)
535 state->cfg->sleep(fe, 0);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300536 return 0;
537}
538
539static int dib0070_sleep(struct dvb_frontend *fe)
540{
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300541 struct dib0070_state *state = fe->tuner_priv;
542 if (state->cfg->sleep)
543 state->cfg->sleep(fe, 1);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300544 return 0;
545}
546
Olivier Grenie03245a52009-12-04 13:27:57 -0300547u8 dib0070_get_rf_output(struct dvb_frontend *fe)
548{
549 struct dib0070_state *state = fe->tuner_priv;
550 return (dib0070_read_reg(state, 0x07) >> 11) & 0x3;
551}
Olivier Grenie03245a52009-12-04 13:27:57 -0300552EXPORT_SYMBOL(dib0070_get_rf_output);
Olivier Grenie9c783032009-12-07 07:49:40 -0300553
Olivier Grenie03245a52009-12-04 13:27:57 -0300554int dib0070_set_rf_output(struct dvb_frontend *fe, u8 no)
555{
556 struct dib0070_state *state = fe->tuner_priv;
557 u16 rxrf2 = dib0070_read_reg(state, 0x07) & 0xfe7ff;
Olivier Grenie9c783032009-12-07 07:49:40 -0300558 if (no > 3)
559 no = 3;
560 if (no < 1)
561 no = 1;
Olivier Grenie03245a52009-12-04 13:27:57 -0300562 return dib0070_write_reg(state, 0x07, rxrf2 | (no << 11));
563}
Olivier Grenie03245a52009-12-04 13:27:57 -0300564EXPORT_SYMBOL(dib0070_set_rf_output);
Olivier Grenie9c783032009-12-07 07:49:40 -0300565
Olivier Grenie03245a52009-12-04 13:27:57 -0300566static const u16 dib0070_p1f_defaults[] =
567
568{
Patrick Boettcher01373a52007-07-30 12:49:04 -0300569 7, 0x02,
Olivier Grenie03245a52009-12-04 13:27:57 -0300570 0x0008,
571 0x0000,
572 0x0000,
573 0x0000,
574 0x0000,
575 0x0002,
576 0x0100,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300577
578 3, 0x0d,
Olivier Grenie03245a52009-12-04 13:27:57 -0300579 0x0d80,
580 0x0001,
581 0x0000,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300582
583 4, 0x11,
Olivier Grenie03245a52009-12-04 13:27:57 -0300584 0x0000,
585 0x0103,
586 0x0000,
587 0x0000,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300588
589 3, 0x16,
Olivier Grenie03245a52009-12-04 13:27:57 -0300590 0x0004 | 0x0040,
591 0x0030,
592 0x07ff,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300593
594 6, 0x1b,
Olivier Grenie03245a52009-12-04 13:27:57 -0300595 0x4112,
596 0xff00,
597 0xc07f,
598 0x0000,
599 0x0180,
600 0x4000 | 0x0800 | 0x0040 | 0x0020 | 0x0010 | 0x0008 | 0x0002 | 0x0001,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300601
602 0,
603};
604
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300605static u16 dib0070_read_wbd_offset(struct dib0070_state *state, u8 gain)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300606{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300607 u16 tuner_en = dib0070_read_reg(state, 0x20);
608 u16 offset;
Patrick Boettcher3cb2c392008-01-25 07:25:20 -0300609
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300610 dib0070_write_reg(state, 0x18, 0x07ff);
611 dib0070_write_reg(state, 0x20, 0x0800 | 0x4000 | 0x0040 | 0x0020 | 0x0010 | 0x0008 | 0x0002 | 0x0001);
612 dib0070_write_reg(state, 0x0f, (1 << 14) | (2 << 12) | (gain << 9) | (1 << 8) | (1 << 7) | (0 << 0));
613 msleep(9);
614 offset = dib0070_read_reg(state, 0x19);
615 dib0070_write_reg(state, 0x20, tuner_en);
616 return offset;
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300617}
Patrick Boettcher3cb2c392008-01-25 07:25:20 -0300618
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300619static void dib0070_wbd_offset_calibration(struct dib0070_state *state)
620{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300621 u8 gain;
622 for (gain = 6; gain < 8; gain++) {
623 state->wbd_offset_3_3[gain - 6] = ((dib0070_read_wbd_offset(state, gain) * 8 * 18 / 33 + 1) / 2);
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300624 dprintk("Gain: %d, WBDOffset (3.3V) = %hd\n", gain, state->wbd_offset_3_3[gain-6]);
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300625 }
Patrick Boettcher01373a52007-07-30 12:49:04 -0300626}
627
628u16 dib0070_wbd_offset(struct dvb_frontend *fe)
629{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300630 struct dib0070_state *state = fe->tuner_priv;
631 const struct dib0070_wbd_gain_cfg *tmp = state->cfg->wbd_gain;
632 u32 freq = fe->dtv_property_cache.frequency/1000;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300633
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300634 if (tmp != NULL) {
635 while (freq/1000 > tmp->freq) /* find the right one */
636 tmp++;
637 state->wbd_gain_current = tmp->wbd_gain_val;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300638 } else
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300639 state->wbd_gain_current = 6;
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300640
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300641 return state->wbd_offset_3_3[state->wbd_gain_current - 6];
Patrick Boettcher01373a52007-07-30 12:49:04 -0300642}
Patrick Boettcher01373a52007-07-30 12:49:04 -0300643EXPORT_SYMBOL(dib0070_wbd_offset);
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300644
Patrick Boettcher01373a52007-07-30 12:49:04 -0300645#define pgm_read_word(w) (*w)
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300646static int dib0070_reset(struct dvb_frontend *fe)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300647{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300648 struct dib0070_state *state = fe->tuner_priv;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300649 u16 l, r, *n;
650
651 HARD_RESET(state);
652
Olivier Grenie03245a52009-12-04 13:27:57 -0300653
Patrick Boettcher01373a52007-07-30 12:49:04 -0300654#ifndef FORCE_SBAND_TUNER
655 if ((dib0070_read_reg(state, 0x22) >> 9) & 0x1)
656 state->revision = (dib0070_read_reg(state, 0x1f) >> 8) & 0xff;
657 else
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300658#else
659#warning forcing SBAND
Patrick Boettcher01373a52007-07-30 12:49:04 -0300660#endif
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300661 state->revision = DIB0070S_P1A;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300662
663 /* P1F or not */
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300664 dprintk("Revision: %x\n", state->revision);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300665
666 if (state->revision == DIB0070_P1D) {
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300667 dprintk("Error: this driver is not to be used meant for P1D or earlier\n");
Patrick Boettcher01373a52007-07-30 12:49:04 -0300668 return -EINVAL;
669 }
670
671 n = (u16 *) dib0070_p1f_defaults;
672 l = pgm_read_word(n++);
673 while (l) {
674 r = pgm_read_word(n++);
675 do {
Olivier Grenie03245a52009-12-04 13:27:57 -0300676 dib0070_write_reg(state, (u8)r, pgm_read_word(n++));
Patrick Boettcher01373a52007-07-30 12:49:04 -0300677 r++;
678 } while (--l);
679 l = pgm_read_word(n++);
680 }
681
682 if (state->cfg->force_crystal_mode != 0)
683 r = state->cfg->force_crystal_mode;
684 else if (state->cfg->clock_khz >= 24000)
685 r = 1;
686 else
687 r = 2;
688
Olivier Grenie03245a52009-12-04 13:27:57 -0300689
Patrick Boettcher01373a52007-07-30 12:49:04 -0300690 r |= state->cfg->osc_buffer_state << 3;
691
692 dib0070_write_reg(state, 0x10, r);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300693 dib0070_write_reg(state, 0x1f, (1 << 8) | ((state->cfg->clock_pad_drive & 0xf) << 5));
Patrick Boettcher01373a52007-07-30 12:49:04 -0300694
695 if (state->cfg->invert_iq) {
696 r = dib0070_read_reg(state, 0x02) & 0xffdf;
697 dib0070_write_reg(state, 0x02, r | (1 << 5));
698 }
699
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300700 if (state->revision == DIB0070S_P1A)
701 dib0070_set_ctrl_lo5(fe, 2, 4, 3, 0);
702 else
703 dib0070_set_ctrl_lo5(fe, 5, 4, state->cfg->charge_pump,
704 state->cfg->enable_third_order_filter);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300705
706 dib0070_write_reg(state, 0x01, (54 << 9) | 0xc8);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300707
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300708 dib0070_wbd_offset_calibration(state);
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300709
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300710 return 0;
Olivier Grenie03245a52009-12-04 13:27:57 -0300711}
712
713static int dib0070_get_frequency(struct dvb_frontend *fe, u32 *frequency)
714{
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300715 struct dib0070_state *state = fe->tuner_priv;
Olivier Grenie03245a52009-12-04 13:27:57 -0300716
Mauro Carvalho Chehabf3f8ef22015-04-29 12:23:49 -0300717 *frequency = 1000 * state->current_rf;
718 return 0;
Patrick Boettcher01373a52007-07-30 12:49:04 -0300719}
720
Mauro Carvalho Chehabf2709c22016-11-18 20:30:51 -0200721static void dib0070_release(struct dvb_frontend *fe)
722{
723 kfree(fe->tuner_priv);
724 fe->tuner_priv = NULL;
725}
726
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300727static const struct dvb_tuner_ops dib0070_ops = {
Patrick Boettcher01373a52007-07-30 12:49:04 -0300728 .info = {
Mauro Carvalho Chehaba3f90c72018-07-05 18:59:35 -0400729 .name = "DiBcom DiB0070",
730 .frequency_min_hz = 45 * MHz,
731 .frequency_max_hz = 860 * MHz,
732 .frequency_step_hz = 1 * kHz,
Olivier Grenie03245a52009-12-04 13:27:57 -0300733 },
Mauro Carvalho Chehabf2709c22016-11-18 20:30:51 -0200734 .release = dib0070_release,
Patrick Boettcher01373a52007-07-30 12:49:04 -0300735
Olivier Grenie03245a52009-12-04 13:27:57 -0300736 .init = dib0070_wakeup,
737 .sleep = dib0070_sleep,
738 .set_params = dib0070_tune,
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300739
Olivier Grenie03245a52009-12-04 13:27:57 -0300740 .get_frequency = dib0070_get_frequency,
Patrick Boettcher2a6a30e2009-08-17 05:13:28 -0300741// .get_bandwidth = dib0070_get_bandwidth
Patrick Boettcher01373a52007-07-30 12:49:04 -0300742};
743
Olivier Grenie9c783032009-12-07 07:49:40 -0300744struct dvb_frontend *dib0070_attach(struct dvb_frontend *fe, struct i2c_adapter *i2c, struct dib0070_config *cfg)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300745{
746 struct dib0070_state *state = kzalloc(sizeof(struct dib0070_state), GFP_KERNEL);
747 if (state == NULL)
748 return NULL;
749
750 state->cfg = cfg;
751 state->i2c = i2c;
Olivier Grenie03245a52009-12-04 13:27:57 -0300752 state->fe = fe;
Patrick Boettcher79fcce32011-08-03 12:08:21 -0300753 mutex_init(&state->i2c_buffer_lock);
Patrick Boettcher01373a52007-07-30 12:49:04 -0300754 fe->tuner_priv = state;
755
Patrick Boettcher7e5ce652009-08-03 13:43:40 -0300756 if (dib0070_reset(fe) != 0)
Patrick Boettcher01373a52007-07-30 12:49:04 -0300757 goto free_mem;
758
Mauro Carvalho Chehabfb11cbd2016-10-14 08:10:15 -0300759 pr_info("DiB0070: successfully identified\n");
Patrick Boettcher01373a52007-07-30 12:49:04 -0300760 memcpy(&fe->ops.tuner_ops, &dib0070_ops, sizeof(struct dvb_tuner_ops));
761
762 fe->tuner_priv = state;
763 return fe;
764
Olivier Grenie03245a52009-12-04 13:27:57 -0300765free_mem:
Patrick Boettcher01373a52007-07-30 12:49:04 -0300766 kfree(state);
767 fe->tuner_priv = NULL;
768 return NULL;
769}
Patrick Boettcher01373a52007-07-30 12:49:04 -0300770EXPORT_SYMBOL(dib0070_attach);
771
Patrick Boettcher99e44da2016-01-24 12:56:58 -0200772MODULE_AUTHOR("Patrick Boettcher <patrick.boettcher@posteo.de>");
Patrick Boettcher01373a52007-07-30 12:49:04 -0300773MODULE_DESCRIPTION("Driver for the DiBcom 0070 base-band RF Tuner");
774MODULE_LICENSE("GPL");