blob: 121a7948f7858a1d4586d95507eacb78ca809d0a [file] [log] [blame]
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01001/*
2 * TI DaVinci GPIO Support
3 *
David Brownelldce11152008-09-07 23:41:04 -07004 * Copyright (c) 2006-2007 David Brownell
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01005 * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
Linus Walleij7220c432018-01-14 02:05:38 +010012#include <linux/gpio/driver.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010013#include <linux/errno.h>
14#include <linux/kernel.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010015#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
KV Sujith118150f2013-08-18 10:48:58 +053018#include <linux/irq.h>
Lad, Prabhakar9211ff32013-11-21 23:45:27 +053019#include <linux/irqdomain.h>
KV Sujithc7708442013-11-21 23:45:29 +053020#include <linux/module.h>
21#include <linux/of.h>
22#include <linux/of_device.h>
David Lechner3c87d7c2018-01-21 17:09:40 -060023#include <linux/pinctrl/consumer.h>
KV Sujith118150f2013-08-18 10:48:58 +053024#include <linux/platform_device.h>
25#include <linux/platform_data/gpio-davinci.h>
Grygorii Strashko0d978eb2013-11-26 21:40:09 +020026#include <linux/irqchip/chained_irq.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010027
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040028struct davinci_gpio_regs {
29 u32 dir;
30 u32 out_data;
31 u32 set_data;
32 u32 clr_data;
33 u32 in_data;
34 u32 set_rising;
35 u32 clr_rising;
36 u32 set_falling;
37 u32 clr_falling;
38 u32 intstat;
39};
40
Grygorii Strashko0c6feb02014-02-13 17:58:45 +020041typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
42
Philip Avinash131a10a2013-08-18 10:48:57 +053043#define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
44
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040045static void __iomem *gpio_base;
Keerthy8f7cf8c2017-01-17 21:49:11 +053046static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010047
Thomas Gleixner1765d672015-07-13 01:18:56 +020048static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
Kevin Hilman21ce8732010-02-25 16:49:56 -080049{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040050 struct davinci_gpio_regs __iomem *g;
Kevin Hilman21ce8732010-02-25 16:49:56 -080051
Thomas Gleixner1765d672015-07-13 01:18:56 +020052 g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
Kevin Hilman21ce8732010-02-25 16:49:56 -080053
54 return g;
55}
56
Keerthyeb3744a2018-06-13 09:10:37 +053057static int davinci_gpio_irq_setup(struct platform_device *pdev);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010058
59/*--------------------------------------------------------------------------*/
60
Cyril Chemparathy5b3a05c2010-05-01 18:38:27 -040061/* board setup code *MUST* setup pinmux and enable the GPIO clock. */
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040062static inline int __davinci_direction(struct gpio_chip *chip,
63 unsigned offset, bool out, int value)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010064{
Linus Walleij72a1ca22015-12-04 16:25:04 +010065 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
Keerthyb5cf3fd2017-01-13 09:50:12 +053066 struct davinci_gpio_regs __iomem *g;
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040067 unsigned long flags;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010068 u32 temp;
Keerthyb5cf3fd2017-01-13 09:50:12 +053069 int bank = offset / 32;
70 u32 mask = __gpio_mask(offset);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010071
Keerthyb5cf3fd2017-01-13 09:50:12 +053072 g = d->regs[bank];
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040073 spin_lock_irqsave(&d->lock, flags);
Lad, Prabhakar388291c2013-12-11 23:22:07 +053074 temp = readl_relaxed(&g->dir);
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040075 if (out) {
76 temp &= ~mask;
Lad, Prabhakar388291c2013-12-11 23:22:07 +053077 writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040078 } else {
79 temp |= mask;
80 }
Lad, Prabhakar388291c2013-12-11 23:22:07 +053081 writel_relaxed(temp, &g->dir);
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040082 spin_unlock_irqrestore(&d->lock, flags);
David Brownelldce11152008-09-07 23:41:04 -070083
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010084 return 0;
85}
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010086
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040087static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
88{
89 return __davinci_direction(chip, offset, false, 0);
90}
91
92static int
93davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
94{
95 return __davinci_direction(chip, offset, true, value);
96}
97
David Brownelldce11152008-09-07 23:41:04 -070098/*
99 * Read the pin's value (works even if it's set up as output);
100 * returns zero/nonzero.
101 *
102 * Note that changes are synched to the GPIO clock, so reading values back
103 * right after you've set them may give old values.
104 */
105static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100106{
Linus Walleij72a1ca22015-12-04 16:25:04 +0100107 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
Keerthyb5cf3fd2017-01-13 09:50:12 +0530108 struct davinci_gpio_regs __iomem *g;
109 int bank = offset / 32;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100110
Keerthyb5cf3fd2017-01-13 09:50:12 +0530111 g = d->regs[bank];
112
113 return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
David Brownelldce11152008-09-07 23:41:04 -0700114}
115
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100116/*
David Brownelldce11152008-09-07 23:41:04 -0700117 * Assuming the pin is muxed as a gpio output, set its output value.
118 */
119static void
120davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
121{
Linus Walleij72a1ca22015-12-04 16:25:04 +0100122 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
Keerthyb5cf3fd2017-01-13 09:50:12 +0530123 struct davinci_gpio_regs __iomem *g;
124 int bank = offset / 32;
David Brownelldce11152008-09-07 23:41:04 -0700125
Keerthyb5cf3fd2017-01-13 09:50:12 +0530126 g = d->regs[bank];
127
128 writel_relaxed(__gpio_mask(offset),
129 value ? &g->set_data : &g->clr_data);
David Brownelldce11152008-09-07 23:41:04 -0700130}
131
KV Sujithc7708442013-11-21 23:45:29 +0530132static struct davinci_gpio_platform_data *
133davinci_gpio_get_pdata(struct platform_device *pdev)
134{
135 struct device_node *dn = pdev->dev.of_node;
136 struct davinci_gpio_platform_data *pdata;
137 int ret;
138 u32 val;
139
140 if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
Nizam Haiderab128af2015-11-23 20:53:18 +0530141 return dev_get_platdata(&pdev->dev);
KV Sujithc7708442013-11-21 23:45:29 +0530142
143 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
144 if (!pdata)
145 return NULL;
146
147 ret = of_property_read_u32(dn, "ti,ngpio", &val);
148 if (ret)
149 goto of_err;
150
151 pdata->ngpio = val;
152
153 ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
154 if (ret)
155 goto of_err;
156
157 pdata->gpio_unbanked = val;
158
159 return pdata;
160
161of_err:
162 dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
163 return NULL;
164}
165
KV Sujith118150f2013-08-18 10:48:58 +0530166static int davinci_gpio_probe(struct platform_device *pdev)
David Brownelldce11152008-09-07 23:41:04 -0700167{
Andrew F. Davisc809e372018-08-31 14:13:24 -0500168 int bank, i, ret = 0;
Keerthyeb3744a2018-06-13 09:10:37 +0530169 unsigned int ngpio, nbank, nirq;
KV Sujith118150f2013-08-18 10:48:58 +0530170 struct davinci_gpio_controller *chips;
171 struct davinci_gpio_platform_data *pdata;
KV Sujith118150f2013-08-18 10:48:58 +0530172 struct device *dev = &pdev->dev;
173 struct resource *res;
David Brownelldce11152008-09-07 23:41:04 -0700174
KV Sujithc7708442013-11-21 23:45:29 +0530175 pdata = davinci_gpio_get_pdata(pdev);
KV Sujith118150f2013-08-18 10:48:58 +0530176 if (!pdata) {
177 dev_err(dev, "No platform data found\n");
178 return -EINVAL;
179 }
Cyril Chemparathy686b6342010-05-01 18:37:54 -0400180
KV Sujithc7708442013-11-21 23:45:29 +0530181 dev->platform_data = pdata;
182
Mark A. Greera9949552009-04-15 12:40:35 -0700183 /*
184 * The gpio banks conceptually expose a segmented bitmap,
David Brownell474dad52008-12-07 11:46:23 -0800185 * and "ngpio" is one more than the largest zero-based
186 * bit index that's valid.
187 */
KV Sujith118150f2013-08-18 10:48:58 +0530188 ngpio = pdata->ngpio;
Mark A. Greera9949552009-04-15 12:40:35 -0700189 if (ngpio == 0) {
KV Sujith118150f2013-08-18 10:48:58 +0530190 dev_err(dev, "How many GPIOs?\n");
David Brownell474dad52008-12-07 11:46:23 -0800191 return -EINVAL;
192 }
193
Grygorii Strashkoc21d5002013-11-21 17:34:35 +0200194 if (WARN_ON(ARCH_NR_GPIOS < ngpio))
195 ngpio = ARCH_NR_GPIOS;
David Brownell474dad52008-12-07 11:46:23 -0800196
Keerthyeb3744a2018-06-13 09:10:37 +0530197 /*
198 * If there are unbanked interrupts then the number of
199 * interrupts is equal to number of gpios else all are banked so
200 * number of interrupts is equal to number of banks(each with 16 gpios)
201 */
202 if (pdata->gpio_unbanked)
203 nirq = pdata->gpio_unbanked;
204 else
205 nirq = DIV_ROUND_UP(ngpio, 16);
206
Andrew F. Davisc809e372018-08-31 14:13:24 -0500207 chips = devm_kzalloc(dev, sizeof(*chips), GFP_KERNEL);
Jingoo Han9ea9363c2014-04-29 17:33:26 +0900208 if (!chips)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -0400209 return -ENOMEM;
KV Sujith118150f2013-08-18 10:48:58 +0530210
211 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
KV Sujith118150f2013-08-18 10:48:58 +0530212 gpio_base = devm_ioremap_resource(dev, res);
213 if (IS_ERR(gpio_base))
214 return PTR_ERR(gpio_base);
Cyril Chemparathyb8d44292010-05-07 17:06:32 -0400215
Keerthyeb3744a2018-06-13 09:10:37 +0530216 for (i = 0; i < nirq; i++) {
217 chips->irqs[i] = platform_get_irq(pdev, i);
218 if (chips->irqs[i] < 0) {
219 dev_info(dev, "IRQ not populated, err = %d\n",
220 chips->irqs[i]);
221 return chips->irqs[i];
222 }
Keerthyc1d013a2018-06-13 09:10:36 +0530223 }
224
Andrew F. Davis587f7a62018-08-31 14:13:23 -0500225 chips->chip.label = dev_name(dev);
David Brownelldce11152008-09-07 23:41:04 -0700226
Keerthyb5cf3fd2017-01-13 09:50:12 +0530227 chips->chip.direction_input = davinci_direction_in;
228 chips->chip.get = davinci_gpio_get;
229 chips->chip.direction_output = davinci_direction_out;
230 chips->chip.set = davinci_gpio_set;
David Brownelldce11152008-09-07 23:41:04 -0700231
Keerthyb5cf3fd2017-01-13 09:50:12 +0530232 chips->chip.ngpio = ngpio;
Andrew F. Davis587f7a62018-08-31 14:13:23 -0500233 chips->chip.base = -1;
David Brownelldce11152008-09-07 23:41:04 -0700234
KV Sujithc7708442013-11-21 23:45:29 +0530235#ifdef CONFIG_OF_GPIO
Keerthyb5cf3fd2017-01-13 09:50:12 +0530236 chips->chip.of_gpio_n_cells = 2;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530237 chips->chip.parent = dev;
238 chips->chip.of_node = dev->of_node;
David Lechner3c87d7c2018-01-21 17:09:40 -0600239
240 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
241 chips->chip.request = gpiochip_generic_request;
242 chips->chip.free = gpiochip_generic_free;
243 }
KV Sujithc7708442013-11-21 23:45:29 +0530244#endif
Keerthyb5cf3fd2017-01-13 09:50:12 +0530245 spin_lock_init(&chips->lock);
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -0400246
Andrew F. Davisc809e372018-08-31 14:13:24 -0500247 nbank = DIV_ROUND_UP(ngpio, 32);
248 for (bank = 0; bank < nbank; bank++)
Keerthyb5cf3fd2017-01-13 09:50:12 +0530249 chips->regs[bank] = gpio_base + offset_array[bank];
David Brownelldce11152008-09-07 23:41:04 -0700250
Keerthy8327e1b2017-07-20 15:12:16 +0530251 ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
252 if (ret)
Andrew F. Davis587f7a62018-08-31 14:13:23 -0500253 return ret;
Keerthy8327e1b2017-07-20 15:12:16 +0530254
KV Sujith118150f2013-08-18 10:48:58 +0530255 platform_set_drvdata(pdev, chips);
Keerthyeb3744a2018-06-13 09:10:37 +0530256 ret = davinci_gpio_irq_setup(pdev);
Keerthy5e7a0ce2017-07-20 15:12:17 +0530257 if (ret)
Andrew F. Davis587f7a62018-08-31 14:13:23 -0500258 return ret;
Keerthy5e7a0ce2017-07-20 15:12:17 +0530259
David Brownelldce11152008-09-07 23:41:04 -0700260 return 0;
261}
David Brownelldce11152008-09-07 23:41:04 -0700262
263/*--------------------------------------------------------------------------*/
264/*
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100265 * We expect irqs will normally be set up as input pins, but they can also be
266 * used as output pins ... which is convenient for testing.
267 *
David Brownell474dad52008-12-07 11:46:23 -0800268 * NOTE: The first few GPIOs also have direct INTC hookups in addition
David Brownell7a360712009-06-25 17:01:31 -0700269 * to their GPIOBNK0 irq, with a bit less overhead.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100270 *
David Brownell474dad52008-12-07 11:46:23 -0800271 * All those INTC hookups (direct, plus several IRQ banks) can also
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100272 * serve as EDMA event triggers.
273 */
274
Lennert Buytenhek23265442010-11-29 10:27:27 +0100275static void gpio_irq_disable(struct irq_data *d)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100276{
Thomas Gleixner1765d672015-07-13 01:18:56 +0200277 struct davinci_gpio_regs __iomem *g = irq2regs(d);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100278 u32 mask = (u32) irq_data_get_irq_handler_data(d);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100279
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530280 writel_relaxed(mask, &g->clr_falling);
281 writel_relaxed(mask, &g->clr_rising);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100282}
283
Lennert Buytenhek23265442010-11-29 10:27:27 +0100284static void gpio_irq_enable(struct irq_data *d)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100285{
Thomas Gleixner1765d672015-07-13 01:18:56 +0200286 struct davinci_gpio_regs __iomem *g = irq2regs(d);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100287 u32 mask = (u32) irq_data_get_irq_handler_data(d);
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100288 unsigned status = irqd_get_trigger_type(d);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100289
David Brownelldf4aab42009-05-04 13:14:27 -0700290 status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
291 if (!status)
292 status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
293
294 if (status & IRQ_TYPE_EDGE_FALLING)
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530295 writel_relaxed(mask, &g->set_falling);
David Brownelldf4aab42009-05-04 13:14:27 -0700296 if (status & IRQ_TYPE_EDGE_RISING)
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530297 writel_relaxed(mask, &g->set_rising);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100298}
299
Lennert Buytenhek23265442010-11-29 10:27:27 +0100300static int gpio_irq_type(struct irq_data *d, unsigned trigger)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100301{
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100302 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
303 return -EINVAL;
304
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100305 return 0;
306}
307
308static struct irq_chip gpio_irqchip = {
309 .name = "GPIO",
Lennert Buytenhek23265442010-11-29 10:27:27 +0100310 .irq_enable = gpio_irq_enable,
311 .irq_disable = gpio_irq_disable,
312 .irq_set_type = gpio_irq_type,
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100313 .flags = IRQCHIP_SET_TYPE_MASKED,
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100314};
315
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200316static void gpio_irq_handler(struct irq_desc *desc)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100317{
Thomas Gleixner74164012011-06-06 11:51:43 +0200318 struct davinci_gpio_regs __iomem *g;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100319 u32 mask = 0xffff;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530320 int bank_num;
Ido Yarivf299bb92011-07-12 00:03:11 +0300321 struct davinci_gpio_controller *d;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530322 struct davinci_gpio_irq_data *irqdata;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100323
Keerthyb5cf3fd2017-01-13 09:50:12 +0530324 irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
325 bank_num = irqdata->bank_num;
326 g = irqdata->regs;
327 d = irqdata->chip;
Thomas Gleixner74164012011-06-06 11:51:43 +0200328
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100329 /* we only care about one bank */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530330 if ((bank_num % 2) == 1)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100331 mask <<= 16;
332
333 /* temporarily mask (level sensitive) parent IRQ */
Grygorii Strashko0d978eb2013-11-26 21:40:09 +0200334 chained_irq_enter(irq_desc_get_chip(desc), desc);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100335 while (1) {
336 u32 status;
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530337 int bit;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530338 irq_hw_number_t hw_irq;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100339
340 /* ack any irqs */
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530341 status = readl_relaxed(&g->intstat) & mask;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100342 if (!status)
343 break;
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530344 writel_relaxed(status, &g->intstat);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100345
346 /* now demux them to the right lowlevel handler */
Ido Yarivf299bb92011-07-12 00:03:11 +0300347
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100348 while (status) {
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530349 bit = __ffs(status);
350 status &= ~BIT(bit);
Keerthyb5cf3fd2017-01-13 09:50:12 +0530351 /* Max number of gpios per controller is 144 so
352 * hw_irq will be in [0..143]
353 */
354 hw_irq = (bank_num / 2) * 32 + bit;
355
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530356 generic_handle_irq(
Keerthyb5cf3fd2017-01-13 09:50:12 +0530357 irq_find_mapping(d->irq_domain, hw_irq));
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100358 }
359 }
Grygorii Strashko0d978eb2013-11-26 21:40:09 +0200360 chained_irq_exit(irq_desc_get_chip(desc), desc);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100361 /* now it may re-trigger */
362}
363
David Brownell7a360712009-06-25 17:01:31 -0700364static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
365{
Linus Walleij72a1ca22015-12-04 16:25:04 +0100366 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
David Brownell7a360712009-06-25 17:01:31 -0700367
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200368 if (d->irq_domain)
Keerthyb5cf3fd2017-01-13 09:50:12 +0530369 return irq_create_mapping(d->irq_domain, offset);
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200370 else
371 return -ENXIO;
David Brownell7a360712009-06-25 17:01:31 -0700372}
373
374static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
375{
Linus Walleij72a1ca22015-12-04 16:25:04 +0100376 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
David Brownell7a360712009-06-25 17:01:31 -0700377
Philip Avinash131a10a2013-08-18 10:48:57 +0530378 /*
379 * NOTE: we assume for now that only irqs in the first gpio_chip
David Brownell7a360712009-06-25 17:01:31 -0700380 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
381 */
Lad, Prabhakar34af1ab2013-11-08 12:15:55 +0530382 if (offset < d->gpio_unbanked)
Keerthyeb3744a2018-06-13 09:10:37 +0530383 return d->irqs[offset];
David Brownell7a360712009-06-25 17:01:31 -0700384 else
385 return -ENODEV;
386}
387
Sekhar Noriab2dde92012-03-11 18:16:11 +0530388static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
David Brownell7a360712009-06-25 17:01:31 -0700389{
Sekhar Noriab2dde92012-03-11 18:16:11 +0530390 struct davinci_gpio_controller *d;
391 struct davinci_gpio_regs __iomem *g;
Keerthyeb3744a2018-06-13 09:10:37 +0530392 u32 mask, i;
Sekhar Noriab2dde92012-03-11 18:16:11 +0530393
Jiang Liuc16edb82015-06-01 16:05:19 +0800394 d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
Keerthy7f8e2a852017-11-10 16:43:17 +0530395 g = (struct davinci_gpio_regs __iomem *)d->regs[0];
Keerthyeb3744a2018-06-13 09:10:37 +0530396 for (i = 0; i < MAX_INT_PER_BANK; i++)
397 if (data->irq == d->irqs[i])
398 break;
399
400 if (i == MAX_INT_PER_BANK)
401 return -EINVAL;
402
403 mask = __gpio_mask(i);
David Brownell7a360712009-06-25 17:01:31 -0700404
405 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
406 return -EINVAL;
407
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530408 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
David Brownell7a360712009-06-25 17:01:31 -0700409 ? &g->set_falling : &g->clr_falling);
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530410 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
David Brownell7a360712009-06-25 17:01:31 -0700411 ? &g->set_rising : &g->clr_rising);
412
413 return 0;
414}
415
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530416static int
417davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
418 irq_hw_number_t hw)
419{
Keerthy8f7cf8c2017-01-17 21:49:11 +0530420 struct davinci_gpio_controller *chips =
421 (struct davinci_gpio_controller *)d->host_data;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530422 struct davinci_gpio_regs __iomem *g = chips->regs[hw / 32];
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530423
424 irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
425 "davinci_gpio");
426 irq_set_irq_type(irq, IRQ_TYPE_NONE);
427 irq_set_chip_data(irq, (__force void *)g);
428 irq_set_handler_data(irq, (void *)__gpio_mask(hw));
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530429
430 return 0;
431}
432
433static const struct irq_domain_ops davinci_gpio_irq_ops = {
434 .map = davinci_gpio_irq_map,
435 .xlate = irq_domain_xlate_onetwocell,
436};
437
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200438static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
439{
440 static struct irq_chip_type gpio_unbanked;
441
Geliang Tangccdbddf2015-12-30 22:16:38 +0800442 gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200443
444 return &gpio_unbanked.chip;
445};
446
447static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
448{
449 static struct irq_chip gpio_unbanked;
450
451 gpio_unbanked = *irq_get_chip(irq);
452 return &gpio_unbanked;
453};
454
455static const struct of_device_id davinci_gpio_ids[];
456
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100457/*
David Brownell474dad52008-12-07 11:46:23 -0800458 * NOTE: for suspend/resume, probably best to make a platform_device with
459 * suspend_late/resume_resume calls hooking into results of the set_wake()
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100460 * calls ... so if no gpios are wakeup events the clock can be disabled,
461 * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
David Brownell474dad52008-12-07 11:46:23 -0800462 * (dm6446) can be set appropriately for GPIOV33 pins.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100463 */
464
Keerthyeb3744a2018-06-13 09:10:37 +0530465static int davinci_gpio_irq_setup(struct platform_device *pdev)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100466{
Alexander Shiyan58c0f5a2014-02-15 17:12:05 +0400467 unsigned gpio, bank;
468 int irq;
Arvind Yadav6dc00482017-05-23 14:48:57 +0530469 int ret;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100470 struct clk *clk;
David Brownell474dad52008-12-07 11:46:23 -0800471 u32 binten = 0;
Keerthyc1d013a2018-06-13 09:10:36 +0530472 unsigned ngpio;
KV Sujith118150f2013-08-18 10:48:58 +0530473 struct device *dev = &pdev->dev;
KV Sujith118150f2013-08-18 10:48:58 +0530474 struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
475 struct davinci_gpio_platform_data *pdata = dev->platform_data;
476 struct davinci_gpio_regs __iomem *g;
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200477 struct irq_domain *irq_domain = NULL;
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200478 const struct of_device_id *match;
479 struct irq_chip *irq_chip;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530480 struct davinci_gpio_irq_data *irqdata;
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200481 gpio_get_irq_chip_cb_t gpio_get_irq_chip;
482
483 /*
484 * Use davinci_gpio_get_irq_chip by default to handle non DT cases
485 */
486 gpio_get_irq_chip = davinci_gpio_get_irq_chip;
487 match = of_match_device(of_match_ptr(davinci_gpio_ids),
488 dev);
489 if (match)
490 gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
David Brownell474dad52008-12-07 11:46:23 -0800491
KV Sujith118150f2013-08-18 10:48:58 +0530492 ngpio = pdata->ngpio;
KV Sujith118150f2013-08-18 10:48:58 +0530493
494 clk = devm_clk_get(dev, "gpio");
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100495 if (IS_ERR(clk)) {
Keerthy1a9ef902017-07-20 15:12:18 +0530496 dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
David Brownell474dad52008-12-07 11:46:23 -0800497 return PTR_ERR(clk);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100498 }
Keerthyeb3744a2018-06-13 09:10:37 +0530499
Arvind Yadav6dc00482017-05-23 14:48:57 +0530500 ret = clk_prepare_enable(clk);
501 if (ret)
502 return ret;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100503
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200504 if (!pdata->gpio_unbanked) {
Bartosz Golaszewskia1a3c2d52017-03-04 17:23:36 +0100505 irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200506 if (irq < 0) {
507 dev_err(dev, "Couldn't allocate IRQ numbers\n");
Arvind Yadav6dc00482017-05-23 14:48:57 +0530508 clk_disable_unprepare(clk);
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200509 return irq;
510 }
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530511
Keerthy310a7e62016-01-28 19:08:50 +0530512 irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200513 &davinci_gpio_irq_ops,
514 chips);
515 if (!irq_domain) {
516 dev_err(dev, "Couldn't register an IRQ domain\n");
Arvind Yadav6dc00482017-05-23 14:48:57 +0530517 clk_disable_unprepare(clk);
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200518 return -ENODEV;
519 }
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530520 }
521
Philip Avinash131a10a2013-08-18 10:48:57 +0530522 /*
523 * Arrange gpio_to_irq() support, handling either direct IRQs or
David Brownell7a360712009-06-25 17:01:31 -0700524 * banked IRQs. Having GPIOs in the first GPIO bank use direct
525 * IRQs, while the others use banked IRQs, would need some setup
526 * tweaks to recognize hardware which can do that.
527 */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530528 chips->chip.to_irq = gpio_to_irq_banked;
529 chips->irq_domain = irq_domain;
David Brownell7a360712009-06-25 17:01:31 -0700530
531 /*
532 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
533 * controller only handling trigger modes. We currently assume no
534 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
535 */
KV Sujith118150f2013-08-18 10:48:58 +0530536 if (pdata->gpio_unbanked) {
David Brownell7a360712009-06-25 17:01:31 -0700537 /* pass "bank 0" GPIO IRQs to AINTC */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530538 chips->chip.to_irq = gpio_to_irq_unbanked;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530539 chips->gpio_unbanked = pdata->gpio_unbanked;
Vitaly Andrianov3685bbc2015-07-02 14:31:30 -0400540 binten = GENMASK(pdata->gpio_unbanked / 16, 0);
David Brownell7a360712009-06-25 17:01:31 -0700541
542 /* AINTC handles mask/unmask; GPIO handles triggering */
Keerthyeb3744a2018-06-13 09:10:37 +0530543 irq = chips->irqs[0];
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200544 irq_chip = gpio_get_irq_chip(irq);
545 irq_chip->name = "GPIO-AINTC";
546 irq_chip->irq_set_type = gpio_irq_type_unbanked;
David Brownell7a360712009-06-25 17:01:31 -0700547
548 /* default trigger: both edges */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530549 g = chips->regs[0];
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530550 writel_relaxed(~0, &g->set_falling);
551 writel_relaxed(~0, &g->set_rising);
David Brownell7a360712009-06-25 17:01:31 -0700552
553 /* set the direct IRQs up to use that irqchip */
Keerthyeb3744a2018-06-13 09:10:37 +0530554 for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++) {
555 irq_set_chip(chips->irqs[gpio], irq_chip);
556 irq_set_handler_data(chips->irqs[gpio], chips);
557 irq_set_status_flags(chips->irqs[gpio],
558 IRQ_TYPE_EDGE_BOTH);
David Brownell7a360712009-06-25 17:01:31 -0700559 }
560
561 goto done;
562 }
563
564 /*
565 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
566 * then chain through our own handler.
567 */
Keerthyeb3744a2018-06-13 09:10:37 +0530568 for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 16) {
Keerthy8f7cf8c2017-01-17 21:49:11 +0530569 /* disabled by default, enabled only as needed
570 * There are register sets for 32 GPIOs. 2 banks of 16
571 * GPIOs are covered by each set of registers hence divide by 2
572 */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530573 g = chips->regs[bank / 2];
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530574 writel_relaxed(~0, &g->clr_falling);
575 writel_relaxed(~0, &g->clr_rising);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100576
Ido Yarivf299bb92011-07-12 00:03:11 +0300577 /*
578 * Each chip handles 32 gpios, and each irq bank consists of 16
579 * gpio irqs. Pass the irq bank's corresponding controller to
580 * the chained irq handler.
581 */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530582 irqdata = devm_kzalloc(&pdev->dev,
583 sizeof(struct
584 davinci_gpio_irq_data),
585 GFP_KERNEL);
Arvind Yadav6dc00482017-05-23 14:48:57 +0530586 if (!irqdata) {
587 clk_disable_unprepare(clk);
Keerthyb5cf3fd2017-01-13 09:50:12 +0530588 return -ENOMEM;
Arvind Yadav6dc00482017-05-23 14:48:57 +0530589 }
Keerthyb5cf3fd2017-01-13 09:50:12 +0530590
591 irqdata->regs = g;
592 irqdata->bank_num = bank;
593 irqdata->chip = chips;
594
Keerthyeb3744a2018-06-13 09:10:37 +0530595 irq_set_chained_handler_and_data(chips->irqs[bank],
596 gpio_irq_handler, irqdata);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100597
David Brownell474dad52008-12-07 11:46:23 -0800598 binten |= BIT(bank);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100599 }
600
David Brownell7a360712009-06-25 17:01:31 -0700601done:
Philip Avinash131a10a2013-08-18 10:48:57 +0530602 /*
603 * BINTEN -- per-bank interrupt enable. genirq would also let these
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100604 * bits be set/cleared dynamically.
605 */
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530606 writel_relaxed(binten, gpio_base + BINTEN);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100607
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100608 return 0;
609}
KV Sujith118150f2013-08-18 10:48:58 +0530610
KV Sujithc7708442013-11-21 23:45:29 +0530611static const struct of_device_id davinci_gpio_ids[] = {
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200612 { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
613 { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
KV Sujithc7708442013-11-21 23:45:29 +0530614 { /* sentinel */ },
615};
616MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
KV Sujithc7708442013-11-21 23:45:29 +0530617
KV Sujith118150f2013-08-18 10:48:58 +0530618static struct platform_driver davinci_gpio_driver = {
619 .probe = davinci_gpio_probe,
620 .driver = {
KV Sujithc7708442013-11-21 23:45:29 +0530621 .name = "davinci_gpio",
KV Sujithc7708442013-11-21 23:45:29 +0530622 .of_match_table = of_match_ptr(davinci_gpio_ids),
KV Sujith118150f2013-08-18 10:48:58 +0530623 },
624};
625
626/**
627 * GPIO driver registration needs to be done before machine_init functions
628 * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
629 */
630static int __init davinci_gpio_drv_reg(void)
631{
632 return platform_driver_register(&davinci_gpio_driver);
633}
634postcore_initcall(davinci_gpio_drv_reg);