blob: 14d1729927d3765403e2bc64bdf07b51b874aec7 [file] [log] [blame]
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01001/*
2 * TI DaVinci GPIO Support
3 *
David Brownelldce11152008-09-07 23:41:04 -07004 * Copyright (c) 2006-2007 David Brownell
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01005 * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
Linus Walleij7220c432018-01-14 02:05:38 +010012#include <linux/gpio/driver.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010013#include <linux/errno.h>
14#include <linux/kernel.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010015#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
KV Sujith118150f2013-08-18 10:48:58 +053018#include <linux/irq.h>
Lad, Prabhakar9211ff32013-11-21 23:45:27 +053019#include <linux/irqdomain.h>
KV Sujithc7708442013-11-21 23:45:29 +053020#include <linux/module.h>
21#include <linux/of.h>
22#include <linux/of_device.h>
David Lechner3c87d7c2018-01-21 17:09:40 -060023#include <linux/pinctrl/consumer.h>
KV Sujith118150f2013-08-18 10:48:58 +053024#include <linux/platform_device.h>
25#include <linux/platform_data/gpio-davinci.h>
Grygorii Strashko0d978eb2013-11-26 21:40:09 +020026#include <linux/irqchip/chained_irq.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010027
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040028struct davinci_gpio_regs {
29 u32 dir;
30 u32 out_data;
31 u32 set_data;
32 u32 clr_data;
33 u32 in_data;
34 u32 set_rising;
35 u32 clr_rising;
36 u32 set_falling;
37 u32 clr_falling;
38 u32 intstat;
39};
40
Grygorii Strashko0c6feb02014-02-13 17:58:45 +020041typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
42
Philip Avinash131a10a2013-08-18 10:48:57 +053043#define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
44
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040045static void __iomem *gpio_base;
Keerthy8f7cf8c2017-01-17 21:49:11 +053046static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010047
Thomas Gleixner1765d672015-07-13 01:18:56 +020048static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
Kevin Hilman21ce8732010-02-25 16:49:56 -080049{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040050 struct davinci_gpio_regs __iomem *g;
Kevin Hilman21ce8732010-02-25 16:49:56 -080051
Thomas Gleixner1765d672015-07-13 01:18:56 +020052 g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
Kevin Hilman21ce8732010-02-25 16:49:56 -080053
54 return g;
55}
56
Keerthyeb3744a2018-06-13 09:10:37 +053057static int davinci_gpio_irq_setup(struct platform_device *pdev);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010058
59/*--------------------------------------------------------------------------*/
60
Cyril Chemparathy5b3a05c2010-05-01 18:38:27 -040061/* board setup code *MUST* setup pinmux and enable the GPIO clock. */
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040062static inline int __davinci_direction(struct gpio_chip *chip,
63 unsigned offset, bool out, int value)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010064{
Linus Walleij72a1ca22015-12-04 16:25:04 +010065 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
Keerthyb5cf3fd2017-01-13 09:50:12 +053066 struct davinci_gpio_regs __iomem *g;
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040067 unsigned long flags;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010068 u32 temp;
Keerthyb5cf3fd2017-01-13 09:50:12 +053069 int bank = offset / 32;
70 u32 mask = __gpio_mask(offset);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010071
Keerthyb5cf3fd2017-01-13 09:50:12 +053072 g = d->regs[bank];
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040073 spin_lock_irqsave(&d->lock, flags);
Lad, Prabhakar388291c2013-12-11 23:22:07 +053074 temp = readl_relaxed(&g->dir);
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040075 if (out) {
76 temp &= ~mask;
Lad, Prabhakar388291c2013-12-11 23:22:07 +053077 writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040078 } else {
79 temp |= mask;
80 }
Lad, Prabhakar388291c2013-12-11 23:22:07 +053081 writel_relaxed(temp, &g->dir);
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040082 spin_unlock_irqrestore(&d->lock, flags);
David Brownelldce11152008-09-07 23:41:04 -070083
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010084 return 0;
85}
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010086
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040087static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
88{
89 return __davinci_direction(chip, offset, false, 0);
90}
91
92static int
93davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
94{
95 return __davinci_direction(chip, offset, true, value);
96}
97
David Brownelldce11152008-09-07 23:41:04 -070098/*
99 * Read the pin's value (works even if it's set up as output);
100 * returns zero/nonzero.
101 *
102 * Note that changes are synched to the GPIO clock, so reading values back
103 * right after you've set them may give old values.
104 */
105static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100106{
Linus Walleij72a1ca22015-12-04 16:25:04 +0100107 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
Keerthyb5cf3fd2017-01-13 09:50:12 +0530108 struct davinci_gpio_regs __iomem *g;
109 int bank = offset / 32;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100110
Keerthyb5cf3fd2017-01-13 09:50:12 +0530111 g = d->regs[bank];
112
113 return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
David Brownelldce11152008-09-07 23:41:04 -0700114}
115
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100116/*
David Brownelldce11152008-09-07 23:41:04 -0700117 * Assuming the pin is muxed as a gpio output, set its output value.
118 */
119static void
120davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
121{
Linus Walleij72a1ca22015-12-04 16:25:04 +0100122 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
Keerthyb5cf3fd2017-01-13 09:50:12 +0530123 struct davinci_gpio_regs __iomem *g;
124 int bank = offset / 32;
David Brownelldce11152008-09-07 23:41:04 -0700125
Keerthyb5cf3fd2017-01-13 09:50:12 +0530126 g = d->regs[bank];
127
128 writel_relaxed(__gpio_mask(offset),
129 value ? &g->set_data : &g->clr_data);
David Brownelldce11152008-09-07 23:41:04 -0700130}
131
KV Sujithc7708442013-11-21 23:45:29 +0530132static struct davinci_gpio_platform_data *
133davinci_gpio_get_pdata(struct platform_device *pdev)
134{
135 struct device_node *dn = pdev->dev.of_node;
136 struct davinci_gpio_platform_data *pdata;
137 int ret;
138 u32 val;
139
140 if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
Nizam Haiderab128af2015-11-23 20:53:18 +0530141 return dev_get_platdata(&pdev->dev);
KV Sujithc7708442013-11-21 23:45:29 +0530142
143 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
144 if (!pdata)
145 return NULL;
146
147 ret = of_property_read_u32(dn, "ti,ngpio", &val);
148 if (ret)
149 goto of_err;
150
151 pdata->ngpio = val;
152
153 ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
154 if (ret)
155 goto of_err;
156
157 pdata->gpio_unbanked = val;
158
159 return pdata;
160
161of_err:
162 dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
163 return NULL;
164}
165
KV Sujith118150f2013-08-18 10:48:58 +0530166static int davinci_gpio_probe(struct platform_device *pdev)
David Brownelldce11152008-09-07 23:41:04 -0700167{
Keerthyeb3744a2018-06-13 09:10:37 +0530168 int gpio, bank, i, ret = 0;
169 unsigned int ngpio, nbank, nirq;
KV Sujith118150f2013-08-18 10:48:58 +0530170 struct davinci_gpio_controller *chips;
171 struct davinci_gpio_platform_data *pdata;
KV Sujith118150f2013-08-18 10:48:58 +0530172 struct device *dev = &pdev->dev;
173 struct resource *res;
David Brownelldce11152008-09-07 23:41:04 -0700174
KV Sujithc7708442013-11-21 23:45:29 +0530175 pdata = davinci_gpio_get_pdata(pdev);
KV Sujith118150f2013-08-18 10:48:58 +0530176 if (!pdata) {
177 dev_err(dev, "No platform data found\n");
178 return -EINVAL;
179 }
Cyril Chemparathy686b6342010-05-01 18:37:54 -0400180
KV Sujithc7708442013-11-21 23:45:29 +0530181 dev->platform_data = pdata;
182
Mark A. Greera9949552009-04-15 12:40:35 -0700183 /*
184 * The gpio banks conceptually expose a segmented bitmap,
David Brownell474dad52008-12-07 11:46:23 -0800185 * and "ngpio" is one more than the largest zero-based
186 * bit index that's valid.
187 */
KV Sujith118150f2013-08-18 10:48:58 +0530188 ngpio = pdata->ngpio;
Mark A. Greera9949552009-04-15 12:40:35 -0700189 if (ngpio == 0) {
KV Sujith118150f2013-08-18 10:48:58 +0530190 dev_err(dev, "How many GPIOs?\n");
David Brownell474dad52008-12-07 11:46:23 -0800191 return -EINVAL;
192 }
193
Grygorii Strashkoc21d5002013-11-21 17:34:35 +0200194 if (WARN_ON(ARCH_NR_GPIOS < ngpio))
195 ngpio = ARCH_NR_GPIOS;
David Brownell474dad52008-12-07 11:46:23 -0800196
Keerthyeb3744a2018-06-13 09:10:37 +0530197 /*
198 * If there are unbanked interrupts then the number of
199 * interrupts is equal to number of gpios else all are banked so
200 * number of interrupts is equal to number of banks(each with 16 gpios)
201 */
202 if (pdata->gpio_unbanked)
203 nirq = pdata->gpio_unbanked;
204 else
205 nirq = DIV_ROUND_UP(ngpio, 16);
206
Lokesh Vutla6ec9249a2016-01-28 19:08:51 +0530207 nbank = DIV_ROUND_UP(ngpio, 32);
Kees Cooka86854d2018-06-12 14:07:58 -0700208 chips = devm_kcalloc(dev,
209 nbank, sizeof(struct davinci_gpio_controller),
KV Sujith118150f2013-08-18 10:48:58 +0530210 GFP_KERNEL);
Jingoo Han9ea9363c2014-04-29 17:33:26 +0900211 if (!chips)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -0400212 return -ENOMEM;
KV Sujith118150f2013-08-18 10:48:58 +0530213
214 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
KV Sujith118150f2013-08-18 10:48:58 +0530215 gpio_base = devm_ioremap_resource(dev, res);
216 if (IS_ERR(gpio_base))
217 return PTR_ERR(gpio_base);
Cyril Chemparathyb8d44292010-05-07 17:06:32 -0400218
Keerthyeb3744a2018-06-13 09:10:37 +0530219 for (i = 0; i < nirq; i++) {
220 chips->irqs[i] = platform_get_irq(pdev, i);
221 if (chips->irqs[i] < 0) {
222 dev_info(dev, "IRQ not populated, err = %d\n",
223 chips->irqs[i]);
224 return chips->irqs[i];
225 }
Keerthyc1d013a2018-06-13 09:10:36 +0530226 }
227
Andrew F. Davis587f7a62018-08-31 14:13:23 -0500228 chips->chip.label = dev_name(dev);
David Brownelldce11152008-09-07 23:41:04 -0700229
Keerthyb5cf3fd2017-01-13 09:50:12 +0530230 chips->chip.direction_input = davinci_direction_in;
231 chips->chip.get = davinci_gpio_get;
232 chips->chip.direction_output = davinci_direction_out;
233 chips->chip.set = davinci_gpio_set;
David Brownelldce11152008-09-07 23:41:04 -0700234
Keerthyb5cf3fd2017-01-13 09:50:12 +0530235 chips->chip.ngpio = ngpio;
Andrew F. Davis587f7a62018-08-31 14:13:23 -0500236 chips->chip.base = -1;
David Brownelldce11152008-09-07 23:41:04 -0700237
KV Sujithc7708442013-11-21 23:45:29 +0530238#ifdef CONFIG_OF_GPIO
Keerthyb5cf3fd2017-01-13 09:50:12 +0530239 chips->chip.of_gpio_n_cells = 2;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530240 chips->chip.parent = dev;
241 chips->chip.of_node = dev->of_node;
David Lechner3c87d7c2018-01-21 17:09:40 -0600242
243 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
244 chips->chip.request = gpiochip_generic_request;
245 chips->chip.free = gpiochip_generic_free;
246 }
KV Sujithc7708442013-11-21 23:45:29 +0530247#endif
Keerthyb5cf3fd2017-01-13 09:50:12 +0530248 spin_lock_init(&chips->lock);
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -0400249
Keerthyb5cf3fd2017-01-13 09:50:12 +0530250 for (gpio = 0, bank = 0; gpio < ngpio; gpio += 32, bank++)
251 chips->regs[bank] = gpio_base + offset_array[bank];
David Brownelldce11152008-09-07 23:41:04 -0700252
Keerthy8327e1b2017-07-20 15:12:16 +0530253 ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
254 if (ret)
Andrew F. Davis587f7a62018-08-31 14:13:23 -0500255 return ret;
Keerthy8327e1b2017-07-20 15:12:16 +0530256
KV Sujith118150f2013-08-18 10:48:58 +0530257 platform_set_drvdata(pdev, chips);
Keerthyeb3744a2018-06-13 09:10:37 +0530258 ret = davinci_gpio_irq_setup(pdev);
Keerthy5e7a0ce2017-07-20 15:12:17 +0530259 if (ret)
Andrew F. Davis587f7a62018-08-31 14:13:23 -0500260 return ret;
Keerthy5e7a0ce2017-07-20 15:12:17 +0530261
David Brownelldce11152008-09-07 23:41:04 -0700262 return 0;
263}
David Brownelldce11152008-09-07 23:41:04 -0700264
265/*--------------------------------------------------------------------------*/
266/*
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100267 * We expect irqs will normally be set up as input pins, but they can also be
268 * used as output pins ... which is convenient for testing.
269 *
David Brownell474dad52008-12-07 11:46:23 -0800270 * NOTE: The first few GPIOs also have direct INTC hookups in addition
David Brownell7a360712009-06-25 17:01:31 -0700271 * to their GPIOBNK0 irq, with a bit less overhead.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100272 *
David Brownell474dad52008-12-07 11:46:23 -0800273 * All those INTC hookups (direct, plus several IRQ banks) can also
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100274 * serve as EDMA event triggers.
275 */
276
Lennert Buytenhek23265442010-11-29 10:27:27 +0100277static void gpio_irq_disable(struct irq_data *d)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100278{
Thomas Gleixner1765d672015-07-13 01:18:56 +0200279 struct davinci_gpio_regs __iomem *g = irq2regs(d);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100280 u32 mask = (u32) irq_data_get_irq_handler_data(d);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100281
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530282 writel_relaxed(mask, &g->clr_falling);
283 writel_relaxed(mask, &g->clr_rising);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100284}
285
Lennert Buytenhek23265442010-11-29 10:27:27 +0100286static void gpio_irq_enable(struct irq_data *d)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100287{
Thomas Gleixner1765d672015-07-13 01:18:56 +0200288 struct davinci_gpio_regs __iomem *g = irq2regs(d);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100289 u32 mask = (u32) irq_data_get_irq_handler_data(d);
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100290 unsigned status = irqd_get_trigger_type(d);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100291
David Brownelldf4aab42009-05-04 13:14:27 -0700292 status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
293 if (!status)
294 status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
295
296 if (status & IRQ_TYPE_EDGE_FALLING)
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530297 writel_relaxed(mask, &g->set_falling);
David Brownelldf4aab42009-05-04 13:14:27 -0700298 if (status & IRQ_TYPE_EDGE_RISING)
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530299 writel_relaxed(mask, &g->set_rising);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100300}
301
Lennert Buytenhek23265442010-11-29 10:27:27 +0100302static int gpio_irq_type(struct irq_data *d, unsigned trigger)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100303{
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100304 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
305 return -EINVAL;
306
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100307 return 0;
308}
309
310static struct irq_chip gpio_irqchip = {
311 .name = "GPIO",
Lennert Buytenhek23265442010-11-29 10:27:27 +0100312 .irq_enable = gpio_irq_enable,
313 .irq_disable = gpio_irq_disable,
314 .irq_set_type = gpio_irq_type,
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100315 .flags = IRQCHIP_SET_TYPE_MASKED,
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100316};
317
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200318static void gpio_irq_handler(struct irq_desc *desc)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100319{
Thomas Gleixner74164012011-06-06 11:51:43 +0200320 struct davinci_gpio_regs __iomem *g;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100321 u32 mask = 0xffff;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530322 int bank_num;
Ido Yarivf299bb92011-07-12 00:03:11 +0300323 struct davinci_gpio_controller *d;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530324 struct davinci_gpio_irq_data *irqdata;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100325
Keerthyb5cf3fd2017-01-13 09:50:12 +0530326 irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
327 bank_num = irqdata->bank_num;
328 g = irqdata->regs;
329 d = irqdata->chip;
Thomas Gleixner74164012011-06-06 11:51:43 +0200330
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100331 /* we only care about one bank */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530332 if ((bank_num % 2) == 1)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100333 mask <<= 16;
334
335 /* temporarily mask (level sensitive) parent IRQ */
Grygorii Strashko0d978eb2013-11-26 21:40:09 +0200336 chained_irq_enter(irq_desc_get_chip(desc), desc);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100337 while (1) {
338 u32 status;
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530339 int bit;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530340 irq_hw_number_t hw_irq;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100341
342 /* ack any irqs */
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530343 status = readl_relaxed(&g->intstat) & mask;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100344 if (!status)
345 break;
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530346 writel_relaxed(status, &g->intstat);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100347
348 /* now demux them to the right lowlevel handler */
Ido Yarivf299bb92011-07-12 00:03:11 +0300349
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100350 while (status) {
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530351 bit = __ffs(status);
352 status &= ~BIT(bit);
Keerthyb5cf3fd2017-01-13 09:50:12 +0530353 /* Max number of gpios per controller is 144 so
354 * hw_irq will be in [0..143]
355 */
356 hw_irq = (bank_num / 2) * 32 + bit;
357
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530358 generic_handle_irq(
Keerthyb5cf3fd2017-01-13 09:50:12 +0530359 irq_find_mapping(d->irq_domain, hw_irq));
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100360 }
361 }
Grygorii Strashko0d978eb2013-11-26 21:40:09 +0200362 chained_irq_exit(irq_desc_get_chip(desc), desc);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100363 /* now it may re-trigger */
364}
365
David Brownell7a360712009-06-25 17:01:31 -0700366static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
367{
Linus Walleij72a1ca22015-12-04 16:25:04 +0100368 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
David Brownell7a360712009-06-25 17:01:31 -0700369
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200370 if (d->irq_domain)
Keerthyb5cf3fd2017-01-13 09:50:12 +0530371 return irq_create_mapping(d->irq_domain, offset);
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200372 else
373 return -ENXIO;
David Brownell7a360712009-06-25 17:01:31 -0700374}
375
376static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
377{
Linus Walleij72a1ca22015-12-04 16:25:04 +0100378 struct davinci_gpio_controller *d = gpiochip_get_data(chip);
David Brownell7a360712009-06-25 17:01:31 -0700379
Philip Avinash131a10a2013-08-18 10:48:57 +0530380 /*
381 * NOTE: we assume for now that only irqs in the first gpio_chip
David Brownell7a360712009-06-25 17:01:31 -0700382 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
383 */
Lad, Prabhakar34af1ab2013-11-08 12:15:55 +0530384 if (offset < d->gpio_unbanked)
Keerthyeb3744a2018-06-13 09:10:37 +0530385 return d->irqs[offset];
David Brownell7a360712009-06-25 17:01:31 -0700386 else
387 return -ENODEV;
388}
389
Sekhar Noriab2dde92012-03-11 18:16:11 +0530390static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
David Brownell7a360712009-06-25 17:01:31 -0700391{
Sekhar Noriab2dde92012-03-11 18:16:11 +0530392 struct davinci_gpio_controller *d;
393 struct davinci_gpio_regs __iomem *g;
Keerthyeb3744a2018-06-13 09:10:37 +0530394 u32 mask, i;
Sekhar Noriab2dde92012-03-11 18:16:11 +0530395
Jiang Liuc16edb82015-06-01 16:05:19 +0800396 d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
Keerthy7f8e2a852017-11-10 16:43:17 +0530397 g = (struct davinci_gpio_regs __iomem *)d->regs[0];
Keerthyeb3744a2018-06-13 09:10:37 +0530398 for (i = 0; i < MAX_INT_PER_BANK; i++)
399 if (data->irq == d->irqs[i])
400 break;
401
402 if (i == MAX_INT_PER_BANK)
403 return -EINVAL;
404
405 mask = __gpio_mask(i);
David Brownell7a360712009-06-25 17:01:31 -0700406
407 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
408 return -EINVAL;
409
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530410 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
David Brownell7a360712009-06-25 17:01:31 -0700411 ? &g->set_falling : &g->clr_falling);
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530412 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
David Brownell7a360712009-06-25 17:01:31 -0700413 ? &g->set_rising : &g->clr_rising);
414
415 return 0;
416}
417
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530418static int
419davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
420 irq_hw_number_t hw)
421{
Keerthy8f7cf8c2017-01-17 21:49:11 +0530422 struct davinci_gpio_controller *chips =
423 (struct davinci_gpio_controller *)d->host_data;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530424 struct davinci_gpio_regs __iomem *g = chips->regs[hw / 32];
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530425
426 irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
427 "davinci_gpio");
428 irq_set_irq_type(irq, IRQ_TYPE_NONE);
429 irq_set_chip_data(irq, (__force void *)g);
430 irq_set_handler_data(irq, (void *)__gpio_mask(hw));
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530431
432 return 0;
433}
434
435static const struct irq_domain_ops davinci_gpio_irq_ops = {
436 .map = davinci_gpio_irq_map,
437 .xlate = irq_domain_xlate_onetwocell,
438};
439
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200440static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
441{
442 static struct irq_chip_type gpio_unbanked;
443
Geliang Tangccdbddf2015-12-30 22:16:38 +0800444 gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200445
446 return &gpio_unbanked.chip;
447};
448
449static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
450{
451 static struct irq_chip gpio_unbanked;
452
453 gpio_unbanked = *irq_get_chip(irq);
454 return &gpio_unbanked;
455};
456
457static const struct of_device_id davinci_gpio_ids[];
458
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100459/*
David Brownell474dad52008-12-07 11:46:23 -0800460 * NOTE: for suspend/resume, probably best to make a platform_device with
461 * suspend_late/resume_resume calls hooking into results of the set_wake()
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100462 * calls ... so if no gpios are wakeup events the clock can be disabled,
463 * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
David Brownell474dad52008-12-07 11:46:23 -0800464 * (dm6446) can be set appropriately for GPIOV33 pins.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100465 */
466
Keerthyeb3744a2018-06-13 09:10:37 +0530467static int davinci_gpio_irq_setup(struct platform_device *pdev)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100468{
Alexander Shiyan58c0f5a2014-02-15 17:12:05 +0400469 unsigned gpio, bank;
470 int irq;
Arvind Yadav6dc00482017-05-23 14:48:57 +0530471 int ret;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100472 struct clk *clk;
David Brownell474dad52008-12-07 11:46:23 -0800473 u32 binten = 0;
Keerthyc1d013a2018-06-13 09:10:36 +0530474 unsigned ngpio;
KV Sujith118150f2013-08-18 10:48:58 +0530475 struct device *dev = &pdev->dev;
KV Sujith118150f2013-08-18 10:48:58 +0530476 struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
477 struct davinci_gpio_platform_data *pdata = dev->platform_data;
478 struct davinci_gpio_regs __iomem *g;
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200479 struct irq_domain *irq_domain = NULL;
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200480 const struct of_device_id *match;
481 struct irq_chip *irq_chip;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530482 struct davinci_gpio_irq_data *irqdata;
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200483 gpio_get_irq_chip_cb_t gpio_get_irq_chip;
484
485 /*
486 * Use davinci_gpio_get_irq_chip by default to handle non DT cases
487 */
488 gpio_get_irq_chip = davinci_gpio_get_irq_chip;
489 match = of_match_device(of_match_ptr(davinci_gpio_ids),
490 dev);
491 if (match)
492 gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
David Brownell474dad52008-12-07 11:46:23 -0800493
KV Sujith118150f2013-08-18 10:48:58 +0530494 ngpio = pdata->ngpio;
KV Sujith118150f2013-08-18 10:48:58 +0530495
496 clk = devm_clk_get(dev, "gpio");
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100497 if (IS_ERR(clk)) {
Keerthy1a9ef902017-07-20 15:12:18 +0530498 dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
David Brownell474dad52008-12-07 11:46:23 -0800499 return PTR_ERR(clk);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100500 }
Keerthyeb3744a2018-06-13 09:10:37 +0530501
Arvind Yadav6dc00482017-05-23 14:48:57 +0530502 ret = clk_prepare_enable(clk);
503 if (ret)
504 return ret;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100505
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200506 if (!pdata->gpio_unbanked) {
Bartosz Golaszewskia1a3c2d52017-03-04 17:23:36 +0100507 irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200508 if (irq < 0) {
509 dev_err(dev, "Couldn't allocate IRQ numbers\n");
Arvind Yadav6dc00482017-05-23 14:48:57 +0530510 clk_disable_unprepare(clk);
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200511 return irq;
512 }
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530513
Keerthy310a7e62016-01-28 19:08:50 +0530514 irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200515 &davinci_gpio_irq_ops,
516 chips);
517 if (!irq_domain) {
518 dev_err(dev, "Couldn't register an IRQ domain\n");
Arvind Yadav6dc00482017-05-23 14:48:57 +0530519 clk_disable_unprepare(clk);
Grygorii Strashko6075a8b2013-12-18 12:07:51 +0200520 return -ENODEV;
521 }
Lad, Prabhakar9211ff32013-11-21 23:45:27 +0530522 }
523
Philip Avinash131a10a2013-08-18 10:48:57 +0530524 /*
525 * Arrange gpio_to_irq() support, handling either direct IRQs or
David Brownell7a360712009-06-25 17:01:31 -0700526 * banked IRQs. Having GPIOs in the first GPIO bank use direct
527 * IRQs, while the others use banked IRQs, would need some setup
528 * tweaks to recognize hardware which can do that.
529 */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530530 chips->chip.to_irq = gpio_to_irq_banked;
531 chips->irq_domain = irq_domain;
David Brownell7a360712009-06-25 17:01:31 -0700532
533 /*
534 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
535 * controller only handling trigger modes. We currently assume no
536 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
537 */
KV Sujith118150f2013-08-18 10:48:58 +0530538 if (pdata->gpio_unbanked) {
David Brownell7a360712009-06-25 17:01:31 -0700539 /* pass "bank 0" GPIO IRQs to AINTC */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530540 chips->chip.to_irq = gpio_to_irq_unbanked;
Keerthyb5cf3fd2017-01-13 09:50:12 +0530541 chips->gpio_unbanked = pdata->gpio_unbanked;
Vitaly Andrianov3685bbc2015-07-02 14:31:30 -0400542 binten = GENMASK(pdata->gpio_unbanked / 16, 0);
David Brownell7a360712009-06-25 17:01:31 -0700543
544 /* AINTC handles mask/unmask; GPIO handles triggering */
Keerthyeb3744a2018-06-13 09:10:37 +0530545 irq = chips->irqs[0];
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200546 irq_chip = gpio_get_irq_chip(irq);
547 irq_chip->name = "GPIO-AINTC";
548 irq_chip->irq_set_type = gpio_irq_type_unbanked;
David Brownell7a360712009-06-25 17:01:31 -0700549
550 /* default trigger: both edges */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530551 g = chips->regs[0];
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530552 writel_relaxed(~0, &g->set_falling);
553 writel_relaxed(~0, &g->set_rising);
David Brownell7a360712009-06-25 17:01:31 -0700554
555 /* set the direct IRQs up to use that irqchip */
Keerthyeb3744a2018-06-13 09:10:37 +0530556 for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++) {
557 irq_set_chip(chips->irqs[gpio], irq_chip);
558 irq_set_handler_data(chips->irqs[gpio], chips);
559 irq_set_status_flags(chips->irqs[gpio],
560 IRQ_TYPE_EDGE_BOTH);
David Brownell7a360712009-06-25 17:01:31 -0700561 }
562
563 goto done;
564 }
565
566 /*
567 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
568 * then chain through our own handler.
569 */
Keerthyeb3744a2018-06-13 09:10:37 +0530570 for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 16) {
Keerthy8f7cf8c2017-01-17 21:49:11 +0530571 /* disabled by default, enabled only as needed
572 * There are register sets for 32 GPIOs. 2 banks of 16
573 * GPIOs are covered by each set of registers hence divide by 2
574 */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530575 g = chips->regs[bank / 2];
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530576 writel_relaxed(~0, &g->clr_falling);
577 writel_relaxed(~0, &g->clr_rising);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100578
Ido Yarivf299bb92011-07-12 00:03:11 +0300579 /*
580 * Each chip handles 32 gpios, and each irq bank consists of 16
581 * gpio irqs. Pass the irq bank's corresponding controller to
582 * the chained irq handler.
583 */
Keerthyb5cf3fd2017-01-13 09:50:12 +0530584 irqdata = devm_kzalloc(&pdev->dev,
585 sizeof(struct
586 davinci_gpio_irq_data),
587 GFP_KERNEL);
Arvind Yadav6dc00482017-05-23 14:48:57 +0530588 if (!irqdata) {
589 clk_disable_unprepare(clk);
Keerthyb5cf3fd2017-01-13 09:50:12 +0530590 return -ENOMEM;
Arvind Yadav6dc00482017-05-23 14:48:57 +0530591 }
Keerthyb5cf3fd2017-01-13 09:50:12 +0530592
593 irqdata->regs = g;
594 irqdata->bank_num = bank;
595 irqdata->chip = chips;
596
Keerthyeb3744a2018-06-13 09:10:37 +0530597 irq_set_chained_handler_and_data(chips->irqs[bank],
598 gpio_irq_handler, irqdata);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100599
David Brownell474dad52008-12-07 11:46:23 -0800600 binten |= BIT(bank);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100601 }
602
David Brownell7a360712009-06-25 17:01:31 -0700603done:
Philip Avinash131a10a2013-08-18 10:48:57 +0530604 /*
605 * BINTEN -- per-bank interrupt enable. genirq would also let these
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100606 * bits be set/cleared dynamically.
607 */
Lad, Prabhakar388291c2013-12-11 23:22:07 +0530608 writel_relaxed(binten, gpio_base + BINTEN);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100609
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100610 return 0;
611}
KV Sujith118150f2013-08-18 10:48:58 +0530612
KV Sujithc7708442013-11-21 23:45:29 +0530613static const struct of_device_id davinci_gpio_ids[] = {
Grygorii Strashko0c6feb02014-02-13 17:58:45 +0200614 { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
615 { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
KV Sujithc7708442013-11-21 23:45:29 +0530616 { /* sentinel */ },
617};
618MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
KV Sujithc7708442013-11-21 23:45:29 +0530619
KV Sujith118150f2013-08-18 10:48:58 +0530620static struct platform_driver davinci_gpio_driver = {
621 .probe = davinci_gpio_probe,
622 .driver = {
KV Sujithc7708442013-11-21 23:45:29 +0530623 .name = "davinci_gpio",
KV Sujithc7708442013-11-21 23:45:29 +0530624 .of_match_table = of_match_ptr(davinci_gpio_ids),
KV Sujith118150f2013-08-18 10:48:58 +0530625 },
626};
627
628/**
629 * GPIO driver registration needs to be done before machine_init functions
630 * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
631 */
632static int __init davinci_gpio_drv_reg(void)
633{
634 return platform_driver_register(&davinci_gpio_driver);
635}
636postcore_initcall(davinci_gpio_drv_reg);