blob: a204b7055007e9072cfa77b5d42791480c0822bc [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Tony Lindgren120db2c2006-04-02 17:46:27 +010025#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/mach/map.h>
27
Lokesh Vutla2b6c4e72012-10-15 14:04:53 -070028#include <plat-omap/dma-omap.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030029
Tony Lindgren622297f2012-10-02 14:19:52 -070030#include "../plat-omap/sram.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060031#include <plat/prcm.h>
Tony Lindgren622297f2012-10-02 14:19:52 -070032
Tony Lindgrendc843282012-10-03 11:23:43 -070033#include "omap_hwmod.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070034#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080035#include "iomap.h"
36#include "voltage.h"
37#include "powerdomain.h"
38#include "clockdomain.h"
39#include "common.h"
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +053040#include "clock.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070041#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070042#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070043#include "clock44xx.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070044#include "omap-pm.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000045#include "sdrc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060046#include "control.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070047#include "serial.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000048
Tony Lindgren1dbae812005-11-10 14:26:51 +000049/*
50 * The machine specific code may provide the extra mapping besides the
51 * default mapping provided here.
52 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030053
Tony Lindgrene48f8142012-03-06 11:49:22 -080054#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030055static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000056 {
57 .virtual = L3_24XX_VIRT,
58 .pfn = __phys_to_pfn(L3_24XX_PHYS),
59 .length = L3_24XX_SIZE,
60 .type = MT_DEVICE
61 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080062 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030063 .virtual = L4_24XX_VIRT,
64 .pfn = __phys_to_pfn(L4_24XX_PHYS),
65 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080066 .type = MT_DEVICE
67 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030068};
69
Tony Lindgren59b479e2011-01-27 16:39:40 -080070#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030071static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000072 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070073 .virtual = DSP_MEM_2420_VIRT,
74 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
75 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080076 .type = MT_DEVICE
77 },
78 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070079 .virtual = DSP_IPI_2420_VIRT,
80 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
81 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080082 .type = MT_DEVICE
83 },
84 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070085 .virtual = DSP_MMU_2420_VIRT,
86 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
87 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000088 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030089 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000090};
91
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030092#endif
93
Tony Lindgren59b479e2011-01-27 16:39:40 -080094#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030095static struct map_desc omap243x_io_desc[] __initdata = {
96 {
97 .virtual = L4_WK_243X_VIRT,
98 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
99 .length = L4_WK_243X_SIZE,
100 .type = MT_DEVICE
101 },
102 {
103 .virtual = OMAP243X_GPMC_VIRT,
104 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
105 .length = OMAP243X_GPMC_SIZE,
106 .type = MT_DEVICE
107 },
108 {
109 .virtual = OMAP243X_SDRC_VIRT,
110 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
111 .length = OMAP243X_SDRC_SIZE,
112 .type = MT_DEVICE
113 },
114 {
115 .virtual = OMAP243X_SMS_VIRT,
116 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
117 .length = OMAP243X_SMS_SIZE,
118 .type = MT_DEVICE
119 },
120};
121#endif
122#endif
123
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800124#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300125static struct map_desc omap34xx_io_desc[] __initdata = {
126 {
127 .virtual = L3_34XX_VIRT,
128 .pfn = __phys_to_pfn(L3_34XX_PHYS),
129 .length = L3_34XX_SIZE,
130 .type = MT_DEVICE
131 },
132 {
133 .virtual = L4_34XX_VIRT,
134 .pfn = __phys_to_pfn(L4_34XX_PHYS),
135 .length = L4_34XX_SIZE,
136 .type = MT_DEVICE
137 },
138 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300139 .virtual = OMAP34XX_GPMC_VIRT,
140 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
141 .length = OMAP34XX_GPMC_SIZE,
142 .type = MT_DEVICE
143 },
144 {
145 .virtual = OMAP343X_SMS_VIRT,
146 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
147 .length = OMAP343X_SMS_SIZE,
148 .type = MT_DEVICE
149 },
150 {
151 .virtual = OMAP343X_SDRC_VIRT,
152 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
153 .length = OMAP343X_SDRC_SIZE,
154 .type = MT_DEVICE
155 },
156 {
157 .virtual = L4_PER_34XX_VIRT,
158 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
159 .length = L4_PER_34XX_SIZE,
160 .type = MT_DEVICE
161 },
162 {
163 .virtual = L4_EMU_34XX_VIRT,
164 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
165 .length = L4_EMU_34XX_SIZE,
166 .type = MT_DEVICE
167 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700168#if defined(CONFIG_DEBUG_LL) && \
169 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
170 {
171 .virtual = ZOOM_UART_VIRT,
172 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
173 .length = SZ_1M,
174 .type = MT_DEVICE
175 },
176#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300177};
178#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800179
Kevin Hilman33959552012-05-10 11:10:07 -0700180#ifdef CONFIG_SOC_TI81XX
Hemant Pedanekara9203602011-12-13 10:46:44 -0800181static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800182 {
183 .virtual = L4_34XX_VIRT,
184 .pfn = __phys_to_pfn(L4_34XX_PHYS),
185 .length = L4_34XX_SIZE,
186 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800187 }
188};
189#endif
190
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700191#ifdef CONFIG_SOC_AM33XX
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800192static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800193 {
194 .virtual = L4_34XX_VIRT,
195 .pfn = __phys_to_pfn(L4_34XX_PHYS),
196 .length = L4_34XX_SIZE,
197 .type = MT_DEVICE
198 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800199 {
200 .virtual = L4_WK_AM33XX_VIRT,
201 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
202 .length = L4_WK_AM33XX_SIZE,
203 .type = MT_DEVICE
204 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800205};
206#endif
207
Santosh Shilimkar44169072009-05-28 14:16:04 -0700208#ifdef CONFIG_ARCH_OMAP4
209static struct map_desc omap44xx_io_desc[] __initdata = {
210 {
211 .virtual = L3_44XX_VIRT,
212 .pfn = __phys_to_pfn(L3_44XX_PHYS),
213 .length = L3_44XX_SIZE,
214 .type = MT_DEVICE,
215 },
216 {
217 .virtual = L4_44XX_VIRT,
218 .pfn = __phys_to_pfn(L4_44XX_PHYS),
219 .length = L4_44XX_SIZE,
220 .type = MT_DEVICE,
221 },
222 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700223 .virtual = L4_PER_44XX_VIRT,
224 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
225 .length = L4_PER_44XX_SIZE,
226 .type = MT_DEVICE,
227 },
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700228#ifdef CONFIG_OMAP4_ERRATA_I688
229 {
230 .virtual = OMAP4_SRAM_VA,
231 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
232 .length = PAGE_SIZE,
233 .type = MT_MEMORY_SO,
234 },
235#endif
236
Santosh Shilimkar44169072009-05-28 14:16:04 -0700237};
238#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300239
R Sricharan05e152c2012-06-05 16:21:32 +0530240#ifdef CONFIG_SOC_OMAP5
241static struct map_desc omap54xx_io_desc[] __initdata = {
242 {
243 .virtual = L3_54XX_VIRT,
244 .pfn = __phys_to_pfn(L3_54XX_PHYS),
245 .length = L3_54XX_SIZE,
246 .type = MT_DEVICE,
247 },
248 {
249 .virtual = L4_54XX_VIRT,
250 .pfn = __phys_to_pfn(L4_54XX_PHYS),
251 .length = L4_54XX_SIZE,
252 .type = MT_DEVICE,
253 },
254 {
255 .virtual = L4_WK_54XX_VIRT,
256 .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
257 .length = L4_WK_54XX_SIZE,
258 .type = MT_DEVICE,
259 },
260 {
261 .virtual = L4_PER_54XX_VIRT,
262 .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
263 .length = L4_PER_54XX_SIZE,
264 .type = MT_DEVICE,
265 },
266};
267#endif
268
Tony Lindgren59b479e2011-01-27 16:39:40 -0800269#ifdef CONFIG_SOC_OMAP2420
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600270void __init omap242x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800271{
272 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
273 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800274}
275#endif
276
Tony Lindgren59b479e2011-01-27 16:39:40 -0800277#ifdef CONFIG_SOC_OMAP2430
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600278void __init omap243x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800279{
280 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
281 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800282}
283#endif
284
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800285#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600286void __init omap3_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800287{
288 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800289}
290#endif
291
Kevin Hilman33959552012-05-10 11:10:07 -0700292#ifdef CONFIG_SOC_TI81XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600293void __init ti81xx_map_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800294{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800295 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800296}
297#endif
298
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700299#ifdef CONFIG_SOC_AM33XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600300void __init am33xx_map_io(void)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800301{
302 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800303}
304#endif
305
306#ifdef CONFIG_ARCH_OMAP4
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600307void __init omap4_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800308{
309 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +0530310 omap_barriers_init();
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800311}
312#endif
313
R Sricharan05e152c2012-06-05 16:21:32 +0530314#ifdef CONFIG_SOC_OMAP5
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600315void __init omap5_map_io(void)
R Sricharan05e152c2012-06-05 16:21:32 +0530316{
317 iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
318}
319#endif
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600320/*
321 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
322 *
323 * Sets the CORE DPLL3 M2 divider to the same value that it's at
324 * currently. This has the effect of setting the SDRC SDRAM AC timing
325 * registers to the values currently defined by the kernel. Currently
326 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
327 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
328 * or passes along the return value of clk_set_rate().
329 */
330static int __init _omap2_init_reprogram_sdrc(void)
331{
332 struct clk *dpll3_m2_ck;
333 int v = -EINVAL;
334 long rate;
335
336 if (!cpu_is_omap34xx())
337 return 0;
338
339 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000340 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600341 return -EINVAL;
342
343 rate = clk_get_rate(dpll3_m2_ck);
344 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
345 v = clk_set_rate(dpll3_m2_ck, rate);
346 if (v)
347 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
348
349 clk_put(dpll3_m2_ck);
350
351 return v;
352}
353
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700354static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
355{
356 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
357}
358
Tony Lindgren7b250af2011-10-04 18:26:28 -0700359static void __init omap_common_init_early(void)
360{
Arnd Bergmanndf804422011-11-01 13:47:27 +0100361 omap_init_consistent_dma_size();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700362}
363
364static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100365{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700366 u8 postsetup_state;
367
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700368 /* Set the default postsetup state for all hwmods */
369#ifdef CONFIG_PM_RUNTIME
370 postsetup_state = _HWMOD_STATE_IDLE;
371#else
372 postsetup_state = _HWMOD_STATE_ENABLED;
373#endif
374 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200375
Kevin Hilman53da4ce22010-12-09 09:13:48 -0600376 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700377}
378
Paul Walmsley16110792012-01-25 12:57:46 -0700379#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700380void __init omap2420_init_early(void)
381{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600382 omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
383 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
384 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
385 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
386 NULL);
387 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE),
388 OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE),
389 NULL, NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530390 omap2xxx_check_revision();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700391 omap_common_init_early();
392 omap2xxx_voltagedomains_init();
393 omap242x_powerdomains_init();
394 omap242x_clockdomains_init();
395 omap2420_hwmod_init();
396 omap_hwmod_init_postsetup();
397 omap2420_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700398}
Shawn Guobbd707a2012-04-26 16:06:50 +0800399
400void __init omap2420_init_late(void)
401{
402 omap_mux_late_init();
403 omap2_common_pm_late_init();
404 omap2_pm_init();
405}
Paul Walmsley16110792012-01-25 12:57:46 -0700406#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700407
Paul Walmsley16110792012-01-25 12:57:46 -0700408#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700409void __init omap2430_init_early(void)
410{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600411 omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
412 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
413 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
414 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
415 NULL);
416 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE),
417 OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE),
418 NULL, NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530419 omap2xxx_check_revision();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700420 omap_common_init_early();
421 omap2xxx_voltagedomains_init();
422 omap243x_powerdomains_init();
423 omap243x_clockdomains_init();
424 omap2430_hwmod_init();
425 omap_hwmod_init_postsetup();
426 omap2430_clk_init();
427}
Shawn Guobbd707a2012-04-26 16:06:50 +0800428
429void __init omap2430_init_late(void)
430{
431 omap_mux_late_init();
432 omap2_common_pm_late_init();
433 omap2_pm_init();
434}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530435#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700436
437/*
438 * Currently only board-omap3beagle.c should call this because of the
439 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
440 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530441#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700442void __init omap3_init_early(void)
443{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600444 omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
445 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
446 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
447 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
448 NULL);
449 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE),
450 OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE),
451 NULL, NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530452 omap3xxx_check_revision();
453 omap3xxx_check_features();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700454 omap_common_init_early();
455 omap3xxx_voltagedomains_init();
456 omap3xxx_powerdomains_init();
457 omap3xxx_clockdomains_init();
458 omap3xxx_hwmod_init();
459 omap_hwmod_init_postsetup();
460 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700461}
462
463void __init omap3430_init_early(void)
464{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700465 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700466}
467
468void __init omap35xx_init_early(void)
469{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700470 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700471}
472
473void __init omap3630_init_early(void)
474{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700475 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700476}
477
478void __init am35xx_init_early(void)
479{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700480 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700481}
482
Hemant Pedanekara9203602011-12-13 10:46:44 -0800483void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700484{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600485 omap2_set_globals_tap(OMAP343X_CLASS,
486 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
487 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
488 NULL);
489 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
490 OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
491 NULL, NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530492 omap3xxx_check_revision();
493 ti81xx_check_features();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700494 omap_common_init_early();
495 omap3xxx_voltagedomains_init();
496 omap3xxx_powerdomains_init();
497 omap3xxx_clockdomains_init();
498 omap3xxx_hwmod_init();
499 omap_hwmod_init_postsetup();
500 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700501}
Shawn Guobbd707a2012-04-26 16:06:50 +0800502
503void __init omap3_init_late(void)
504{
505 omap_mux_late_init();
506 omap2_common_pm_late_init();
507 omap3_pm_init();
508}
509
510void __init omap3430_init_late(void)
511{
512 omap_mux_late_init();
513 omap2_common_pm_late_init();
514 omap3_pm_init();
515}
516
517void __init omap35xx_init_late(void)
518{
519 omap_mux_late_init();
520 omap2_common_pm_late_init();
521 omap3_pm_init();
522}
523
524void __init omap3630_init_late(void)
525{
526 omap_mux_late_init();
527 omap2_common_pm_late_init();
528 omap3_pm_init();
529}
530
531void __init am35xx_init_late(void)
532{
533 omap_mux_late_init();
534 omap2_common_pm_late_init();
535 omap3_pm_init();
536}
537
538void __init ti81xx_init_late(void)
539{
540 omap_mux_late_init();
541 omap2_common_pm_late_init();
542 omap3_pm_init();
543}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530544#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700545
Afzal Mohammed08f30982012-05-11 00:38:49 +0530546#ifdef CONFIG_SOC_AM33XX
547void __init am33xx_init_early(void)
548{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600549 omap2_set_globals_tap(AM335X_CLASS,
550 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
551 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
552 NULL);
553 omap2_set_globals_prcm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
554 AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
555 NULL, NULL);
Afzal Mohammed08f30982012-05-11 00:38:49 +0530556 omap3xxx_check_revision();
557 ti81xx_check_features();
558 omap_common_init_early();
Vaibhav Hiremathce3fc892012-06-18 00:47:26 -0600559 am33xx_voltagedomains_init();
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600560 am33xx_powerdomains_init();
Vaibhav Hiremath9c80f3a2012-06-18 00:47:27 -0600561 am33xx_clockdomains_init();
Vaibhav Hirematha2cfc502012-07-25 13:51:13 -0600562 am33xx_hwmod_init();
563 omap_hwmod_init_postsetup();
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +0530564 am33xx_clk_init();
Afzal Mohammed08f30982012-05-11 00:38:49 +0530565}
566#endif
567
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530568#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700569void __init omap4430_init_early(void)
570{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600571 omap2_set_globals_tap(OMAP443X_CLASS,
572 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
573 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
574 OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
575 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE),
576 OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
577 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE),
578 OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530579 omap4xxx_check_revision();
580 omap4xxx_check_features();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700581 omap_common_init_early();
582 omap44xx_voltagedomains_init();
583 omap44xx_powerdomains_init();
584 omap44xx_clockdomains_init();
585 omap44xx_hwmod_init();
586 omap_hwmod_init_postsetup();
587 omap4xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700588}
Shawn Guobbd707a2012-04-26 16:06:50 +0800589
590void __init omap4430_init_late(void)
591{
592 omap_mux_late_init();
593 omap2_common_pm_late_init();
594 omap4_pm_init();
595}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530596#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700597
R Sricharan05e152c2012-06-05 16:21:32 +0530598#ifdef CONFIG_SOC_OMAP5
599void __init omap5_init_early(void)
600{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600601 omap2_set_globals_tap(OMAP54XX_CLASS,
602 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
603 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
604 OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
605 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE),
606 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
607 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE),
608 OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
R Sricharan05e152c2012-06-05 16:21:32 +0530609 omap5xxx_check_revision();
610 omap_common_init_early();
611}
612#endif
613
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700614void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700615 struct omap_sdrc_params *sdrc_cs1)
616{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700617 omap_sram_init();
618
Hemant Pedanekar01001712011-02-16 08:31:39 -0800619 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000620 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
621 _omap2_init_reprogram_sdrc();
622 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000623}