blob: 9627547ee72a4b9a31cbcc6fdaa39f9a0e0a422c [file] [log] [blame]
Kevin Hilman6f88e9b2010-07-26 16:34:31 -06001/*
2 * pm.c - Common OMAP2+ power management-related code
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Copyright (C) 2010 Nokia Corporation
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/io.h>
15#include <linux/err.h>
Thara Gopinath1482d8b2010-05-29 22:02:25 +053016#include <linux/opp.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040017#include <linux/export.h>
Paul Walmsley14164082012-02-02 02:30:50 -070018#include <linux/suspend.h>
Kevin Hilman24d7b402012-09-06 14:03:08 -070019#include <linux/cpu.h>
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060020
Govindraj.R335aece2012-03-29 09:30:28 -070021#include <asm/system_misc.h>
22
Tony Lindgren1d5aef42012-10-03 16:36:40 -070023#include "omap-pm.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070024#include "omap_device.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010025#include "common.h"
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060026
Tony Lindgrene4c060d2012-10-05 13:25:59 -070027#include "soc.h"
Paul Walmsley14164082012-02-02 02:30:50 -070028#include "prcm-common.h"
Paul Walmsleye1d6f472011-02-25 15:54:33 -070029#include "voltage.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Thara Gopinath0c0a5d62010-05-29 22:02:23 +053032#include "pm.h"
Kevin Hilman46232a32011-11-23 14:43:01 -080033#include "twl-common.h"
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053034
Paul Walmsley14164082012-02-02 02:30:50 -070035/*
36 * omap_pm_suspend: points to a function that does the SoC-specific
37 * suspend work
38 */
39int (*omap_pm_suspend)(void);
40
Kevin Hilman74d29162012-11-14 17:13:04 -080041#ifdef CONFIG_PM
Tero Kristo908b75e2012-09-25 19:33:39 +030042/**
43 * struct omap2_oscillator - Describe the board main oscillator latencies
44 * @startup_time: oscillator startup latency
45 * @shutdown_time: oscillator shutdown latency
46 */
47struct omap2_oscillator {
48 u32 startup_time;
49 u32 shutdown_time;
50};
51
52static struct omap2_oscillator oscillator = {
53 .startup_time = ULONG_MAX,
54 .shutdown_time = ULONG_MAX,
55};
56
57void omap_pm_setup_oscillator(u32 tstart, u32 tshut)
58{
59 oscillator.startup_time = tstart;
60 oscillator.shutdown_time = tshut;
61}
62
63void omap_pm_get_oscillator(u32 *tstart, u32 *tshut)
64{
65 if (!tstart || !tshut)
66 return;
67
68 *tstart = oscillator.startup_time;
69 *tshut = oscillator.shutdown_time;
70}
Kevin Hilman74d29162012-11-14 17:13:04 -080071#endif
Tero Kristo908b75e2012-09-25 19:33:39 +030072
Kevin Hilman9cf793f2012-02-20 09:43:30 -080073static int __init _init_omap_device(char *name)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060074{
75 struct omap_hwmod *oh;
Kevin Hilman3528c582011-07-21 13:48:45 -070076 struct platform_device *pdev;
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060077
78 oh = omap_hwmod_lookup(name);
79 if (WARN(!oh, "%s: could not find omap_hwmod for %s\n",
80 __func__, name))
81 return -ENODEV;
82
Paul Walmsleyc1d1cd52013-01-26 00:48:53 -070083 pdev = omap_device_build(oh->name, 0, oh, NULL, 0);
Kevin Hilman3528c582011-07-21 13:48:45 -070084 if (WARN(IS_ERR(pdev), "%s: could not build omap_device for %s\n",
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060085 __func__, name))
86 return -ENODEV;
87
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060088 return 0;
89}
90
91/*
92 * Build omap_devices for processors and bus.
93 */
Kevin Hilman1f3b3722012-03-06 11:38:01 -080094static void __init omap2_init_processor_devices(void)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060095{
Benoit Cousson766e7af2011-08-16 15:03:59 +020096 _init_omap_device("mpu");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053097 if (omap3_has_iva())
Benoit Cousson766e7af2011-08-16 15:03:59 +020098 _init_omap_device("iva");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053099
Benoit Coussoncbf27662010-08-05 15:22:35 +0200100 if (cpu_is_omap44xx()) {
Benoit Cousson766e7af2011-08-16 15:03:59 +0200101 _init_omap_device("l3_main_1");
102 _init_omap_device("dsp");
103 _init_omap_device("iva");
Benoit Coussoncbf27662010-08-05 15:22:35 +0200104 } else {
Benoit Cousson766e7af2011-08-16 15:03:59 +0200105 _init_omap_device("l3_main");
Benoit Coussoncbf27662010-08-05 15:22:35 +0200106 }
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600107}
108
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700109/* Types of sleep_switch used in omap_set_pwrdm_state */
110#define FORCEWAKEUP_SWITCH 0
111#define LOWPOWERSTATE_SWITCH 1
112
Paul Walmsley92206fd2012-02-02 02:38:50 -0700113int __init omap_pm_clkdms_setup(struct clockdomain *clkdm, void *unused)
114{
Paul Walmsleyb71c7212012-09-23 17:28:28 -0600115 if ((clkdm->flags & CLKDM_CAN_ENABLE_AUTO) &&
116 !(clkdm->flags & CLKDM_MISSING_IDLE_REPORTING))
Paul Walmsley92206fd2012-02-02 02:38:50 -0700117 clkdm_allow_idle(clkdm);
118 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
119 atomic_read(&clkdm->usecount) == 0)
120 clkdm_sleep(clkdm);
121 return 0;
122}
123
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530124/*
125 * This sets pwrdm state (other than mpu & core. Currently only ON &
Rajendra Nayak33de32b2010-12-21 22:37:28 -0700126 * RET are supported.
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530127 */
Paul Walmsleye68e80932012-01-30 02:47:24 -0700128int omap_set_pwrdm_state(struct powerdomain *pwrdm, u32 pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530129{
Paul Walmsleye68e80932012-01-30 02:47:24 -0700130 u8 curr_pwrst, next_pwrst;
131 int sleep_switch = -1, ret = 0, hwsup = 0;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530132
Paul Walmsleye68e80932012-01-30 02:47:24 -0700133 if (!pwrdm || IS_ERR(pwrdm))
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530134 return -EINVAL;
135
Paul Walmsleye68e80932012-01-30 02:47:24 -0700136 while (!(pwrdm->pwrsts & (1 << pwrst))) {
137 if (pwrst == PWRDM_POWER_OFF)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530138 return ret;
Paul Walmsleye68e80932012-01-30 02:47:24 -0700139 pwrst--;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530140 }
141
Paul Walmsleye68e80932012-01-30 02:47:24 -0700142 next_pwrst = pwrdm_read_next_pwrst(pwrdm);
143 if (next_pwrst == pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530144 return ret;
145
Paul Walmsleye68e80932012-01-30 02:47:24 -0700146 curr_pwrst = pwrdm_read_pwrst(pwrdm);
147 if (curr_pwrst < PWRDM_POWER_ON) {
148 if ((curr_pwrst > pwrst) &&
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700149 (pwrdm->flags & PWRDM_HAS_LOWPOWERSTATECHANGE)) {
150 sleep_switch = LOWPOWERSTATE_SWITCH;
151 } else {
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600152 hwsup = clkdm_in_hwsup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700153 clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700154 sleep_switch = FORCEWAKEUP_SWITCH;
155 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530156 }
157
Paul Walmsleye68e80932012-01-30 02:47:24 -0700158 ret = pwrdm_set_next_pwrst(pwrdm, pwrst);
159 if (ret)
160 pr_err("%s: unable to set power state of powerdomain: %s\n",
Johan Hovolde9a51902011-08-30 18:48:17 +0200161 __func__, pwrdm->name);
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530162
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700163 switch (sleep_switch) {
164 case FORCEWAKEUP_SWITCH:
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600165 if (hwsup)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700166 clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak33de32b2010-12-21 22:37:28 -0700167 else
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700168 clkdm_sleep(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700169 break;
170 case LOWPOWERSTATE_SWITCH:
171 pwrdm_set_lowpwrstchange(pwrdm);
Paul Walmsleye68e80932012-01-30 02:47:24 -0700172 pwrdm_wait_transition(pwrdm);
173 pwrdm_state_switch(pwrdm);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700174 break;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530175 }
176
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530177 return ret;
178}
179
Paul Walmsley14164082012-02-02 02:30:50 -0700180
181
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530182/*
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200183 * This API is to be called during init to set the various voltage
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530184 * domains to the voltage as per the opp table. Typically we boot up
185 * at the nominal voltage. So this function finds out the rate of
186 * the clock associated with the voltage domain, finds out the correct
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200187 * opp entry and sets the voltage domain to the voltage specified
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530188 * in the opp entry
189 */
190static int __init omap2_set_init_voltage(char *vdd_name, char *clk_name,
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200191 const char *oh_name)
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530192{
193 struct voltagedomain *voltdm;
194 struct clk *clk;
195 struct opp *opp;
196 unsigned long freq, bootup_volt;
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200197 struct device *dev;
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530198
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200199 if (!vdd_name || !clk_name || !oh_name) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200200 pr_err("%s: invalid parameters\n", __func__);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530201 goto exit;
202 }
203
Kevin Hilman24d7b402012-09-06 14:03:08 -0700204 if (!strncmp(oh_name, "mpu", 3))
205 /*
206 * All current OMAPs share voltage rail and clock
207 * source, so CPU0 is used to represent the MPU-SS.
208 */
209 dev = get_cpu_device(0);
210 else
211 dev = omap_device_get_by_hwmod_name(oh_name);
212
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200213 if (IS_ERR(dev)) {
214 pr_err("%s: Unable to get dev pointer for hwmod %s\n",
215 __func__, oh_name);
216 goto exit;
217 }
218
Kevin Hilman81a60482011-03-16 14:25:45 -0700219 voltdm = voltdm_lookup(vdd_name);
Wei Yongjun93b44be2012-09-27 13:54:36 +0800220 if (!voltdm) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200221 pr_err("%s: unable to get vdd pointer for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530222 __func__, vdd_name);
223 goto exit;
224 }
225
226 clk = clk_get(NULL, clk_name);
227 if (IS_ERR(clk)) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200228 pr_err("%s: unable to get clk %s\n", __func__, clk_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530229 goto exit;
230 }
231
Rajendra Nayak5dcc3b92012-09-22 02:24:17 -0600232 freq = clk_get_rate(clk);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530233 clk_put(clk);
234
NeilBrown6369fd42012-01-09 13:14:12 +1100235 rcu_read_lock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530236 opp = opp_find_freq_ceil(dev, &freq);
237 if (IS_ERR(opp)) {
NeilBrown6369fd42012-01-09 13:14:12 +1100238 rcu_read_unlock();
Johan Hovolde9a51902011-08-30 18:48:17 +0200239 pr_err("%s: unable to find boot up OPP for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530240 __func__, vdd_name);
241 goto exit;
242 }
243
244 bootup_volt = opp_get_voltage(opp);
NeilBrown6369fd42012-01-09 13:14:12 +1100245 rcu_read_unlock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530246 if (!bootup_volt) {
Paul Walmsley7852ec02012-07-26 00:54:26 -0600247 pr_err("%s: unable to find voltage corresponding to the bootup OPP for vdd_%s\n",
248 __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530249 goto exit;
250 }
251
Kevin Hilman5e5651b2011-04-05 16:27:21 -0700252 voltdm_scale(voltdm, bootup_volt);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530253 return 0;
254
255exit:
Johan Hovolde9a51902011-08-30 18:48:17 +0200256 pr_err("%s: unable to set vdd_%s\n", __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530257 return -EINVAL;
258}
259
Paul Walmsley14164082012-02-02 02:30:50 -0700260#ifdef CONFIG_SUSPEND
261static int omap_pm_enter(suspend_state_t suspend_state)
262{
263 int ret = 0;
264
265 if (!omap_pm_suspend)
266 return -ENOENT; /* XXX doublecheck */
267
268 switch (suspend_state) {
269 case PM_SUSPEND_STANDBY:
270 case PM_SUSPEND_MEM:
271 ret = omap_pm_suspend();
272 break;
273 default:
274 ret = -EINVAL;
275 }
276
277 return ret;
278}
279
280static int omap_pm_begin(suspend_state_t state)
281{
282 disable_hlt();
283 if (cpu_is_omap34xx())
284 omap_prcm_irq_prepare();
285 return 0;
286}
287
288static void omap_pm_end(void)
289{
290 enable_hlt();
291 return;
292}
293
294static void omap_pm_finish(void)
295{
296 if (cpu_is_omap34xx())
297 omap_prcm_irq_complete();
298}
299
300static const struct platform_suspend_ops omap_pm_ops = {
301 .begin = omap_pm_begin,
302 .end = omap_pm_end,
303 .enter = omap_pm_enter,
304 .finish = omap_pm_finish,
305 .valid = suspend_valid_only_mem,
306};
307
308#endif /* CONFIG_SUSPEND */
309
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530310static void __init omap3_init_voltages(void)
311{
312 if (!cpu_is_omap34xx())
313 return;
314
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200315 omap2_set_init_voltage("mpu_iva", "dpll1_ck", "mpu");
316 omap2_set_init_voltage("core", "l3_ick", "l3_main");
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530317}
318
Thara Gopinath1376ee12010-05-29 22:02:25 +0530319static void __init omap4_init_voltages(void)
320{
321 if (!cpu_is_omap44xx())
322 return;
323
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200324 omap2_set_init_voltage("mpu", "dpll_mpu_ck", "mpu");
325 omap2_set_init_voltage("core", "l3_div_ck", "l3_main_1");
326 omap2_set_init_voltage("iva", "dpll_iva_m5x2_ck", "iva");
Thara Gopinath1376ee12010-05-29 22:02:25 +0530327}
328
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600329static int __init omap2_common_pm_init(void)
330{
Benoit Cousson476b6792011-08-16 11:49:08 +0200331 if (!of_have_populated_dt())
332 omap2_init_processor_devices();
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600333 omap_pm_if_init();
334
335 return 0;
336}
Thara Gopinath1cbbe372010-12-20 21:17:21 +0530337postcore_initcall(omap2_common_pm_init);
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600338
Shawn Guobbd707a2012-04-26 16:06:50 +0800339int __init omap2_common_pm_late_init(void)
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530340{
Benoit Cousson506d81e2011-12-08 16:47:39 +0100341 /*
342 * In the case of DT, the PMIC and SR initialization will be done using
343 * a completely different mechanism.
344 * Disable this part if a DT blob is available.
345 */
346 if (of_have_populated_dt())
347 return 0;
348
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530349 /* Init the voltage layer */
Kevin Hilman46232a32011-11-23 14:43:01 -0800350 omap_pmic_late_init();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530351 omap_voltage_late_init();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530352
353 /* Initialize the voltages */
354 omap3_init_voltages();
Thara Gopinath1376ee12010-05-29 22:02:25 +0530355 omap4_init_voltages();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530356
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530357 /* Smartreflex device init */
Thara Gopinath0c0a5d62010-05-29 22:02:23 +0530358 omap_devinit_smartreflex();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530359
Paul Walmsley14164082012-02-02 02:30:50 -0700360#ifdef CONFIG_SUSPEND
361 suspend_set_ops(&omap_pm_ops);
362#endif
363
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530364 return 0;
365}