blob: 42871fb8340e0f8ed117fbca46905a29b9ec45c2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/io.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996-2000 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Modifications:
11 * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both
12 * constant addresses and variable addresses.
13 * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture
14 * specific IO header files.
15 * 27-Mar-1999 PJB Second parameter of memcpy_toio is const..
16 * 04-Apr-1999 PJB Added check_signature.
17 * 12-Dec-1999 RMK More cleanups
18 * 18-Jun-2000 RMK Removed virt_to_* and friends definitions
19 * 05-Oct-2004 BJD Moved memory string functions to use void __iomem
20 */
21#ifndef __ASM_ARM_IO_H
22#define __ASM_ARM_IO_H
23
24#ifdef __KERNEL__
25
Russell King7ddfe622015-05-07 14:22:40 +010026#include <linux/string.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/types.h>
28#include <asm/byteorder.h>
29#include <asm/memory.h>
Michael S. Tsirkine5bfb722011-11-24 20:57:23 +020030#include <asm-generic/pci_iomap.h>
Stefano Stabellini3d1975b2013-10-25 10:33:26 +000031#include <xen/xen.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33/*
34 * ISA I/O bus memory addresses are 1:1 with the physical address.
35 */
36#define isa_virt_to_bus virt_to_phys
37#define isa_page_to_bus page_to_phys
38#define isa_bus_to_virt phys_to_virt
39
40/*
Ezequiel Garciac5ca95b2013-12-18 23:08:52 +010041 * Atomic MMIO-wide IO modify
42 */
43extern void atomic_io_modify(void __iomem *reg, u32 mask, u32 set);
44extern void atomic_io_modify_relaxed(void __iomem *reg, u32 mask, u32 set);
45
46/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 * Generic IO read/write. These perform native-endian accesses. Note
48 * that some architectures will want to re-define __raw_{read,write}w.
49 */
Thierry Reding84c4d3a2014-07-28 16:34:18 +020050void __raw_writesb(volatile void __iomem *addr, const void *data, int bytelen);
51void __raw_writesw(volatile void __iomem *addr, const void *data, int wordlen);
52void __raw_writesl(volatile void __iomem *addr, const void *data, int longlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Thierry Reding84c4d3a2014-07-28 16:34:18 +020054void __raw_readsb(const volatile void __iomem *addr, void *data, int bytelen);
55void __raw_readsw(const volatile void __iomem *addr, void *data, int wordlen);
56void __raw_readsl(const volatile void __iomem *addr, void *data, int longlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Will Deacon195bbcac2012-08-24 15:18:45 +010058#if __LINUX_ARM_ARCH__ < 6
59/*
60 * Half-word accesses are problematic with RiscPC due to limitations of
61 * the bus. Rather than special-case the machine, just let the compiler
62 * generate the access for CPUs prior to ARMv6.
63 */
64#define __raw_readw(a) (__chk_io_ptr(a), *(volatile unsigned short __force *)(a))
65#define __raw_writew(v,a) ((void)(__chk_io_ptr(a), *(volatile unsigned short __force *)(a) = (v)))
66#else
67/*
68 * When running under a hypervisor, we want to avoid I/O accesses with
69 * writeback addressing modes as these incur a significant performance
70 * overhead (the address generation must be emulated in software).
71 */
Thierry Reding84c4d3a2014-07-28 16:34:18 +020072#define __raw_writew __raw_writew
Will Deacon195bbcac2012-08-24 15:18:45 +010073static inline void __raw_writew(u16 val, volatile void __iomem *addr)
74{
75 asm volatile("strh %1, %0"
Peter Hurley5bb5d662015-04-13 14:18:50 +010076 : : "Q" (*(volatile u16 __force *)addr), "r" (val));
Will Deacon195bbcac2012-08-24 15:18:45 +010077}
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Thierry Reding84c4d3a2014-07-28 16:34:18 +020079#define __raw_readw __raw_readw
Will Deacon195bbcac2012-08-24 15:18:45 +010080static inline u16 __raw_readw(const volatile void __iomem *addr)
81{
82 u16 val;
Peter Hurley5bb5d662015-04-13 14:18:50 +010083 asm volatile("ldrh %0, %1"
84 : "=r" (val)
85 : "Q" (*(volatile u16 __force *)addr));
Will Deacon195bbcac2012-08-24 15:18:45 +010086 return val;
87}
88#endif
89
Thierry Reding84c4d3a2014-07-28 16:34:18 +020090#define __raw_writeb __raw_writeb
Will Deacon195bbcac2012-08-24 15:18:45 +010091static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
92{
93 asm volatile("strb %1, %0"
Peter Hurley5bb5d662015-04-13 14:18:50 +010094 : : "Qo" (*(volatile u8 __force *)addr), "r" (val));
Will Deacon195bbcac2012-08-24 15:18:45 +010095}
96
Thierry Reding84c4d3a2014-07-28 16:34:18 +020097#define __raw_writel __raw_writel
Will Deacon195bbcac2012-08-24 15:18:45 +010098static inline void __raw_writel(u32 val, volatile void __iomem *addr)
99{
100 asm volatile("str %1, %0"
Peter Hurley5bb5d662015-04-13 14:18:50 +0100101 : : "Qo" (*(volatile u32 __force *)addr), "r" (val));
Will Deacon195bbcac2012-08-24 15:18:45 +0100102}
103
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200104#define __raw_readb __raw_readb
Will Deacon195bbcac2012-08-24 15:18:45 +0100105static inline u8 __raw_readb(const volatile void __iomem *addr)
106{
107 u8 val;
Peter Hurley5bb5d662015-04-13 14:18:50 +0100108 asm volatile("ldrb %0, %1"
109 : "=r" (val)
110 : "Qo" (*(volatile u8 __force *)addr));
Will Deacon195bbcac2012-08-24 15:18:45 +0100111 return val;
112}
113
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200114#define __raw_readl __raw_readl
Will Deacon195bbcac2012-08-24 15:18:45 +0100115static inline u32 __raw_readl(const volatile void __iomem *addr)
116{
117 u32 val;
Peter Hurley5bb5d662015-04-13 14:18:50 +0100118 asm volatile("ldr %0, %1"
119 : "=r" (val)
120 : "Qo" (*(volatile u32 __force *)addr));
Will Deacon195bbcac2012-08-24 15:18:45 +0100121 return val;
122}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
124/*
Russell King67a19012005-11-17 16:48:00 +0000125 * Architecture ioremap implementation.
126 */
Russell King3603ab22007-05-05 20:59:27 +0100127#define MT_DEVICE 0
128#define MT_DEVICE_NONSHARED 1
129#define MT_DEVICE_CACHED 2
Russell Kingdb5b7162008-09-07 12:42:51 +0100130#define MT_DEVICE_WC 3
Russell King3603ab22007-05-05 20:59:27 +0100131/*
Russell Kingdb5b7162008-09-07 12:42:51 +0100132 * types 4 onwards can be found in asm/mach/map.h and are undefined
Russell King3603ab22007-05-05 20:59:27 +0100133 * for ioremap
134 */
135
136/*
137 * __arm_ioremap takes CPU physical address.
138 * __arm_ioremap_pfn takes a Page Frame Number and an offset into that page
Russell King31aa8fd2009-12-18 11:10:03 +0000139 * The _caller variety takes a __builtin_return_address(0) value for
140 * /proc/vmalloc to use - and should only be used in non-inline functions.
Russell King3603ab22007-05-05 20:59:27 +0100141 */
Laura Abbott9b971732013-05-16 19:40:22 +0100142extern void __iomem *__arm_ioremap_caller(phys_addr_t, size_t, unsigned int,
Russell King31aa8fd2009-12-18 11:10:03 +0000143 void *);
Russell King31aa8fd2009-12-18 11:10:03 +0000144extern void __iomem *__arm_ioremap_pfn(unsigned long, unsigned long, size_t, unsigned int);
Laura Abbott9b971732013-05-16 19:40:22 +0100145extern void __iomem *__arm_ioremap_exec(phys_addr_t, size_t, bool cached);
Al Viro16226052006-10-09 02:09:49 +0100146extern void __iounmap(volatile void __iomem *addr);
Rob Herring4fe7ef32012-02-10 17:05:13 -0600147
Laura Abbott9b971732013-05-16 19:40:22 +0100148extern void __iomem * (*arch_ioremap_caller)(phys_addr_t, size_t,
Rob Herring4fe7ef32012-02-10 17:05:13 -0600149 unsigned int, void *);
150extern void (*arch_iounmap)(volatile void __iomem *);
Russell King67a19012005-11-17 16:48:00 +0000151
152/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 * Bad read/write accesses...
154 */
155extern void __readwrite_bug(const char *fn);
156
157/*
Russell King0560cf52008-11-30 11:45:54 +0000158 * A typesafe __io() helper
159 */
160static inline void __iomem *__typesafe_io(unsigned long addr)
161{
162 return (void __iomem *)addr;
163}
164
Rob Herring6f6f6a72012-03-10 10:30:31 -0600165#define IOMEM(x) ((void __force __iomem *)(x))
166
Russell Kingc1928022011-01-30 11:29:40 +0000167/* IO barriers */
168#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
David Howells9f97da72012-03-28 18:30:01 +0100169#include <asm/barrier.h>
Russell Kingc1928022011-01-30 11:29:40 +0000170#define __iormb() rmb()
171#define __iowmb() wmb()
172#else
173#define __iormb() do { } while (0)
174#define __iowmb() do { } while (0)
175#endif
176
Rob Herringc2794432012-02-29 18:10:58 -0600177/* PCI fixed i/o mapping */
178#define PCI_IO_VIRT_BASE 0xfee00000
Liviu Dudaudad13e32014-09-29 15:29:22 +0100179#define PCI_IOBASE ((void __iomem *)PCI_IO_VIRT_BASE)
Rob Herringc2794432012-02-29 18:10:58 -0600180
Thomas Petazzoni1c8c3cf02014-05-19 11:04:39 +0100181#if defined(CONFIG_PCI)
182void pci_ioremap_set_mem_type(int mem_type);
183#else
184static inline void pci_ioremap_set_mem_type(int mem_type) {}
185#endif
186
Rob Herringc2794432012-02-29 18:10:58 -0600187extern int pci_ioremap_io(unsigned int offset, phys_addr_t phys_addr);
188
Russell King0560cf52008-11-30 11:45:54 +0000189/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 * Now, pick up the machine-defined IO definitions
191 */
Rob Herringc334bc12012-03-04 22:03:33 -0600192#ifdef CONFIG_NEED_MACH_IO_H
Russell Kinga09e64f2008-08-05 16:14:15 +0100193#include <mach/io.h>
Rob Herringc2794432012-02-29 18:10:58 -0600194#elif defined(CONFIG_PCI)
195#define IO_SPACE_LIMIT ((resource_size_t)0xfffff)
196#define __io(a) __typesafe_io(PCI_IO_VIRT_BASE + ((a) & IO_SPACE_LIMIT))
Rob Herringc334bc12012-03-04 22:03:33 -0600197#else
Rob Herring1ac02d72012-04-04 17:48:04 -0500198#define __io(a) __typesafe_io((a) & IO_SPACE_LIMIT)
Rob Herringc334bc12012-03-04 22:03:33 -0600199#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201/*
Russell King04e1c832011-07-06 12:49:59 +0100202 * This is the limit of PC card/PCI/ISA IO space, which is by default
203 * 64K if we have PC card, PCI or ISA support. Otherwise, default to
204 * zero to prevent ISA/PCI drivers claiming IO space (and potentially
205 * oopsing.)
206 *
207 * Only set this larger if you really need inb() et.al. to operate over
208 * a larger address space. Note that SOC_COMMON ioremaps each sockets
209 * IO space area, and so inb() et.al. must be defined to operate as per
210 * readb() et.al. on such platforms.
211 */
212#ifndef IO_SPACE_LIMIT
213#if defined(CONFIG_PCMCIA_SOC_COMMON) || defined(CONFIG_PCMCIA_SOC_COMMON_MODULE)
214#define IO_SPACE_LIMIT ((resource_size_t)0xffffffff)
215#elif defined(CONFIG_PCI) || defined(CONFIG_ISA) || defined(CONFIG_PCCARD)
216#define IO_SPACE_LIMIT ((resource_size_t)0xffff)
217#else
218#define IO_SPACE_LIMIT ((resource_size_t)0)
219#endif
220#endif
221
222/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 * IO port access primitives
224 * -------------------------
225 *
226 * The ARM doesn't have special IO access instructions; all IO is memory
227 * mapped. Note that these are defined to perform little endian accesses
228 * only. Their primary purpose is to access PCI and ISA peripherals.
229 *
230 * Note that for a big endian machine, this implies that the following
Russell Kingc79ebfa2005-06-27 14:23:38 +0100231 * big endian mode connectivity is in place, as described by numerous
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 * ARM documents:
233 *
234 * PCI: D0-D7 D8-D15 D16-D23 D24-D31
235 * ARM: D24-D31 D16-D23 D8-D15 D0-D7
236 *
237 * The machine specific io.h include defines __io to translate an "IO"
238 * address to a memory address.
239 *
240 * Note that we prevent GCC re-ordering or caching values in expressions
241 * by introducing sequence points into the in*() definitions. Note that
242 * __raw_* do not guarantee this behaviour.
243 *
244 * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space.
245 */
246#ifdef __io
Russell Kingc1928022011-01-30 11:29:40 +0000247#define outb(v,p) ({ __iowmb(); __raw_writeb(v,__io(p)); })
248#define outw(v,p) ({ __iowmb(); __raw_writew((__force __u16) \
249 cpu_to_le16(v),__io(p)); })
250#define outl(v,p) ({ __iowmb(); __raw_writel((__force __u32) \
251 cpu_to_le32(v),__io(p)); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Russell Kingc1928022011-01-30 11:29:40 +0000253#define inb(p) ({ __u8 __v = __raw_readb(__io(p)); __iormb(); __v; })
Olav Kongas05f98692005-04-29 22:08:34 +0100254#define inw(p) ({ __u16 __v = le16_to_cpu((__force __le16) \
Russell Kingc1928022011-01-30 11:29:40 +0000255 __raw_readw(__io(p))); __iormb(); __v; })
Olav Kongas05f98692005-04-29 22:08:34 +0100256#define inl(p) ({ __u32 __v = le32_to_cpu((__force __le32) \
Russell Kingc1928022011-01-30 11:29:40 +0000257 __raw_readl(__io(p))); __iormb(); __v; })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
259#define outsb(p,d,l) __raw_writesb(__io(p),d,l)
260#define outsw(p,d,l) __raw_writesw(__io(p),d,l)
261#define outsl(p,d,l) __raw_writesl(__io(p),d,l)
262
263#define insb(p,d,l) __raw_readsb(__io(p),d,l)
264#define insw(p,d,l) __raw_readsw(__io(p),d,l)
265#define insl(p,d,l) __raw_readsl(__io(p),d,l)
266#endif
267
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268/*
269 * String version of IO memory access ops:
270 */
Russell Kingd2f60742005-09-24 10:42:06 +0100271extern void _memcpy_fromio(void *, const volatile void __iomem *, size_t);
272extern void _memcpy_toio(volatile void __iomem *, const void *, size_t);
273extern void _memset_io(volatile void __iomem *, int, size_t);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
275#define mmiowb()
276
277/*
278 * Memory access primitives
279 * ------------------------
280 *
281 * These perform PCI memory accesses via an ioremap region. They don't
282 * take an address as such, but a cookie.
283 *
Andrew F. Davis79a3bd82016-05-31 14:18:19 -0500284 * Again, these are defined to perform little endian accesses. See the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 * IO port primitives for more information.
286 */
Rob Herring5621caa2012-02-10 20:04:56 -0600287#ifndef readl
288#define readb_relaxed(c) ({ u8 __r = __raw_readb(c); __r; })
Olof Johanssonb0c12642011-10-04 03:44:07 +0100289#define readw_relaxed(c) ({ u16 __r = le16_to_cpu((__force __le16) \
Rob Herring5621caa2012-02-10 20:04:56 -0600290 __raw_readw(c)); __r; })
Olof Johanssonb0c12642011-10-04 03:44:07 +0100291#define readl_relaxed(c) ({ u32 __r = le32_to_cpu((__force __le32) \
Rob Herring5621caa2012-02-10 20:04:56 -0600292 __raw_readl(c)); __r; })
Catalin Marinase9367712010-07-28 22:00:54 +0100293
Russell Kingaf06bb92012-05-25 08:39:25 +0100294#define writeb_relaxed(v,c) __raw_writeb(v,c)
295#define writew_relaxed(v,c) __raw_writew((__force u16) cpu_to_le16(v),c)
296#define writel_relaxed(v,c) __raw_writel((__force u32) cpu_to_le32(v),c)
Catalin Marinase9367712010-07-28 22:00:54 +0100297
Russell Kingb92b3612010-07-29 11:38:05 +0100298#define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
299#define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
300#define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
301
302#define writeb(v,c) ({ __iowmb(); writeb_relaxed(v,c); })
303#define writew(v,c) ({ __iowmb(); writew_relaxed(v,c); })
304#define writel(v,c) ({ __iowmb(); writel_relaxed(v,c); })
305
Rob Herring5621caa2012-02-10 20:04:56 -0600306#define readsb(p,d,l) __raw_readsb(p,d,l)
307#define readsw(p,d,l) __raw_readsw(p,d,l)
308#define readsl(p,d,l) __raw_readsl(p,d,l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Rob Herring5621caa2012-02-10 20:04:56 -0600310#define writesb(p,d,l) __raw_writesb(p,d,l)
311#define writesw(p,d,l) __raw_writesw(p,d,l)
312#define writesl(p,d,l) __raw_writesl(p,d,l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Russell King7ddfe622015-05-07 14:22:40 +0100314#ifndef __ARMBE__
315static inline void memset_io(volatile void __iomem *dst, unsigned c,
316 size_t count)
317{
Russell King1bd46782015-07-03 15:22:54 +0100318 extern void mmioset(void *, unsigned int, size_t);
319 mmioset((void __force *)dst, c, count);
Russell King7ddfe622015-05-07 14:22:40 +0100320}
321#define memset_io(dst,c,count) memset_io(dst,c,count)
322
323static inline void memcpy_fromio(void *to, const volatile void __iomem *from,
324 size_t count)
325{
Russell King1bd46782015-07-03 15:22:54 +0100326 extern void mmiocpy(void *, const void *, size_t);
327 mmiocpy(to, (const void __force *)from, count);
Russell King7ddfe622015-05-07 14:22:40 +0100328}
329#define memcpy_fromio(to,from,count) memcpy_fromio(to,from,count)
330
331static inline void memcpy_toio(volatile void __iomem *to, const void *from,
332 size_t count)
333{
Russell King1bd46782015-07-03 15:22:54 +0100334 extern void mmiocpy(void *, const void *, size_t);
335 mmiocpy((void __force *)to, from, count);
Russell King7ddfe622015-05-07 14:22:40 +0100336}
337#define memcpy_toio(to,from,count) memcpy_toio(to,from,count)
338
339#else
Rob Herring5621caa2012-02-10 20:04:56 -0600340#define memset_io(c,v,l) _memset_io(c,(v),(l))
341#define memcpy_fromio(a,c,l) _memcpy_fromio((a),c,(l))
342#define memcpy_toio(c,a,l) _memcpy_toio(c,(a),(l))
Russell King7ddfe622015-05-07 14:22:40 +0100343#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Rob Herring5621caa2012-02-10 20:04:56 -0600345#endif /* readl */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
347/*
Russell Kingac5e2f12015-07-01 10:02:39 +0100348 * ioremap() and friends.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 *
Russell Kingac5e2f12015-07-01 10:02:39 +0100350 * ioremap() takes a resource address, and size. Due to the ARM memory
351 * types, it is important to use the correct ioremap() function as each
352 * mapping has specific properties.
Deepak Saxena9d4ae722006-01-09 19:23:11 +0000353 *
Russell Kingac5e2f12015-07-01 10:02:39 +0100354 * Function Memory type Cacheability Cache hint
355 * ioremap() Device n/a n/a
356 * ioremap_nocache() Device n/a n/a
357 * ioremap_cache() Normal Writeback Read allocate
358 * ioremap_wc() Normal Non-cacheable n/a
359 * ioremap_wt() Normal Non-cacheable n/a
360 *
361 * All device mappings have the following properties:
362 * - no access speculation
363 * - no repetition (eg, on return from an exception)
364 * - number, order and size of accesses are maintained
365 * - unaligned accesses are "unpredictable"
366 * - writes may be delayed before they hit the endpoint device
367 *
368 * ioremap_nocache() is the same as ioremap() as there are too many device
369 * drivers using this for device registers, and documentation which tells
370 * people to use it for such for this to be any different. This is not a
371 * safe fallback for memory-like mappings, or memory regions where the
372 * compiler may generate unaligned accesses - eg, via inlining its own
373 * memcpy.
374 *
375 * All normal memory mappings have the following properties:
376 * - reads can be repeated with no side effects
377 * - repeated reads return the last value written
378 * - reads can fetch additional locations without side effects
379 * - writes can be repeated (in certain cases) with no side effects
380 * - writes can be merged before accessing the target
381 * - unaligned accesses can be supported
382 * - ordering is not guaranteed without explicit dependencies or barrier
383 * instructions
384 * - writes may be delayed before they hit the endpoint memory
385 *
386 * The cache hint is only a performance hint: CPUs may alias these hints.
387 * Eg, a CPU not implementing read allocate but implementing write allocate
388 * will provide a write allocate mapping instead.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 */
Russell King20a10802015-07-01 10:06:32 +0100390void __iomem *ioremap(resource_size_t res_cookie, size_t size);
391#define ioremap ioremap
392#define ioremap_nocache ioremap
393
Ard Biesheuvel9ab9e4f2016-02-22 15:02:08 +0100394/*
395 * Do not use ioremap_cache for mapping memory. Use memremap instead.
396 */
Russell King20a10802015-07-01 10:06:32 +0100397void __iomem *ioremap_cache(resource_size_t res_cookie, size_t size);
398#define ioremap_cache ioremap_cache
399
Ard Biesheuvel20c5ea42016-03-04 10:05:39 +0100400/*
401 * Do not use ioremap_cached in new code. Provided for the benefit of
402 * the pxa2xx-flash MTD driver only.
403 */
404void __iomem *ioremap_cached(resource_size_t res_cookie, size_t size);
405
Russell King20a10802015-07-01 10:06:32 +0100406void __iomem *ioremap_wc(resource_size_t res_cookie, size_t size);
407#define ioremap_wc ioremap_wc
408#define ioremap_wt ioremap_wc
409
410void iounmap(volatile void __iomem *iomem_cookie);
411#define iounmap iounmap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Ard Biesheuvel9ab9e4f2016-02-22 15:02:08 +0100413void *arch_memremap_wb(phys_addr_t phys_addr, size_t size);
414#define arch_memremap_wb arch_memremap_wb
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416/*
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200417 * io{read,write}{16,32}be() macros
Russell King09f05512005-06-20 18:44:37 +0100418 */
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200419#define ioread16be(p) ({ __u16 __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(); __v; })
420#define ioread32be(p) ({ __u32 __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(); __v; })
Russell King09f05512005-06-20 18:44:37 +0100421
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200422#define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_be16(v), p); })
423#define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); })
Arnd Bergmann06901bd2011-09-03 17:54:44 +0200424
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200425#ifndef ioport_map
426#define ioport_map ioport_map
Russell King09f05512005-06-20 18:44:37 +0100427extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200428#endif
429#ifndef ioport_unmap
430#define ioport_unmap ioport_unmap
Russell King09f05512005-06-20 18:44:37 +0100431extern void ioport_unmap(void __iomem *addr);
Lennert Buytenhek7533fca2005-06-24 23:11:31 +0100432#endif
Russell King09f05512005-06-20 18:44:37 +0100433
434struct pci_dev;
435
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200436#define pci_iounmap pci_iounmap
Russell King09f05512005-06-20 18:44:37 +0100437extern void pci_iounmap(struct pci_dev *dev, void __iomem *addr);
438
439/*
Thierry Reding84c4d3a2014-07-28 16:34:18 +0200440 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
441 * access
442 */
443#define xlate_dev_mem_ptr(p) __va(p)
444
445/*
446 * Convert a virtual cached pointer to an uncached pointer
447 */
448#define xlate_dev_kmem_ptr(p) p
449
450#include <asm-generic/io.h>
451
452/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 * can the hardware map this into one segment or not, given no other
454 * constraints.
455 */
456#define BIOVEC_MERGEABLE(vec1, vec2) \
457 ((bvec_to_phys((vec1)) + (vec1)->bv_len) == bvec_to_phys((vec2)))
458
Stefano Stabelliniffc555b2013-11-06 12:38:28 +0000459struct bio_vec;
Stefano Stabellini3d1975b2013-10-25 10:33:26 +0000460extern bool xen_biovec_phys_mergeable(const struct bio_vec *vec1,
461 const struct bio_vec *vec2);
462#define BIOVEC_PHYS_MERGEABLE(vec1, vec2) \
463 (__BIOVEC_PHYS_MERGEABLE(vec1, vec2) && \
464 (!xen_domain() || xen_biovec_phys_mergeable(vec1, vec2)))
465
Greg Ungerer95ba71f2007-05-17 06:22:41 +0100466#ifdef CONFIG_MMU
Lennert Buytenhek51635ad2006-09-16 10:50:22 +0100467#define ARCH_HAS_VALID_PHYS_ADDR_RANGE
Cyril Chemparathy7e6735c2012-09-12 14:05:58 -0400468extern int valid_phys_addr_range(phys_addr_t addr, size_t size);
Lennert Buytenhek51635ad2006-09-16 10:50:22 +0100469extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
Nicolas Pitre087aaff2010-09-22 18:34:36 -0400470extern int devmem_is_allowed(unsigned long pfn);
Greg Ungerer95ba71f2007-05-17 06:22:41 +0100471#endif
Lennert Buytenhek51635ad2006-09-16 10:50:22 +0100472
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473/*
Russell King1645f20b2006-08-28 12:45:16 +0100474 * Register ISA memory and port locations for glibc iopl/inb/outb
475 * emulation.
476 */
477extern void register_isa_ports(unsigned int mmio, unsigned int io,
478 unsigned int io_shift);
479
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480#endif /* __KERNEL__ */
481#endif /* __ASM_ARM_IO_H */