blob: 4662d9aa6d5a59b1c02af088b3687d6befbbfdc5 [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Chris Leechc13c8262006-05-23 17:18:44 -070014 * The full GNU General Public License is included in this distribution in the
15 * file called COPYING.
16 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000017#ifndef LINUX_DMAENGINE_H
18#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070019
Chris Leechc13c8262006-05-23 17:18:44 -070020#include <linux/device.h>
Stephen Warren0ad7c002013-11-26 10:04:22 -070021#include <linux/err.h>
Chris Leechc13c8262006-05-23 17:18:44 -070022#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050023#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053024#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100025#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053026#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100027#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000028
Chris Leechc13c8262006-05-23 17:18:44 -070029/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070030 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070031 *
32 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
33 */
34typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070035#define DMA_MIN_COOKIE 1
Chris Leechc13c8262006-05-23 17:18:44 -070036
Dan Carpenter71ea1482013-08-10 10:46:50 +030037static inline int dma_submit_error(dma_cookie_t cookie)
38{
39 return cookie < 0 ? cookie : 0;
40}
Chris Leechc13c8262006-05-23 17:18:44 -070041
42/**
43 * enum dma_status - DMA transaction status
Vinod Kouladfedd92013-10-16 13:29:02 +053044 * @DMA_COMPLETE: transaction completed
Chris Leechc13c8262006-05-23 17:18:44 -070045 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070046 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070047 * @DMA_ERROR: transaction failed
48 */
49enum dma_status {
Vinod Koul7db5f722013-10-17 07:29:57 +053050 DMA_COMPLETE,
Chris Leechc13c8262006-05-23 17:18:44 -070051 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070052 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070053 DMA_ERROR,
54};
55
56/**
Dan Williams7405f742007-01-02 11:10:43 -070057 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070058 *
59 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
60 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070061 */
62enum dma_transaction_type {
63 DMA_MEMCPY,
64 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070065 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070066 DMA_XOR_VAL,
67 DMA_PQ_VAL,
Maxime Ripard4983a502015-05-18 13:46:15 +020068 DMA_MEMSET,
Maxime Ripard50c7cd22015-07-06 12:19:23 +020069 DMA_MEMSET_SG,
Dan Williams7405f742007-01-02 11:10:43 -070070 DMA_INTERRUPT,
Ira Snydera86ee032010-09-30 11:46:44 +000071 DMA_SG,
Dan Williams59b5ec22009-01-06 11:38:15 -070072 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070073 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070074 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000075 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053076 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070077/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053078 DMA_TX_TYPE_END,
79};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070080
Vinod Koul49920bc2011-10-13 15:15:27 +053081/**
82 * enum dma_transfer_direction - dma transfer mode and direction indicator
83 * @DMA_MEM_TO_MEM: Async/Memcpy mode
84 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
85 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
86 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
87 */
88enum dma_transfer_direction {
89 DMA_MEM_TO_MEM,
90 DMA_MEM_TO_DEV,
91 DMA_DEV_TO_MEM,
92 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080093 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053094};
Dan Williams7405f742007-01-02 11:10:43 -070095
96/**
Jassi Brarb14dab72011-10-13 12:33:30 +053097 * Interleaved Transfer Request
98 * ----------------------------
99 * A chunk is collection of contiguous bytes to be transfered.
100 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
101 * ICGs may or maynot change between chunks.
102 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
103 * that when repeated an integral number of times, specifies the transfer.
104 * A transfer template is specification of a Frame, the number of times
105 * it is to be repeated and other per-transfer attributes.
106 *
107 * Practically, a client driver would have ready a template for each
108 * type of transfer it is going to need during its lifetime and
109 * set only 'src_start' and 'dst_start' before submitting the requests.
110 *
111 *
112 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
113 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
114 *
115 * == Chunk size
116 * ... ICG
117 */
118
119/**
120 * struct data_chunk - Element of scatter-gather list that makes a frame.
121 * @size: Number of bytes to read from source.
122 * size_dst := fn(op, size_src), so doesn't mean much for destination.
123 * @icg: Number of bytes to jump after last src/dst address of this
124 * chunk and before first src/dst address for next chunk.
125 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
126 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
Maxime Riparde1031dc2015-05-07 17:38:07 +0200127 * @dst_icg: Number of bytes to jump after last dst address of this
128 * chunk and before the first dst address for next chunk.
129 * Ignored if dst_inc is true and dst_sgl is false.
130 * @src_icg: Number of bytes to jump after last src address of this
131 * chunk and before the first src address for next chunk.
132 * Ignored if src_inc is true and src_sgl is false.
Jassi Brarb14dab72011-10-13 12:33:30 +0530133 */
134struct data_chunk {
135 size_t size;
136 size_t icg;
Maxime Riparde1031dc2015-05-07 17:38:07 +0200137 size_t dst_icg;
138 size_t src_icg;
Jassi Brarb14dab72011-10-13 12:33:30 +0530139};
140
141/**
142 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
143 * and attributes.
144 * @src_start: Bus address of source for the first chunk.
145 * @dst_start: Bus address of destination for the first chunk.
146 * @dir: Specifies the type of Source and Destination.
147 * @src_inc: If the source address increments after reading from it.
148 * @dst_inc: If the destination address increments after writing to it.
149 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
150 * Otherwise, source is read contiguously (icg ignored).
151 * Ignored if src_inc is false.
152 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
153 * Otherwise, destination is filled contiguously (icg ignored).
154 * Ignored if dst_inc is false.
155 * @numf: Number of frames in this template.
156 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
157 * @sgl: Array of {chunk,icg} pairs that make up a frame.
158 */
159struct dma_interleaved_template {
160 dma_addr_t src_start;
161 dma_addr_t dst_start;
162 enum dma_transfer_direction dir;
163 bool src_inc;
164 bool dst_inc;
165 bool src_sgl;
166 bool dst_sgl;
167 size_t numf;
168 size_t frame_size;
169 struct data_chunk sgl[0];
170};
171
172/**
Dan Williams636bdea2008-04-17 20:17:26 -0700173 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700174 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700175 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700176 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100177 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700178 * acknowledges receipt, i.e. has has a chance to establish any dependency
179 * chains
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700180 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
181 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
182 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
183 * sources that were the result of a previous operation, in the case of a PQ
184 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700185 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
186 * on the result of this operation
Vinod Koul27242022015-08-05 08:42:05 +0530187 * @DMA_CTRL_REUSE: client can reuse the descriptor and submit again till
188 * cleared or freed
Dan Williamsd4c56f92008-02-02 19:49:58 -0700189 */
Dan Williams636bdea2008-04-17 20:17:26 -0700190enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700191 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700192 DMA_CTRL_ACK = (1 << 1),
Bartlomiej Zolnierkiewicz0776ae72013-10-18 19:35:33 +0200193 DMA_PREP_PQ_DISABLE_P = (1 << 2),
194 DMA_PREP_PQ_DISABLE_Q = (1 << 3),
195 DMA_PREP_CONTINUE = (1 << 4),
196 DMA_PREP_FENCE = (1 << 5),
Vinod Koul27242022015-08-05 08:42:05 +0530197 DMA_CTRL_REUSE = (1 << 6),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700198};
199
200/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700201 * enum sum_check_bits - bit position of pq_check_flags
202 */
203enum sum_check_bits {
204 SUM_CHECK_P = 0,
205 SUM_CHECK_Q = 1,
206};
207
208/**
209 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
210 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
211 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
212 */
213enum sum_check_flags {
214 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
215 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
216};
217
218
219/**
Dan Williams7405f742007-01-02 11:10:43 -0700220 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
221 * See linux/cpumask.h
222 */
223typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
224
225/**
Chris Leechc13c8262006-05-23 17:18:44 -0700226 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700227 * @memcpy_count: transaction counter
228 * @bytes_transferred: byte counter
229 */
230
231struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700232 /* stats */
233 unsigned long memcpy_count;
234 unsigned long bytes_transferred;
235};
236
237/**
Peter Ujfalusi56f13c02015-04-09 12:35:47 +0300238 * struct dma_router - DMA router structure
239 * @dev: pointer to the DMA router device
240 * @route_free: function to be called when the route can be disconnected
241 */
242struct dma_router {
243 struct device *dev;
244 void (*route_free)(struct device *dev, void *route_data);
245};
246
247/**
Chris Leechc13c8262006-05-23 17:18:44 -0700248 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700249 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700250 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000251 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700252 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700253 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700254 * @device_node: used to add this to the device chan list
255 * @local: per-cpu pointer to a struct dma_chan_percpu
Vinod Koul868d2ee2013-12-18 21:39:39 +0530256 * @client_count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700257 * @table_count: number of appearances in the mem-to-mem allocation table
Peter Ujfalusi56f13c02015-04-09 12:35:47 +0300258 * @router: pointer to the DMA router structure
259 * @route_data: channel specific data for the router
Dan Williams287d8592009-02-18 14:48:26 -0800260 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700261 */
262struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700263 struct dma_device *device;
264 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000265 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700266
267 /* sysfs */
268 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700269 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700270
Chris Leechc13c8262006-05-23 17:18:44 -0700271 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900272 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700273 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700274 int table_count;
Peter Ujfalusi56f13c02015-04-09 12:35:47 +0300275
276 /* DMA router */
277 struct dma_router *router;
278 void *route_data;
279
Dan Williams287d8592009-02-18 14:48:26 -0800280 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700281};
282
Dan Williams41d5e592009-01-06 11:38:21 -0700283/**
284 * struct dma_chan_dev - relate sysfs device node to backing channel device
Vinod Koul868d2ee2013-12-18 21:39:39 +0530285 * @chan: driver channel device
286 * @device: sysfs device
287 * @dev_id: parent dma_device dev_id
288 * @idr_ref: reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700289 */
290struct dma_chan_dev {
291 struct dma_chan *chan;
292 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700293 int dev_id;
294 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700295};
296
Linus Walleijc156d0a2010-08-04 13:37:33 +0200297/**
Alexander Popovba730342014-05-15 18:15:31 +0400298 * enum dma_slave_buswidth - defines bus width of the DMA slave
Linus Walleijc156d0a2010-08-04 13:37:33 +0200299 * device, source or target buses
300 */
301enum dma_slave_buswidth {
302 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
303 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
304 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
Peter Ujfalusi93c6ee92014-07-03 07:51:52 +0300305 DMA_SLAVE_BUSWIDTH_3_BYTES = 3,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200306 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
307 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
Laurent Pinchart534a7292014-08-06 10:52:41 +0200308 DMA_SLAVE_BUSWIDTH_16_BYTES = 16,
309 DMA_SLAVE_BUSWIDTH_32_BYTES = 32,
310 DMA_SLAVE_BUSWIDTH_64_BYTES = 64,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200311};
312
313/**
314 * struct dma_slave_config - dma slave channel runtime config
315 * @direction: whether the data shall go in or out on this slave
Alexander Popov397321f2013-12-16 12:12:17 +0400316 * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are
Laurent Pinchartd9ff9582014-08-20 19:20:53 +0200317 * legal values. DEPRECATED, drivers should use the direction argument
318 * to the device_prep_slave_sg and device_prep_dma_cyclic functions or
319 * the dir field in the dma_interleaved_template structure.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200320 * @src_addr: this is the physical address where DMA slave data
321 * should be read (RX), if the source is memory this argument is
322 * ignored.
323 * @dst_addr: this is the physical address where DMA slave data
324 * should be written (TX), if the source is memory this argument
325 * is ignored.
326 * @src_addr_width: this is the width in bytes of the source (RX)
327 * register where DMA data shall be read. If the source
328 * is memory this may be ignored depending on architecture.
329 * Legal values: 1, 2, 4, 8.
330 * @dst_addr_width: same as src_addr_width but for destination
331 * target (TX) mutatis mutandis.
332 * @src_maxburst: the maximum number of words (note: words, as in
333 * units of the src_addr_width member, not bytes) that can be sent
334 * in one burst to the device. Typically something like half the
335 * FIFO depth on I/O peripherals so you don't overflow it. This
336 * may or may not be applicable on memory sources.
337 * @dst_maxburst: same as src_maxburst but for destination target
338 * mutatis mutandis.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530339 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
340 * with 'true' if peripheral should be flow controller. Direction will be
341 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530342 * @slave_id: Slave requester id. Only valid for slave channels. The dma
343 * slave peripheral will have unique id as dma requester which need to be
344 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200345 *
346 * This struct is passed in as configuration data to a DMA engine
347 * in order to set up a certain channel for DMA transport at runtime.
348 * The DMA device/engine has to provide support for an additional
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100349 * callback in the dma_device structure, device_config and this struct
350 * will then be passed in as an argument to the function.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200351 *
Lars-Peter Clausen7cbccb52014-02-16 14:21:22 +0100352 * The rationale for adding configuration information to this struct is as
353 * follows: if it is likely that more than one DMA slave controllers in
354 * the world will support the configuration option, then make it generic.
355 * If not: if it is fixed so that it be sent in static from the platform
356 * data, then prefer to do that.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200357 */
358struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530359 enum dma_transfer_direction direction;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200360 dma_addr_t src_addr;
361 dma_addr_t dst_addr;
362 enum dma_slave_buswidth src_addr_width;
363 enum dma_slave_buswidth dst_addr_width;
364 u32 src_maxburst;
365 u32 dst_maxburst;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530366 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530367 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200368};
369
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100370/**
371 * enum dma_residue_granularity - Granularity of the reported transfer residue
372 * @DMA_RESIDUE_GRANULARITY_DESCRIPTOR: Residue reporting is not support. The
373 * DMA channel is only able to tell whether a descriptor has been completed or
374 * not, which means residue reporting is not supported by this channel. The
375 * residue field of the dma_tx_state field will always be 0.
376 * @DMA_RESIDUE_GRANULARITY_SEGMENT: Residue is updated after each successfully
377 * completed segment of the transfer (For cyclic transfers this is after each
378 * period). This is typically implemented by having the hardware generate an
379 * interrupt after each transferred segment and then the drivers updates the
380 * outstanding residue by the size of the segment. Another possibility is if
381 * the hardware supports scatter-gather and the segment descriptor has a field
382 * which gets set after the segment has been completed. The driver then counts
383 * the number of segments without the flag set to compute the residue.
384 * @DMA_RESIDUE_GRANULARITY_BURST: Residue is updated after each transferred
385 * burst. This is typically only supported if the hardware has a progress
386 * register of some sort (E.g. a register with the current read/write address
387 * or a register with the amount of bursts/beats/bytes that have been
388 * transferred or still need to be transferred).
389 */
390enum dma_residue_granularity {
391 DMA_RESIDUE_GRANULARITY_DESCRIPTOR = 0,
392 DMA_RESIDUE_GRANULARITY_SEGMENT = 1,
393 DMA_RESIDUE_GRANULARITY_BURST = 2,
394};
395
Vinod Koul221a27c72013-07-08 14:15:25 +0530396/* struct dma_slave_caps - expose capabilities of a slave channel only
397 *
398 * @src_addr_widths: bit mask of src addr widths the channel supports
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100399 * @dst_addr_widths: bit mask of dstn addr widths the channel supports
Vinod Koul221a27c72013-07-08 14:15:25 +0530400 * @directions: bit mask of slave direction the channel supported
401 * since the enum dma_transfer_direction is not defined as bits for each
402 * type of direction, the dma controller should fill (1 << <TYPE>) and same
403 * should be checked by controller as well
404 * @cmd_pause: true, if pause and thereby resume is supported
405 * @cmd_terminate: true, if terminate cmd is supported
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100406 * @residue_granularity: granularity of the reported transfer residue
Vinod Koul27242022015-08-05 08:42:05 +0530407 * @descriptor_reuse: if a descriptor can be reused by client and
408 * resubmitted multiple times
Vinod Koul221a27c72013-07-08 14:15:25 +0530409 */
410struct dma_slave_caps {
411 u32 src_addr_widths;
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100412 u32 dst_addr_widths;
Vinod Koul221a27c72013-07-08 14:15:25 +0530413 u32 directions;
414 bool cmd_pause;
415 bool cmd_terminate;
Lars-Peter Clausen50720562014-01-11 14:02:16 +0100416 enum dma_residue_granularity residue_granularity;
Vinod Koul27242022015-08-05 08:42:05 +0530417 bool descriptor_reuse;
Vinod Koul221a27c72013-07-08 14:15:25 +0530418};
419
Dan Williams41d5e592009-01-06 11:38:21 -0700420static inline const char *dma_chan_name(struct dma_chan *chan)
421{
422 return dev_name(&chan->dev->device);
423}
Dan Williamsd379b012007-07-09 11:56:42 -0700424
Chris Leechc13c8262006-05-23 17:18:44 -0700425void dma_chan_cleanup(struct kref *kref);
426
Chris Leechc13c8262006-05-23 17:18:44 -0700427/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700428 * typedef dma_filter_fn - callback filter for dma_request_channel
429 * @chan: channel to be reviewed
430 * @filter_param: opaque parameter passed through dma_request_channel
431 *
432 * When this optional parameter is specified in a call to dma_request_channel a
433 * suitable channel is passed to this routine for further dispositioning before
434 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700435 * satisfies the given capability mask. It returns 'true' to indicate that the
436 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700437 */
Dan Williams7dd60252009-01-06 11:38:19 -0700438typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700439
Dan Williams7405f742007-01-02 11:10:43 -0700440typedef void (*dma_async_tx_callback)(void *dma_async_param);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200441
442struct dmaengine_unmap_data {
Xuelin Shic1f43dd2014-05-21 14:02:37 -0700443 u8 map_cnt;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200444 u8 to_cnt;
445 u8 from_cnt;
446 u8 bidi_cnt;
447 struct device *dev;
448 struct kref kref;
449 size_t len;
450 dma_addr_t addr[0];
451};
452
Dan Williams7405f742007-01-02 11:10:43 -0700453/**
454 * struct dma_async_tx_descriptor - async transaction descriptor
455 * ---dma generic offload fields---
456 * @cookie: tracking cookie for this transaction, set to -EBUSY if
457 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700458 * @flags: flags to augment operation preparation, control completion, and
459 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700460 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700461 * @chan: target channel for this operation
Vinod Koulaba96ba2014-12-05 20:49:07 +0530462 * @tx_submit: accept the descriptor, assign ordered cookie and mark the
463 * descriptor pending. To be pushed on .issue_pending() call
Dan Williams7405f742007-01-02 11:10:43 -0700464 * @callback: routine to call after this operation is complete
465 * @callback_param: general parameter to pass to the callback routine
466 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700467 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700468 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700469 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700470 */
471struct dma_async_tx_descriptor {
472 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700473 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700474 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700475 struct dma_chan *chan;
476 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Vinod Koul27242022015-08-05 08:42:05 +0530477 int (*desc_free)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700478 dma_async_tx_callback callback;
479 void *callback_param;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200480 struct dmaengine_unmap_data *unmap;
Dan Williams5fc6d892010-10-07 16:44:50 -0700481#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700482 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700483 struct dma_async_tx_descriptor *parent;
484 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700485#endif
Dan Williams7405f742007-01-02 11:10:43 -0700486};
487
Dan Williams89716462013-10-18 19:35:25 +0200488#ifdef CONFIG_DMA_ENGINE
Dan Williamsd38a8c62013-10-18 19:35:23 +0200489static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
490 struct dmaengine_unmap_data *unmap)
491{
492 kref_get(&unmap->kref);
493 tx->unmap = unmap;
494}
495
Dan Williams89716462013-10-18 19:35:25 +0200496struct dmaengine_unmap_data *
497dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
Dan Williams45c463a2013-10-18 19:35:24 +0200498void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
Dan Williams89716462013-10-18 19:35:25 +0200499#else
500static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
501 struct dmaengine_unmap_data *unmap)
502{
503}
504static inline struct dmaengine_unmap_data *
505dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
506{
507 return NULL;
508}
509static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
510{
511}
512#endif
Dan Williams45c463a2013-10-18 19:35:24 +0200513
Dan Williamsd38a8c62013-10-18 19:35:23 +0200514static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
515{
516 if (tx->unmap) {
Dan Williams45c463a2013-10-18 19:35:24 +0200517 dmaengine_unmap_put(tx->unmap);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200518 tx->unmap = NULL;
519 }
520}
521
Dan Williams5fc6d892010-10-07 16:44:50 -0700522#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700523static inline void txd_lock(struct dma_async_tx_descriptor *txd)
524{
525}
526static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
527{
528}
529static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
530{
531 BUG();
532}
533static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
534{
535}
536static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
537{
538}
539static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
540{
541 return NULL;
542}
543static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
544{
545 return NULL;
546}
547
548#else
549static inline void txd_lock(struct dma_async_tx_descriptor *txd)
550{
551 spin_lock_bh(&txd->lock);
552}
553static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
554{
555 spin_unlock_bh(&txd->lock);
556}
557static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
558{
559 txd->next = next;
560 next->parent = txd;
561}
562static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
563{
564 txd->parent = NULL;
565}
566static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
567{
568 txd->next = NULL;
569}
570static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
571{
572 return txd->parent;
573}
574static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
575{
576 return txd->next;
577}
578#endif
579
Chris Leechc13c8262006-05-23 17:18:44 -0700580/**
Linus Walleij07934482010-03-26 16:50:49 -0700581 * struct dma_tx_state - filled in to report the status of
582 * a transfer.
583 * @last: last completed DMA cookie
584 * @used: last issued DMA cookie (i.e. the one in progress)
585 * @residue: the remaining number of bytes left to transmit
586 * on the selected transfer for states DMA_IN_PROGRESS and
587 * DMA_PAUSED if this is implemented in the driver, else 0
588 */
589struct dma_tx_state {
590 dma_cookie_t last;
591 dma_cookie_t used;
592 u32 residue;
593};
594
595/**
Maxime Ripard77a68e52015-07-20 10:41:32 +0200596 * enum dmaengine_alignment - defines alignment of the DMA async tx
597 * buffers
598 */
599enum dmaengine_alignment {
600 DMAENGINE_ALIGN_1_BYTE = 0,
601 DMAENGINE_ALIGN_2_BYTES = 1,
602 DMAENGINE_ALIGN_4_BYTES = 2,
603 DMAENGINE_ALIGN_8_BYTES = 3,
604 DMAENGINE_ALIGN_16_BYTES = 4,
605 DMAENGINE_ALIGN_32_BYTES = 5,
606 DMAENGINE_ALIGN_64_BYTES = 6,
607};
608
609/**
Chris Leechc13c8262006-05-23 17:18:44 -0700610 * struct dma_device - info on the entity supplying DMA services
611 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900612 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700613 * @channels: the list of struct dma_chan
614 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700615 * @cap_mask: one or more dma_capability flags
616 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700617 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700618 * @copy_align: alignment shift for memcpy operations
619 * @xor_align: alignment shift for xor operations
620 * @pq_align: alignment shift for pq operations
Maxime Ripard4983a502015-05-18 13:46:15 +0200621 * @fill_align: alignment shift for memset operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700622 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700623 * @dev: struct device reference for dma mapping api
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100624 * @src_addr_widths: bit mask of src addr widths the device supports
625 * @dst_addr_widths: bit mask of dst addr widths the device supports
626 * @directions: bit mask of slave direction the device supports since
627 * the enum dma_transfer_direction is not defined as bits for
628 * each type of direction, the dma controller should fill (1 <<
629 * <TYPE>) and same should be checked by controller as well
630 * @residue_granularity: granularity of the transfer residue reported
631 * by tx_status
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700632 * @device_alloc_chan_resources: allocate resources and return the
633 * number of allocated descriptors
634 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700635 * @device_prep_dma_memcpy: prepares a memcpy operation
636 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700637 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700638 * @device_prep_dma_pq: prepares a pq operation
639 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Maxime Ripard4983a502015-05-18 13:46:15 +0200640 * @device_prep_dma_memset: prepares a memset operation
Maxime Ripard50c7cd22015-07-06 12:19:23 +0200641 * @device_prep_dma_memset_sg: prepares a memset operation over a scatter list
Dan Williams7405f742007-01-02 11:10:43 -0700642 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700643 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000644 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
645 * The function takes a buffer of size buf_len. The callback function will
646 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530647 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Siva Yerramreddyff399882015-09-29 18:09:37 -0700648 * @device_prep_dma_imm_data: DMA's 8 byte immediate data to the dst address
Maxime Ripard94a73e32014-11-17 14:42:00 +0100649 * @device_config: Pushes a new configuration to a channel, return 0 or an error
650 * code
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100651 * @device_pause: Pauses any transfer happening on a channel. Returns
652 * 0 or an error code
653 * @device_resume: Resumes any transfer on a channel previously
654 * paused. Returns 0 or an error code
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100655 * @device_terminate_all: Aborts all transfers on a channel. Returns 0
656 * or an error code
Lars-Peter Clausenb36f09c2015-10-20 11:46:28 +0200657 * @device_synchronize: Synchronizes the termination of a transfers to the
658 * current context.
Linus Walleij07934482010-03-26 16:50:49 -0700659 * @device_tx_status: poll for transaction completion, the optional
660 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300661 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700662 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700663 * @device_issue_pending: push pending transactions to hardware
Chris Leechc13c8262006-05-23 17:18:44 -0700664 */
665struct dma_device {
666
667 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900668 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700669 struct list_head channels;
670 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700671 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700672 unsigned short max_xor;
673 unsigned short max_pq;
Maxime Ripard77a68e52015-07-20 10:41:32 +0200674 enum dmaengine_alignment copy_align;
675 enum dmaengine_alignment xor_align;
676 enum dmaengine_alignment pq_align;
677 enum dmaengine_alignment fill_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700678 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700679
Chris Leechc13c8262006-05-23 17:18:44 -0700680 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700681 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700682
Maxime Ripardcb8cea52014-11-17 14:42:04 +0100683 u32 src_addr_widths;
684 u32 dst_addr_widths;
685 u32 directions;
686 enum dma_residue_granularity residue_granularity;
687
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700688 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700689 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700690
691 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100692 struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700693 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700694 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Maxime Ripardceacbdb2014-11-17 14:41:57 +0100695 struct dma_chan *chan, dma_addr_t dst, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700696 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700697 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700698 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700699 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700700 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
701 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
702 unsigned int src_cnt, const unsigned char *scf,
703 size_t len, unsigned long flags);
704 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
705 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
706 unsigned int src_cnt, const unsigned char *scf, size_t len,
707 enum sum_check_flags *pqres, unsigned long flags);
Maxime Ripard4983a502015-05-18 13:46:15 +0200708 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
709 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
710 unsigned long flags);
Maxime Ripard50c7cd22015-07-06 12:19:23 +0200711 struct dma_async_tx_descriptor *(*device_prep_dma_memset_sg)(
712 struct dma_chan *chan, struct scatterlist *sg,
713 unsigned int nents, int value, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700714 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700715 struct dma_chan *chan, unsigned long flags);
Ira Snydera86ee032010-09-30 11:46:44 +0000716 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
717 struct dma_chan *chan,
718 struct scatterlist *dst_sg, unsigned int dst_nents,
719 struct scatterlist *src_sg, unsigned int src_nents,
720 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700721
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700722 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
723 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530724 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500725 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000726 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
727 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500728 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200729 unsigned long flags);
Jassi Brarb14dab72011-10-13 12:33:30 +0530730 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
731 struct dma_chan *chan, struct dma_interleaved_template *xt,
732 unsigned long flags);
Siva Yerramreddyff399882015-09-29 18:09:37 -0700733 struct dma_async_tx_descriptor *(*device_prep_dma_imm_data)(
734 struct dma_chan *chan, dma_addr_t dst, u64 data,
735 unsigned long flags);
Maxime Ripard94a73e32014-11-17 14:42:00 +0100736
737 int (*device_config)(struct dma_chan *chan,
738 struct dma_slave_config *config);
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100739 int (*device_pause)(struct dma_chan *chan);
740 int (*device_resume)(struct dma_chan *chan);
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100741 int (*device_terminate_all)(struct dma_chan *chan);
Lars-Peter Clausenb36f09c2015-10-20 11:46:28 +0200742 void (*device_synchronize)(struct dma_chan *chan);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700743
Linus Walleij07934482010-03-26 16:50:49 -0700744 enum dma_status (*device_tx_status)(struct dma_chan *chan,
745 dma_cookie_t cookie,
746 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700747 void (*device_issue_pending)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700748};
749
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000750static inline int dmaengine_slave_config(struct dma_chan *chan,
751 struct dma_slave_config *config)
752{
Maxime Ripard94a73e32014-11-17 14:42:00 +0100753 if (chan->device->device_config)
754 return chan->device->device_config(chan, config);
755
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100756 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000757}
758
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200759static inline bool is_slave_direction(enum dma_transfer_direction direction)
760{
761 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
762}
763
Vinod Koul90b44f82011-07-25 19:57:52 +0530764static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200765 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530766 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530767{
768 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200769 sg_init_table(&sg, 1);
770 sg_dma_address(&sg) = buf;
771 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530772
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500773 return chan->device->device_prep_slave_sg(chan, &sg, 1,
774 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530775}
776
Alexandre Bounine16052822012-03-08 16:11:18 -0500777static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
778 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
779 enum dma_transfer_direction dir, unsigned long flags)
780{
781 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500782 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500783}
784
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700785#ifdef CONFIG_RAPIDIO_DMA_ENGINE
786struct rio_dma_ext;
787static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
788 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
789 enum dma_transfer_direction dir, unsigned long flags,
790 struct rio_dma_ext *rio_ext)
791{
792 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
793 dir, flags, rio_ext);
794}
795#endif
796
Alexandre Bounine16052822012-03-08 16:11:18 -0500797static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
798 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300799 size_t period_len, enum dma_transfer_direction dir,
800 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500801{
802 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200803 period_len, dir, flags);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000804}
805
Barry Songa14acb42012-11-06 21:32:39 +0800806static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
807 struct dma_chan *chan, struct dma_interleaved_template *xt,
808 unsigned long flags)
809{
810 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
811}
812
Maxime Ripard4983a502015-05-18 13:46:15 +0200813static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_memset(
814 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
815 unsigned long flags)
816{
817 if (!chan || !chan->device)
818 return NULL;
819
820 return chan->device->device_prep_dma_memset(chan, dest, value,
821 len, flags);
822}
823
Vinod Koulb65612a2014-10-11 21:16:43 +0530824static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_sg(
825 struct dma_chan *chan,
826 struct scatterlist *dst_sg, unsigned int dst_nents,
827 struct scatterlist *src_sg, unsigned int src_nents,
828 unsigned long flags)
829{
830 return chan->device->device_prep_dma_sg(chan, dst_sg, dst_nents,
831 src_sg, src_nents, flags);
832}
833
Lars-Peter Clausenb36f09c2015-10-20 11:46:28 +0200834/**
835 * dmaengine_terminate_all() - Terminate all active DMA transfers
836 * @chan: The channel for which to terminate the transfers
837 *
838 * This function is DEPRECATED use either dmaengine_terminate_sync() or
839 * dmaengine_terminate_async() instead.
840 */
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000841static inline int dmaengine_terminate_all(struct dma_chan *chan)
842{
Maxime Ripard7fa0cf42014-11-17 14:42:02 +0100843 if (chan->device->device_terminate_all)
844 return chan->device->device_terminate_all(chan);
845
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100846 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000847}
848
Lars-Peter Clausenb36f09c2015-10-20 11:46:28 +0200849/**
850 * dmaengine_terminate_async() - Terminate all active DMA transfers
851 * @chan: The channel for which to terminate the transfers
852 *
853 * Calling this function will terminate all active and pending descriptors
854 * that have previously been submitted to the channel. It is not guaranteed
855 * though that the transfer for the active descriptor has stopped when the
856 * function returns. Furthermore it is possible the complete callback of a
857 * submitted transfer is still running when this function returns.
858 *
859 * dmaengine_synchronize() needs to be called before it is safe to free
860 * any memory that is accessed by previously submitted descriptors or before
861 * freeing any resources accessed from within the completion callback of any
862 * perviously submitted descriptors.
863 *
864 * This function can be called from atomic context as well as from within a
865 * complete callback of a descriptor submitted on the same channel.
866 *
867 * If none of the two conditions above apply consider using
868 * dmaengine_terminate_sync() instead.
869 */
870static inline int dmaengine_terminate_async(struct dma_chan *chan)
871{
872 if (chan->device->device_terminate_all)
873 return chan->device->device_terminate_all(chan);
874
875 return -EINVAL;
876}
877
878/**
879 * dmaengine_synchronize() - Synchronize DMA channel termination
880 * @chan: The channel to synchronize
881 *
882 * Synchronizes to the DMA channel termination to the current context. When this
883 * function returns it is guaranteed that all transfers for previously issued
884 * descriptors have stopped and and it is safe to free the memory assoicated
885 * with them. Furthermore it is guaranteed that all complete callback functions
886 * for a previously submitted descriptor have finished running and it is safe to
887 * free resources accessed from within the complete callbacks.
888 *
889 * The behavior of this function is undefined if dma_async_issue_pending() has
890 * been called between dmaengine_terminate_async() and this function.
891 *
892 * This function must only be called from non-atomic context and must not be
893 * called from within a complete callback of a descriptor submitted on the same
894 * channel.
895 */
896static inline void dmaengine_synchronize(struct dma_chan *chan)
897{
898 if (chan->device->device_synchronize)
899 chan->device->device_synchronize(chan);
900}
901
902/**
903 * dmaengine_terminate_sync() - Terminate all active DMA transfers
904 * @chan: The channel for which to terminate the transfers
905 *
906 * Calling this function will terminate all active and pending transfers
907 * that have previously been submitted to the channel. It is similar to
908 * dmaengine_terminate_async() but guarantees that the DMA transfer has actually
909 * stopped and that all complete callbacks have finished running when the
910 * function returns.
911 *
912 * This function must only be called from non-atomic context and must not be
913 * called from within a complete callback of a descriptor submitted on the same
914 * channel.
915 */
916static inline int dmaengine_terminate_sync(struct dma_chan *chan)
917{
918 int ret;
919
920 ret = dmaengine_terminate_async(chan);
921 if (ret)
922 return ret;
923
924 dmaengine_synchronize(chan);
925
926 return 0;
927}
928
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000929static inline int dmaengine_pause(struct dma_chan *chan)
930{
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100931 if (chan->device->device_pause)
932 return chan->device->device_pause(chan);
933
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100934 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000935}
936
937static inline int dmaengine_resume(struct dma_chan *chan)
938{
Maxime Ripard23a3ea22014-11-17 14:42:01 +0100939 if (chan->device->device_resume)
940 return chan->device->device_resume(chan);
941
Maxime Ripard2c44ad92014-11-17 14:42:54 +0100942 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000943}
944
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +0200945static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
946 dma_cookie_t cookie, struct dma_tx_state *state)
947{
948 return chan->device->device_tx_status(chan, cookie, state);
949}
950
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +0000951static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000952{
953 return desc->tx_submit(desc);
954}
955
Maxime Ripard77a68e52015-07-20 10:41:32 +0200956static inline bool dmaengine_check_align(enum dmaengine_alignment align,
957 size_t off1, size_t off2, size_t len)
Dan Williams83544ae2009-09-08 17:42:53 -0700958{
959 size_t mask;
960
961 if (!align)
962 return true;
963 mask = (1 << align) - 1;
964 if (mask & (off1 | off2 | len))
965 return false;
966 return true;
967}
968
969static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
970 size_t off2, size_t len)
971{
972 return dmaengine_check_align(dev->copy_align, off1, off2, len);
973}
974
975static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
976 size_t off2, size_t len)
977{
978 return dmaengine_check_align(dev->xor_align, off1, off2, len);
979}
980
981static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
982 size_t off2, size_t len)
983{
984 return dmaengine_check_align(dev->pq_align, off1, off2, len);
985}
986
Maxime Ripard4983a502015-05-18 13:46:15 +0200987static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
988 size_t off2, size_t len)
989{
990 return dmaengine_check_align(dev->fill_align, off1, off2, len);
991}
992
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700993static inline void
994dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
995{
996 dma->max_pq = maxpq;
997 if (has_pq_continue)
998 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
999}
1000
1001static inline bool dmaf_continue(enum dma_ctrl_flags flags)
1002{
1003 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
1004}
1005
1006static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
1007{
1008 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
1009
1010 return (flags & mask) == mask;
1011}
1012
1013static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
1014{
1015 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
1016}
1017
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +02001018static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -07001019{
1020 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
1021}
1022
1023/* dma_maxpq - reduce maxpq in the face of continued operations
1024 * @dma - dma device with PQ capability
1025 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
1026 *
1027 * When an engine does not support native continuation we need 3 extra
1028 * source slots to reuse P and Q with the following coefficients:
1029 * 1/ {00} * P : remove P from Q', but use it as a source for P'
1030 * 2/ {01} * Q : use Q to continue Q' calculation
1031 * 3/ {00} * Q : subtract Q from P' to cancel (2)
1032 *
1033 * In the case where P is disabled we only need 1 extra source:
1034 * 1/ {01} * Q : use Q to continue Q' calculation
1035 */
1036static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
1037{
1038 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
1039 return dma_dev_to_maxpq(dma);
1040 else if (dmaf_p_disabled_continue(flags))
1041 return dma_dev_to_maxpq(dma) - 1;
1042 else if (dmaf_continue(flags))
1043 return dma_dev_to_maxpq(dma) - 3;
1044 BUG();
1045}
1046
Maxime Ripard87d001e2015-05-27 16:01:52 +02001047static inline size_t dmaengine_get_icg(bool inc, bool sgl, size_t icg,
1048 size_t dir_icg)
1049{
1050 if (inc) {
1051 if (dir_icg)
1052 return dir_icg;
1053 else if (sgl)
1054 return icg;
1055 }
1056
1057 return 0;
1058}
1059
1060static inline size_t dmaengine_get_dst_icg(struct dma_interleaved_template *xt,
1061 struct data_chunk *chunk)
1062{
1063 return dmaengine_get_icg(xt->dst_inc, xt->dst_sgl,
1064 chunk->icg, chunk->dst_icg);
1065}
1066
1067static inline size_t dmaengine_get_src_icg(struct dma_interleaved_template *xt,
1068 struct data_chunk *chunk)
1069{
1070 return dmaengine_get_icg(xt->src_inc, xt->src_sgl,
1071 chunk->icg, chunk->src_icg);
1072}
1073
Chris Leechc13c8262006-05-23 17:18:44 -07001074/* --- public DMA engine API --- */
1075
Dan Williams649274d2009-01-11 00:20:39 -08001076#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -07001077void dmaengine_get(void);
1078void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -08001079#else
1080static inline void dmaengine_get(void)
1081{
1082}
1083static inline void dmaengine_put(void)
1084{
1085}
1086#endif
1087
Dan Williams729b5d12009-03-25 09:13:25 -07001088#ifdef CONFIG_ASYNC_TX_DMA
1089#define async_dmaengine_get() dmaengine_get()
1090#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -07001091#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -07001092#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
1093#else
Dan Williams729b5d12009-03-25 09:13:25 -07001094#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -07001095#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -07001096#else
1097static inline void async_dmaengine_get(void)
1098{
1099}
1100static inline void async_dmaengine_put(void)
1101{
1102}
1103static inline struct dma_chan *
1104async_dma_find_channel(enum dma_transaction_type type)
1105{
1106 return NULL;
1107}
Dan Williams138f4c32009-09-08 17:42:51 -07001108#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams7405f742007-01-02 11:10:43 -07001109void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
Dan Williams7bced392013-12-30 12:37:29 -08001110 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -07001111
Dan Williams08398752008-07-17 17:59:56 -07001112static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -07001113{
Dan Williams636bdea2008-04-17 20:17:26 -07001114 tx->flags |= DMA_CTRL_ACK;
1115}
1116
Guennadi Liakhovetskief560682009-01-19 15:36:21 -07001117static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
1118{
1119 tx->flags &= ~DMA_CTRL_ACK;
1120}
1121
Dan Williams08398752008-07-17 17:59:56 -07001122static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -07001123{
Dan Williams08398752008-07-17 17:59:56 -07001124 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -07001125}
1126
Dan Williams7405f742007-01-02 11:10:43 -07001127#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
1128static inline void
1129__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
1130{
1131 set_bit(tx_type, dstp->bits);
1132}
1133
Atsushi Nemoto0f571512009-03-06 20:07:14 +09001134#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
1135static inline void
1136__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
1137{
1138 clear_bit(tx_type, dstp->bits);
1139}
1140
Dan Williams33df8ca2009-01-06 11:38:15 -07001141#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
1142static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
1143{
1144 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
1145}
1146
Dan Williams7405f742007-01-02 11:10:43 -07001147#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
1148static inline int
1149__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
1150{
1151 return test_bit(tx_type, srcp->bits);
1152}
1153
1154#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +09001155 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -07001156
Chris Leechc13c8262006-05-23 17:18:44 -07001157/**
Dan Williams7405f742007-01-02 11:10:43 -07001158 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -07001159 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -07001160 *
1161 * This allows drivers to push copies to HW in batches,
1162 * reducing MMIO writes where possible.
1163 */
Dan Williams7405f742007-01-02 11:10:43 -07001164static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -07001165{
Dan Williamsec8670f2008-03-01 07:51:29 -07001166 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -07001167}
1168
1169/**
Dan Williams7405f742007-01-02 11:10:43 -07001170 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -07001171 * @chan: DMA channel
1172 * @cookie: transaction identifier to check status of
1173 * @last: returns last completed cookie, can be NULL
1174 * @used: returns last issued cookie, can be NULL
1175 *
1176 * If @last and @used are passed in, upon return they reflect the driver
1177 * internal state and can be used with dma_async_is_complete() to check
1178 * the status of multiple cookies without re-checking hardware state.
1179 */
Dan Williams7405f742007-01-02 11:10:43 -07001180static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -07001181 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
1182{
Linus Walleij07934482010-03-26 16:50:49 -07001183 struct dma_tx_state state;
1184 enum dma_status status;
1185
1186 status = chan->device->device_tx_status(chan, cookie, &state);
1187 if (last)
1188 *last = state.last;
1189 if (used)
1190 *used = state.used;
1191 return status;
Chris Leechc13c8262006-05-23 17:18:44 -07001192}
1193
1194/**
1195 * dma_async_is_complete - test a cookie against chan state
1196 * @cookie: transaction identifier to test status of
1197 * @last_complete: last know completed transaction
1198 * @last_used: last cookie value handed out
1199 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +00001200 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +00001201 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -07001202 */
1203static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1204 dma_cookie_t last_complete, dma_cookie_t last_used)
1205{
1206 if (last_complete <= last_used) {
1207 if ((cookie <= last_complete) || (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301208 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001209 } else {
1210 if ((cookie <= last_complete) && (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301211 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001212 }
1213 return DMA_IN_PROGRESS;
1214}
1215
Dan Williamsbca34692010-03-26 16:52:10 -07001216static inline void
1217dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1218{
1219 if (st) {
1220 st->last = last;
1221 st->used = used;
1222 st->residue = residue;
1223 }
1224}
1225
Dan Williams07f22112009-01-05 17:14:31 -07001226#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001227struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1228enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001229enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001230void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001231struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1232 dma_filter_fn fn, void *fn_param);
Stephen Warren0ad7c002013-11-26 10:04:22 -07001233struct dma_chan *dma_request_slave_channel_reason(struct device *dev,
1234 const char *name);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001235struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001236void dma_release_channel(struct dma_chan *chan);
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001237int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps);
Dan Williams07f22112009-01-05 17:14:31 -07001238#else
Jon Mason4a43f392013-09-09 16:51:59 -07001239static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1240{
1241 return NULL;
1242}
1243static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1244{
Vinod Kouladfedd92013-10-16 13:29:02 +05301245 return DMA_COMPLETE;
Jon Mason4a43f392013-09-09 16:51:59 -07001246}
Dan Williams07f22112009-01-05 17:14:31 -07001247static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1248{
Vinod Kouladfedd92013-10-16 13:29:02 +05301249 return DMA_COMPLETE;
Dan Williams07f22112009-01-05 17:14:31 -07001250}
Dan Williamsc50331e2009-01-19 15:33:14 -07001251static inline void dma_issue_pending_all(void)
1252{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001253}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001254static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001255 dma_filter_fn fn, void *fn_param)
1256{
1257 return NULL;
1258}
Stephen Warren0ad7c002013-11-26 10:04:22 -07001259static inline struct dma_chan *dma_request_slave_channel_reason(
1260 struct device *dev, const char *name)
1261{
1262 return ERR_PTR(-ENODEV);
1263}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001264static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001265 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001266{
Vinod Kould18d5f52012-09-25 16:18:55 +05301267 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001268}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001269static inline void dma_release_channel(struct dma_chan *chan)
1270{
Dan Williamsc50331e2009-01-19 15:33:14 -07001271}
Laurent Pinchartfdb8df92015-01-19 13:54:27 +02001272static inline int dma_get_slave_caps(struct dma_chan *chan,
1273 struct dma_slave_caps *caps)
1274{
1275 return -ENXIO;
1276}
Dan Williams07f22112009-01-05 17:14:31 -07001277#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001278
Vinod Koul27242022015-08-05 08:42:05 +05301279static inline int dmaengine_desc_set_reuse(struct dma_async_tx_descriptor *tx)
1280{
1281 struct dma_slave_caps caps;
1282
1283 dma_get_slave_caps(tx->chan, &caps);
1284
1285 if (caps.descriptor_reuse) {
1286 tx->flags |= DMA_CTRL_REUSE;
1287 return 0;
1288 } else {
1289 return -EPERM;
1290 }
1291}
1292
1293static inline void dmaengine_desc_clear_reuse(struct dma_async_tx_descriptor *tx)
1294{
1295 tx->flags &= ~DMA_CTRL_REUSE;
1296}
1297
1298static inline bool dmaengine_desc_test_reuse(struct dma_async_tx_descriptor *tx)
1299{
1300 return (tx->flags & DMA_CTRL_REUSE) == DMA_CTRL_REUSE;
1301}
1302
1303static inline int dmaengine_desc_free(struct dma_async_tx_descriptor *desc)
1304{
1305 /* this is supported for reusable desc, so check that */
1306 if (dmaengine_desc_test_reuse(desc))
1307 return desc->desc_free(desc);
1308 else
1309 return -EPERM;
1310}
1311
Chris Leechc13c8262006-05-23 17:18:44 -07001312/* --- DMA device --- */
1313
1314int dma_async_device_register(struct dma_device *device);
1315void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001316void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001317struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Stephen Warren8010dad2013-11-26 12:40:51 -07001318struct dma_chan *dma_get_any_slave_channel(struct dma_device *device);
Dan Williams59b5ec22009-01-06 11:38:15 -07001319#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
Matt Porter864ef692013-02-01 18:22:52 +00001320#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1321 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1322
1323static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001324*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1325 dma_filter_fn fn, void *fn_param,
Jarkko Nikula1dc04282015-08-12 11:30:59 +03001326 struct device *dev, const char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001327{
1328 struct dma_chan *chan;
1329
1330 chan = dma_request_slave_channel(dev, name);
1331 if (chan)
1332 return chan;
1333
Geert Uytterhoeven7dfffb92015-08-17 15:08:55 +02001334 if (!fn || !fn_param)
1335 return NULL;
1336
Matt Porter864ef692013-02-01 18:22:52 +00001337 return __dma_request_channel(mask, fn, fn_param);
1338}
Chris Leechc13c8262006-05-23 17:18:44 -07001339#endif /* DMAENGINE_H */