blob: 5063371e1e08d7724cf6a3d90872e49869aafe41 [file] [log] [blame]
Rob Clarke7792ce2013-01-08 19:21:02 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Russell Kingc707c362014-02-07 19:49:44 +000018#include <linux/component.h>
Russell King893c3e52013-08-27 01:27:42 +010019#include <linux/hdmi.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060020#include <linux/module.h>
Jean-Francois Moine12473b72014-01-25 18:14:38 +010021#include <linux/irq.h>
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +010022#include <sound/asoundef.h>
Jyri Sarha7e567622016-08-09 22:00:05 +030023#include <sound/hdmi-codec.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060024
25#include <drm/drmP.h>
Liviu Dudau (ARM)9736e9882015-11-23 16:52:42 +010026#include <drm/drm_atomic_helper.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060027#include <drm/drm_crtc_helper.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060028#include <drm/drm_edid.h>
Russell King5dbcf312014-06-15 11:11:10 +010029#include <drm/drm_of.h>
Russell Kingc4c11dd2013-08-14 21:43:30 +020030#include <drm/i2c/tda998x.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060031
32#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
33
Jyri Sarha7e567622016-08-09 22:00:05 +030034struct tda998x_audio_port {
35 u8 format; /* AFMT_xxx */
36 u8 config; /* AP value */
37};
38
Rob Clarke7792ce2013-01-08 19:21:02 -060039struct tda998x_priv {
40 struct i2c_client *cec;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +010041 struct i2c_client *hdmi;
Jean-Francois Moineed9a8422014-11-29 08:30:51 +010042 struct mutex mutex;
Russell Kinge66e03a2015-06-06 21:41:10 +010043 u16 rev;
44 u8 current_page;
Russell King3cb43372016-10-23 11:39:04 +010045 bool is_on;
Russell King896a4132016-10-23 11:32:42 +010046 bool supports_infoframes;
Russell King8f3f21f2016-11-02 21:15:04 +000047 bool sink_has_audio;
Russell King5e74c222013-08-14 21:43:29 +020048 u8 vip_cntrl_0;
49 u8 vip_cntrl_1;
50 u8 vip_cntrl_2;
Russell King319e6582016-10-23 11:32:43 +010051 unsigned long tmds_clock;
Jyri Sarha95db3b22016-08-09 22:00:04 +030052 struct tda998x_audio_params audio_params;
Jean-Francois Moine12473b72014-01-25 18:14:38 +010053
Jyri Sarha7e567622016-08-09 22:00:05 +030054 struct platform_device *audio_pdev;
55 struct mutex audio_mutex;
56
Jean-Francois Moine12473b72014-01-25 18:14:38 +010057 wait_queue_head_t wq_edid;
58 volatile int wq_edid_wait;
Russell King0fc6f442015-06-06 21:41:09 +010059
60 struct work_struct detect_work;
61 struct timer_list edid_delay_timer;
62 wait_queue_head_t edid_delay_waitq;
63 bool edid_delay_active;
Russell King78e401f2015-08-14 11:17:12 +010064
65 struct drm_encoder encoder;
Russell Kingeed64b52015-08-14 11:18:28 +010066 struct drm_connector connector;
Jyri Sarha7e567622016-08-09 22:00:05 +030067
68 struct tda998x_audio_port audio_port[2];
Rob Clarke7792ce2013-01-08 19:21:02 -060069};
70
Russell King9525c4d2015-08-14 11:28:53 +010071#define conn_to_tda998x_priv(x) \
72 container_of(x, struct tda998x_priv, connector)
73
74#define enc_to_tda998x_priv(x) \
75 container_of(x, struct tda998x_priv, encoder)
76
Rob Clarke7792ce2013-01-08 19:21:02 -060077/* The TDA9988 series of devices use a paged register scheme.. to simplify
78 * things we encode the page # in upper bits of the register #. To read/
79 * write a given register, we need to make sure CURPAGE register is set
80 * appropriately. Which implies reads/writes are not atomic. Fun!
81 */
82
83#define REG(page, addr) (((page) << 8) | (addr))
84#define REG2ADDR(reg) ((reg) & 0xff)
85#define REG2PAGE(reg) (((reg) >> 8) & 0xff)
86
87#define REG_CURPAGE 0xff /* write */
88
89
90/* Page 00h: General Control */
91#define REG_VERSION_LSB REG(0x00, 0x00) /* read */
92#define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
93# define MAIN_CNTRL0_SR (1 << 0)
94# define MAIN_CNTRL0_DECS (1 << 1)
95# define MAIN_CNTRL0_DEHS (1 << 2)
96# define MAIN_CNTRL0_CECS (1 << 3)
97# define MAIN_CNTRL0_CEHS (1 << 4)
98# define MAIN_CNTRL0_SCALER (1 << 7)
99#define REG_VERSION_MSB REG(0x00, 0x02) /* read */
100#define REG_SOFTRESET REG(0x00, 0x0a) /* write */
101# define SOFTRESET_AUDIO (1 << 0)
102# define SOFTRESET_I2C_MASTER (1 << 1)
103#define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
104#define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
105#define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
106# define I2C_MASTER_DIS_MM (1 << 0)
107# define I2C_MASTER_DIS_FILT (1 << 1)
108# define I2C_MASTER_APP_STRT_LAT (1 << 2)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200109#define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
Russell King9476ed22016-11-03 15:19:06 +0000110# define FEAT_POWERDOWN_PREFILT BIT(0)
111# define FEAT_POWERDOWN_CSC BIT(1)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200112# define FEAT_POWERDOWN_SPDIF (1 << 3)
Rob Clarke7792ce2013-01-08 19:21:02 -0600113#define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
114#define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
115#define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
116# define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200117#define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600118#define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
119#define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
120#define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
121#define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
122#define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
123# define VIP_CNTRL_0_MIRR_A (1 << 7)
124# define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
125# define VIP_CNTRL_0_MIRR_B (1 << 3)
126# define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
127#define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
128# define VIP_CNTRL_1_MIRR_C (1 << 7)
129# define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
130# define VIP_CNTRL_1_MIRR_D (1 << 3)
131# define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
132#define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
133# define VIP_CNTRL_2_MIRR_E (1 << 7)
134# define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
135# define VIP_CNTRL_2_MIRR_F (1 << 3)
136# define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
137#define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
138# define VIP_CNTRL_3_X_TGL (1 << 0)
139# define VIP_CNTRL_3_H_TGL (1 << 1)
140# define VIP_CNTRL_3_V_TGL (1 << 2)
141# define VIP_CNTRL_3_EMB (1 << 3)
142# define VIP_CNTRL_3_SYNC_DE (1 << 4)
143# define VIP_CNTRL_3_SYNC_HS (1 << 5)
144# define VIP_CNTRL_3_DE_INT (1 << 6)
145# define VIP_CNTRL_3_EDGE (1 << 7)
146#define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
147# define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
148# define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
149# define VIP_CNTRL_4_CCIR656 (1 << 4)
150# define VIP_CNTRL_4_656_ALT (1 << 5)
151# define VIP_CNTRL_4_TST_656 (1 << 6)
152# define VIP_CNTRL_4_TST_PAT (1 << 7)
153#define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
154# define VIP_CNTRL_5_CKCASE (1 << 0)
155# define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200156#define REG_MUX_AP REG(0x00, 0x26) /* read/write */
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100157# define MUX_AP_SELECT_I2S 0x64
158# define MUX_AP_SELECT_SPDIF 0x40
Russell Kingbcb2481d2013-08-14 21:43:27 +0200159#define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600160#define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
161# define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
162# define MAT_CONTRL_MAT_BP (1 << 2)
163#define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
164#define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
165#define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
166#define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
167#define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
168#define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
169#define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
170#define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
171#define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
172#define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
173#define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
174#define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
175#define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
176#define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
177#define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
178#define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
179#define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200180#define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
181#define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600182#define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
183#define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200184#define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
185#define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600186#define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
187#define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
188#define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
189#define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
190#define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
191#define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
192#define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
193#define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
194#define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
195#define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200196#define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
197#define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
198#define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
199#define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600200#define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
201#define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
202#define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
203#define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
204#define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200205# define TBG_CNTRL_0_TOP_TGL (1 << 0)
206# define TBG_CNTRL_0_TOP_SEL (1 << 1)
207# define TBG_CNTRL_0_DE_EXT (1 << 2)
208# define TBG_CNTRL_0_TOP_EXT (1 << 3)
Rob Clarke7792ce2013-01-08 19:21:02 -0600209# define TBG_CNTRL_0_FRAME_DIS (1 << 5)
210# define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
211# define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
212#define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200213# define TBG_CNTRL_1_H_TGL (1 << 0)
214# define TBG_CNTRL_1_V_TGL (1 << 1)
215# define TBG_CNTRL_1_TGL_EN (1 << 2)
216# define TBG_CNTRL_1_X_EXT (1 << 3)
217# define TBG_CNTRL_1_H_EXT (1 << 4)
218# define TBG_CNTRL_1_V_EXT (1 << 5)
Rob Clarke7792ce2013-01-08 19:21:02 -0600219# define TBG_CNTRL_1_DWIN_DIS (1 << 6)
220#define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
221#define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
222# define HVF_CNTRL_0_SM (1 << 7)
223# define HVF_CNTRL_0_RWB (1 << 6)
224# define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
225# define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
226#define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
227# define HVF_CNTRL_1_FOR (1 << 0)
228# define HVF_CNTRL_1_YUVBLK (1 << 1)
229# define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
230# define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
231# define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
232#define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200233#define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
234# define I2S_FORMAT(x) (((x) & 3) << 0)
235#define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100236# define AIP_CLKSEL_AIP_SPDIF (0 << 3)
237# define AIP_CLKSEL_AIP_I2S (1 << 3)
238# define AIP_CLKSEL_FS_ACLK (0 << 0)
239# define AIP_CLKSEL_FS_MCLK (1 << 0)
240# define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
Rob Clarke7792ce2013-01-08 19:21:02 -0600241
242/* Page 02h: PLL settings */
243#define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
244# define PLL_SERIAL_1_SRL_FDN (1 << 0)
245# define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
246# define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
247#define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
Jean-Francois Moine3ae471f2014-01-25 18:14:36 +0100248# define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
Rob Clarke7792ce2013-01-08 19:21:02 -0600249# define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
250#define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
251# define PLL_SERIAL_3_SRL_CCIR (1 << 0)
252# define PLL_SERIAL_3_SRL_DE (1 << 2)
253# define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
254#define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
255#define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
256#define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
257#define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
258#define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
259#define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
260#define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
261#define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
262#define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200263# define AUDIO_DIV_SERCLK_1 0
264# define AUDIO_DIV_SERCLK_2 1
265# define AUDIO_DIV_SERCLK_4 2
266# define AUDIO_DIV_SERCLK_8 3
267# define AUDIO_DIV_SERCLK_16 4
268# define AUDIO_DIV_SERCLK_32 5
Rob Clarke7792ce2013-01-08 19:21:02 -0600269#define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
270# define SEL_CLK_SEL_CLK1 (1 << 0)
271# define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
272# define SEL_CLK_ENA_SC_CLK (1 << 3)
273#define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
274
275
276/* Page 09h: EDID Control */
277#define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
278/* next 127 successive registers are the EDID block */
279#define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
280#define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
281#define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
282#define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
283#define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
284
285
286/* Page 10h: information frames and packets */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200287#define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
288#define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
289#define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
290#define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
291#define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600292
293
294/* Page 11h: audio settings and content info packets */
295#define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
296# define AIP_CNTRL_0_RST_FIFO (1 << 0)
297# define AIP_CNTRL_0_SWAP (1 << 1)
298# define AIP_CNTRL_0_LAYOUT (1 << 2)
299# define AIP_CNTRL_0_ACR_MAN (1 << 5)
300# define AIP_CNTRL_0_RST_CTS (1 << 6)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200301#define REG_CA_I2S REG(0x11, 0x01) /* read/write */
302# define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
303# define CA_I2S_HBR_CHSTAT (1 << 6)
304#define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
305#define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
306#define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
307#define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
308#define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
309#define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
310#define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
311#define REG_CTS_N REG(0x11, 0x0c) /* read/write */
312# define CTS_N_K(x) (((x) & 7) << 0)
313# define CTS_N_M(x) (((x) & 3) << 4)
Rob Clarke7792ce2013-01-08 19:21:02 -0600314#define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
315# define ENC_CNTRL_RST_ENC (1 << 0)
316# define ENC_CNTRL_RST_SEL (1 << 1)
317# define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200318#define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
319# define DIP_FLAGS_ACR (1 << 0)
320# define DIP_FLAGS_GC (1 << 1)
321#define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
322# define DIP_IF_FLAGS_IF1 (1 << 1)
323# define DIP_IF_FLAGS_IF2 (1 << 2)
324# define DIP_IF_FLAGS_IF3 (1 << 3)
325# define DIP_IF_FLAGS_IF4 (1 << 4)
326# define DIP_IF_FLAGS_IF5 (1 << 5)
327#define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600328
329
330/* Page 12h: HDCP and OTP */
331#define REG_TX3 REG(0x12, 0x9a) /* read/write */
Russell King063b4722013-08-14 21:43:26 +0200332#define REG_TX4 REG(0x12, 0x9b) /* read/write */
333# define TX4_PD_RAM (1 << 1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600334#define REG_TX33 REG(0x12, 0xb8) /* read/write */
335# define TX33_HDMI (1 << 1)
336
337
338/* Page 13h: Gamut related metadata packets */
339
340
341
342/* CEC registers: (not paged)
343 */
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100344#define REG_CEC_INTSTATUS 0xee /* read */
345# define CEC_INTSTATUS_CEC (1 << 0)
346# define CEC_INTSTATUS_HDMI (1 << 1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600347#define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
348# define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
349# define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
350# define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
351# define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100352#define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
353#define REG_CEC_RXSHPDINT 0xfd /* read */
Russell Kingec5d3e82015-06-06 21:41:10 +0100354# define CEC_RXSHPDINT_RXSENS BIT(0)
355# define CEC_RXSHPDINT_HPD BIT(1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600356#define REG_CEC_RXSHPDLEV 0xfe /* read */
357# define CEC_RXSHPDLEV_RXSENS (1 << 0)
358# define CEC_RXSHPDLEV_HPD (1 << 1)
359
360#define REG_CEC_ENAMODS 0xff /* read/write */
361# define CEC_ENAMODS_DIS_FRO (1 << 6)
362# define CEC_ENAMODS_DIS_CCLK (1 << 5)
363# define CEC_ENAMODS_EN_RXSENS (1 << 2)
364# define CEC_ENAMODS_EN_HDMI (1 << 1)
365# define CEC_ENAMODS_EN_CEC (1 << 0)
366
367
368/* Device versions: */
369#define TDA9989N2 0x0101
370#define TDA19989 0x0201
371#define TDA19989N2 0x0202
372#define TDA19988 0x0301
373
374static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100375cec_write(struct tda998x_priv *priv, u16 addr, u8 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600376{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100377 struct i2c_client *client = priv->cec;
Russell Kinge66e03a2015-06-06 21:41:10 +0100378 u8 buf[] = {addr, val};
Rob Clarke7792ce2013-01-08 19:21:02 -0600379 int ret;
380
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100381 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600382 if (ret < 0)
383 dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
384}
385
Russell Kinge66e03a2015-06-06 21:41:10 +0100386static u8
387cec_read(struct tda998x_priv *priv, u8 addr)
Rob Clarke7792ce2013-01-08 19:21:02 -0600388{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100389 struct i2c_client *client = priv->cec;
Russell Kinge66e03a2015-06-06 21:41:10 +0100390 u8 val;
Rob Clarke7792ce2013-01-08 19:21:02 -0600391 int ret;
392
393 ret = i2c_master_send(client, &addr, sizeof(addr));
394 if (ret < 0)
395 goto fail;
396
397 ret = i2c_master_recv(client, &val, sizeof(val));
398 if (ret < 0)
399 goto fail;
400
401 return val;
402
403fail:
404 dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
405 return 0;
406}
407
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100408static int
Russell Kinge66e03a2015-06-06 21:41:10 +0100409set_page(struct tda998x_priv *priv, u16 reg)
Rob Clarke7792ce2013-01-08 19:21:02 -0600410{
Rob Clarke7792ce2013-01-08 19:21:02 -0600411 if (REG2PAGE(reg) != priv->current_page) {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100412 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100413 u8 buf[] = {
Rob Clarke7792ce2013-01-08 19:21:02 -0600414 REG_CURPAGE, REG2PAGE(reg)
415 };
416 int ret = i2c_master_send(client, buf, sizeof(buf));
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100417 if (ret < 0) {
Julia Lawall288ffc72014-12-07 20:20:59 +0100418 dev_err(&client->dev, "%s %04x err %d\n", __func__,
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100419 reg, ret);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100420 return ret;
421 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600422
423 priv->current_page = REG2PAGE(reg);
424 }
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100425 return 0;
Rob Clarke7792ce2013-01-08 19:21:02 -0600426}
427
428static int
Russell Kinge66e03a2015-06-06 21:41:10 +0100429reg_read_range(struct tda998x_priv *priv, u16 reg, char *buf, int cnt)
Rob Clarke7792ce2013-01-08 19:21:02 -0600430{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100431 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100432 u8 addr = REG2ADDR(reg);
Rob Clarke7792ce2013-01-08 19:21:02 -0600433 int ret;
434
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100435 mutex_lock(&priv->mutex);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100436 ret = set_page(priv, reg);
437 if (ret < 0)
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100438 goto out;
Rob Clarke7792ce2013-01-08 19:21:02 -0600439
440 ret = i2c_master_send(client, &addr, sizeof(addr));
441 if (ret < 0)
442 goto fail;
443
444 ret = i2c_master_recv(client, buf, cnt);
445 if (ret < 0)
446 goto fail;
447
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100448 goto out;
Rob Clarke7792ce2013-01-08 19:21:02 -0600449
450fail:
451 dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100452out:
453 mutex_unlock(&priv->mutex);
Rob Clarke7792ce2013-01-08 19:21:02 -0600454 return ret;
455}
456
Russell Kingc4c11dd2013-08-14 21:43:30 +0200457static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100458reg_write_range(struct tda998x_priv *priv, u16 reg, u8 *p, int cnt)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200459{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100460 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100461 u8 buf[cnt+1];
Russell Kingc4c11dd2013-08-14 21:43:30 +0200462 int ret;
463
464 buf[0] = REG2ADDR(reg);
465 memcpy(&buf[1], p, cnt);
466
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100467 mutex_lock(&priv->mutex);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100468 ret = set_page(priv, reg);
469 if (ret < 0)
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100470 goto out;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200471
472 ret = i2c_master_send(client, buf, cnt + 1);
473 if (ret < 0)
474 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100475out:
476 mutex_unlock(&priv->mutex);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200477}
478
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100479static int
Russell Kinge66e03a2015-06-06 21:41:10 +0100480reg_read(struct tda998x_priv *priv, u16 reg)
Rob Clarke7792ce2013-01-08 19:21:02 -0600481{
Russell Kinge66e03a2015-06-06 21:41:10 +0100482 u8 val = 0;
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100483 int ret;
484
485 ret = reg_read_range(priv, reg, &val, sizeof(val));
486 if (ret < 0)
487 return ret;
Rob Clarke7792ce2013-01-08 19:21:02 -0600488 return val;
489}
490
491static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100492reg_write(struct tda998x_priv *priv, u16 reg, u8 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600493{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100494 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100495 u8 buf[] = {REG2ADDR(reg), val};
Rob Clarke7792ce2013-01-08 19:21:02 -0600496 int ret;
497
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100498 mutex_lock(&priv->mutex);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100499 ret = set_page(priv, reg);
500 if (ret < 0)
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100501 goto out;
Rob Clarke7792ce2013-01-08 19:21:02 -0600502
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100503 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600504 if (ret < 0)
505 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100506out:
507 mutex_unlock(&priv->mutex);
Rob Clarke7792ce2013-01-08 19:21:02 -0600508}
509
510static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100511reg_write16(struct tda998x_priv *priv, u16 reg, u16 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600512{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100513 struct i2c_client *client = priv->hdmi;
Russell Kinge66e03a2015-06-06 21:41:10 +0100514 u8 buf[] = {REG2ADDR(reg), val >> 8, val};
Rob Clarke7792ce2013-01-08 19:21:02 -0600515 int ret;
516
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100517 mutex_lock(&priv->mutex);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100518 ret = set_page(priv, reg);
519 if (ret < 0)
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100520 goto out;
Rob Clarke7792ce2013-01-08 19:21:02 -0600521
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100522 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600523 if (ret < 0)
524 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +0100525out:
526 mutex_unlock(&priv->mutex);
Rob Clarke7792ce2013-01-08 19:21:02 -0600527}
528
529static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100530reg_set(struct tda998x_priv *priv, u16 reg, u8 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600531{
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100532 int old_val;
533
534 old_val = reg_read(priv, reg);
535 if (old_val >= 0)
536 reg_write(priv, reg, old_val | val);
Rob Clarke7792ce2013-01-08 19:21:02 -0600537}
538
539static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100540reg_clear(struct tda998x_priv *priv, u16 reg, u8 val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600541{
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100542 int old_val;
543
544 old_val = reg_read(priv, reg);
545 if (old_val >= 0)
546 reg_write(priv, reg, old_val & ~val);
Rob Clarke7792ce2013-01-08 19:21:02 -0600547}
548
549static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100550tda998x_reset(struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -0600551{
552 /* reset audio and i2c master: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100553 reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
Rob Clarke7792ce2013-01-08 19:21:02 -0600554 msleep(50);
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100555 reg_write(priv, REG_SOFTRESET, 0);
Rob Clarke7792ce2013-01-08 19:21:02 -0600556 msleep(50);
557
558 /* reset transmitter: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100559 reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
560 reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
Rob Clarke7792ce2013-01-08 19:21:02 -0600561
562 /* PLL registers common configuration */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100563 reg_write(priv, REG_PLL_SERIAL_1, 0x00);
564 reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
565 reg_write(priv, REG_PLL_SERIAL_3, 0x00);
566 reg_write(priv, REG_SERIALIZER, 0x00);
567 reg_write(priv, REG_BUFFER_OUT, 0x00);
568 reg_write(priv, REG_PLL_SCG1, 0x00);
569 reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
570 reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
571 reg_write(priv, REG_PLL_SCGN1, 0xfa);
572 reg_write(priv, REG_PLL_SCGN2, 0x00);
573 reg_write(priv, REG_PLL_SCGR1, 0x5b);
574 reg_write(priv, REG_PLL_SCGR2, 0x00);
575 reg_write(priv, REG_PLL_SCG2, 0x10);
Russell Kingbcb2481d2013-08-14 21:43:27 +0200576
577 /* Write the default value MUX register */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100578 reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
Rob Clarke7792ce2013-01-08 19:21:02 -0600579}
580
Russell King0fc6f442015-06-06 21:41:09 +0100581/*
582 * The TDA998x has a problem when trying to read the EDID close to a
583 * HPD assertion: it needs a delay of 100ms to avoid timing out while
584 * trying to read EDID data.
585 *
Russell King95a9b682016-10-23 11:24:22 +0100586 * However, tda998x_connector_get_modes() may be called at any moment
Russell King9525c4d2015-08-14 11:28:53 +0100587 * after tda998x_connector_detect() indicates that we are connected, so
Russell King95a9b682016-10-23 11:24:22 +0100588 * we need to delay probing modes in tda998x_connector_get_modes() after
Russell King0fc6f442015-06-06 21:41:09 +0100589 * we have seen a HPD inactive->active transition. This code implements
590 * that delay.
591 */
592static void tda998x_edid_delay_done(unsigned long data)
Jean-Francois Moine6833d262014-11-29 08:57:15 +0100593{
Russell King0fc6f442015-06-06 21:41:09 +0100594 struct tda998x_priv *priv = (struct tda998x_priv *)data;
Jean-Francois Moine6833d262014-11-29 08:57:15 +0100595
Russell King0fc6f442015-06-06 21:41:09 +0100596 priv->edid_delay_active = false;
597 wake_up(&priv->edid_delay_waitq);
598 schedule_work(&priv->detect_work);
599}
600
601static void tda998x_edid_delay_start(struct tda998x_priv *priv)
602{
603 priv->edid_delay_active = true;
604 mod_timer(&priv->edid_delay_timer, jiffies + HZ/10);
605}
606
607static int tda998x_edid_delay_wait(struct tda998x_priv *priv)
608{
609 return wait_event_killable(priv->edid_delay_waitq, !priv->edid_delay_active);
610}
611
612/*
613 * We need to run the KMS hotplug event helper outside of our threaded
614 * interrupt routine as this can call back into our get_modes method,
615 * which will want to make use of interrupts.
616 */
617static void tda998x_detect_work(struct work_struct *work)
618{
619 struct tda998x_priv *priv =
620 container_of(work, struct tda998x_priv, detect_work);
Russell King78e401f2015-08-14 11:17:12 +0100621 struct drm_device *dev = priv->encoder.dev;
Russell King0fc6f442015-06-06 21:41:09 +0100622
623 if (dev)
624 drm_kms_helper_hotplug_event(dev);
Jean-Francois Moine6833d262014-11-29 08:57:15 +0100625}
626
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100627/*
628 * only 2 interrupts may occur: screen plug/unplug and EDID read
629 */
630static irqreturn_t tda998x_irq_thread(int irq, void *data)
631{
632 struct tda998x_priv *priv = data;
633 u8 sta, cec, lvl, flag0, flag1, flag2;
Russell Kingf84a97d2015-06-06 21:41:09 +0100634 bool handled = false;
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100635
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100636 sta = cec_read(priv, REG_CEC_INTSTATUS);
Russell Kingae815532016-11-03 08:58:04 +0000637 if (sta & CEC_INTSTATUS_HDMI) {
638 cec = cec_read(priv, REG_CEC_RXSHPDINT);
639 lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
640 flag0 = reg_read(priv, REG_INT_FLAGS_0);
641 flag1 = reg_read(priv, REG_INT_FLAGS_1);
642 flag2 = reg_read(priv, REG_INT_FLAGS_2);
643 DRM_DEBUG_DRIVER(
644 "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
645 sta, cec, lvl, flag0, flag1, flag2);
Russell Kingec5d3e82015-06-06 21:41:10 +0100646
Russell Kingae815532016-11-03 08:58:04 +0000647 if (cec & CEC_RXSHPDINT_HPD) {
648 if (lvl & CEC_RXSHPDLEV_HPD)
649 tda998x_edid_delay_start(priv);
650 else
651 schedule_work(&priv->detect_work);
Russell King0fc6f442015-06-06 21:41:09 +0100652
Russell Kingae815532016-11-03 08:58:04 +0000653 handled = true;
654 }
Russell Kingec5d3e82015-06-06 21:41:10 +0100655
Russell Kingae815532016-11-03 08:58:04 +0000656 if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
657 priv->wq_edid_wait = 0;
658 wake_up(&priv->wq_edid);
659 handled = true;
660 }
Russell Kingec5d3e82015-06-06 21:41:10 +0100661 }
662
Russell Kingf84a97d2015-06-06 21:41:09 +0100663 return IRQ_RETVAL(handled);
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100664}
665
Russell Kingc4c11dd2013-08-14 21:43:30 +0200666static void
Russell Kinge66e03a2015-06-06 21:41:10 +0100667tda998x_write_if(struct tda998x_priv *priv, u8 bit, u16 addr,
Russell King96795df2015-08-06 10:52:05 +0100668 union hdmi_infoframe *frame)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200669{
Russell King96795df2015-08-06 10:52:05 +0100670 u8 buf[32];
671 ssize_t len;
672
673 len = hdmi_infoframe_pack(frame, buf, sizeof(buf));
674 if (len < 0) {
675 dev_err(&priv->hdmi->dev,
676 "hdmi_infoframe_pack() type=0x%02x failed: %zd\n",
677 frame->any.type, len);
678 return;
679 }
680
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100681 reg_clear(priv, REG_DIP_IF_FLAGS, bit);
Russell King96795df2015-08-06 10:52:05 +0100682 reg_write_range(priv, addr, buf, len);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100683 reg_set(priv, REG_DIP_IF_FLAGS, bit);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200684}
685
Jyri Sarha95db3b22016-08-09 22:00:04 +0300686static int tda998x_write_aif(struct tda998x_priv *priv,
687 struct hdmi_audio_infoframe *cea)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200688{
Russell King96795df2015-08-06 10:52:05 +0100689 union hdmi_infoframe frame;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200690
Jyri Sarha95db3b22016-08-09 22:00:04 +0300691 frame.audio = *cea;
Russell King96795df2015-08-06 10:52:05 +0100692
693 tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, &frame);
Jyri Sarha95db3b22016-08-09 22:00:04 +0300694
695 return 0;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200696}
697
698static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100699tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200700{
Russell King96795df2015-08-06 10:52:05 +0100701 union hdmi_infoframe frame;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200702
Russell King96795df2015-08-06 10:52:05 +0100703 drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, mode);
704 frame.avi.quantization_range = HDMI_QUANTIZATION_RANGE_FULL;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200705
Russell King96795df2015-08-06 10:52:05 +0100706 tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, &frame);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200707}
708
Russell Kingad975f92016-10-23 11:30:56 +0100709/* Audio support */
710
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100711static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200712{
713 if (on) {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100714 reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
715 reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
716 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200717 } else {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100718 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200719 }
720}
721
Jyri Sarha95db3b22016-08-09 22:00:04 +0300722static int
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100723tda998x_configure_audio(struct tda998x_priv *priv,
Russell King319e6582016-10-23 11:32:43 +0100724 struct tda998x_audio_params *params)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200725{
Russell Kinge66e03a2015-06-06 21:41:10 +0100726 u8 buf[6], clksel_aip, clksel_fs, cts_n, adiv;
727 u32 n;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200728
729 /* Enable audio ports */
Jyri Sarha95db3b22016-08-09 22:00:04 +0300730 reg_write(priv, REG_ENA_AP, params->config);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200731
732 /* Set audio input source */
Jyri Sarha95db3b22016-08-09 22:00:04 +0300733 switch (params->format) {
Russell Kingc4c11dd2013-08-14 21:43:30 +0200734 case AFMT_SPDIF:
Jyri Sarha95db3b22016-08-09 22:00:04 +0300735 reg_write(priv, REG_ENA_ACLK, 0);
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100736 reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
737 clksel_aip = AIP_CLKSEL_AIP_SPDIF;
738 clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200739 cts_n = CTS_N_M(3) | CTS_N_K(3);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200740 break;
741
742 case AFMT_I2S:
Jyri Sarha95db3b22016-08-09 22:00:04 +0300743 reg_write(priv, REG_ENA_ACLK, 1);
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100744 reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
745 clksel_aip = AIP_CLKSEL_AIP_I2S;
746 clksel_fs = AIP_CLKSEL_FS_ACLK;
Jyri Sarha95db3b22016-08-09 22:00:04 +0300747 switch (params->sample_width) {
748 case 16:
749 cts_n = CTS_N_M(3) | CTS_N_K(1);
750 break;
751 case 18:
752 case 20:
753 case 24:
754 cts_n = CTS_N_M(3) | CTS_N_K(2);
755 break;
756 default:
757 case 32:
758 cts_n = CTS_N_M(3) | CTS_N_K(3);
759 break;
760 }
Russell Kingc4c11dd2013-08-14 21:43:30 +0200761 break;
David Herrmann3b288022013-09-01 15:23:04 +0200762
763 default:
Jyri Sarha7e567622016-08-09 22:00:05 +0300764 dev_err(&priv->hdmi->dev, "Unsupported I2S format\n");
Jyri Sarha95db3b22016-08-09 22:00:04 +0300765 return -EINVAL;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200766 }
767
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100768 reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
Jean-Francois Moinea8b517e2014-01-25 18:14:39 +0100769 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
770 AIP_CNTRL_0_ACR_MAN); /* auto CTS */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100771 reg_write(priv, REG_CTS_N, cts_n);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200772
773 /*
774 * Audio input somehow depends on HDMI line rate which is
775 * related to pixclk. Testing showed that modes with pixclk
776 * >100MHz need a larger divider while <40MHz need the default.
777 * There is no detailed info in the datasheet, so we just
778 * assume 100MHz requires larger divider.
779 */
Jean-Francois Moine2470fec2014-01-25 18:14:36 +0100780 adiv = AUDIO_DIV_SERCLK_8;
Russell King319e6582016-10-23 11:32:43 +0100781 if (priv->tmds_clock > 100000)
Jean-Francois Moine2470fec2014-01-25 18:14:36 +0100782 adiv++; /* AUDIO_DIV_SERCLK_16 */
783
784 /* S/PDIF asks for a larger divider */
Jyri Sarha95db3b22016-08-09 22:00:04 +0300785 if (params->format == AFMT_SPDIF)
Jean-Francois Moine2470fec2014-01-25 18:14:36 +0100786 adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */
787
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100788 reg_write(priv, REG_AUDIO_DIV, adiv);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200789
790 /*
791 * This is the approximate value of N, which happens to be
792 * the recommended values for non-coherent clocks.
793 */
Jyri Sarha95db3b22016-08-09 22:00:04 +0300794 n = 128 * params->sample_rate / 1000;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200795
796 /* Write the CTS and N values */
797 buf[0] = 0x44;
798 buf[1] = 0x42;
799 buf[2] = 0x01;
800 buf[3] = n;
801 buf[4] = n >> 8;
802 buf[5] = n >> 16;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100803 reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200804
805 /* Set CTS clock reference */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100806 reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200807
808 /* Reset CTS generator */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100809 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
810 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200811
Jyri Sarha95db3b22016-08-09 22:00:04 +0300812 /* Write the channel status
813 * The REG_CH_STAT_B-registers skip IEC958 AES2 byte, because
814 * there is a separate register for each I2S wire.
815 */
816 buf[0] = params->status[0];
817 buf[1] = params->status[1];
818 buf[2] = params->status[3];
819 buf[3] = params->status[4];
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100820 reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200821
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100822 tda998x_audio_mute(priv, true);
Jean-Francois Moine73d5e252014-01-25 18:14:44 +0100823 msleep(20);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100824 tda998x_audio_mute(priv, false);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200825
Jyri Sarha95db3b22016-08-09 22:00:04 +0300826 return tda998x_write_aif(priv, &params->cea);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200827}
828
Russell Kingad975f92016-10-23 11:30:56 +0100829static int tda998x_audio_hw_params(struct device *dev, void *data,
830 struct hdmi_codec_daifmt *daifmt,
831 struct hdmi_codec_params *params)
832{
833 struct tda998x_priv *priv = dev_get_drvdata(dev);
834 int i, ret;
835 struct tda998x_audio_params audio = {
836 .sample_width = params->sample_width,
837 .sample_rate = params->sample_rate,
838 .cea = params->cea,
839 };
840
841 memcpy(audio.status, params->iec.status,
842 min(sizeof(audio.status), sizeof(params->iec.status)));
843
844 switch (daifmt->fmt) {
845 case HDMI_I2S:
846 if (daifmt->bit_clk_inv || daifmt->frame_clk_inv ||
847 daifmt->bit_clk_master || daifmt->frame_clk_master) {
848 dev_err(dev, "%s: Bad flags %d %d %d %d\n", __func__,
849 daifmt->bit_clk_inv, daifmt->frame_clk_inv,
850 daifmt->bit_clk_master,
851 daifmt->frame_clk_master);
852 return -EINVAL;
853 }
854 for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++)
855 if (priv->audio_port[i].format == AFMT_I2S)
856 audio.config = priv->audio_port[i].config;
857 audio.format = AFMT_I2S;
858 break;
859 case HDMI_SPDIF:
860 for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++)
861 if (priv->audio_port[i].format == AFMT_SPDIF)
862 audio.config = priv->audio_port[i].config;
863 audio.format = AFMT_SPDIF;
864 break;
865 default:
866 dev_err(dev, "%s: Invalid format %d\n", __func__, daifmt->fmt);
867 return -EINVAL;
868 }
869
870 if (audio.config == 0) {
871 dev_err(dev, "%s: No audio configutation found\n", __func__);
872 return -EINVAL;
873 }
874
875 mutex_lock(&priv->audio_mutex);
876 if (priv->supports_infoframes && priv->sink_has_audio)
877 ret = tda998x_configure_audio(priv, &audio);
878 else
879 ret = 0;
880
881 if (ret == 0)
882 priv->audio_params = audio;
883 mutex_unlock(&priv->audio_mutex);
884
885 return ret;
886}
887
888static void tda998x_audio_shutdown(struct device *dev, void *data)
889{
890 struct tda998x_priv *priv = dev_get_drvdata(dev);
891
892 mutex_lock(&priv->audio_mutex);
893
894 reg_write(priv, REG_ENA_AP, 0);
895
896 priv->audio_params.format = AFMT_UNUSED;
897
898 mutex_unlock(&priv->audio_mutex);
899}
900
901int tda998x_audio_digital_mute(struct device *dev, void *data, bool enable)
902{
903 struct tda998x_priv *priv = dev_get_drvdata(dev);
904
905 mutex_lock(&priv->audio_mutex);
906
907 tda998x_audio_mute(priv, enable);
908
909 mutex_unlock(&priv->audio_mutex);
910 return 0;
911}
912
913static int tda998x_audio_get_eld(struct device *dev, void *data,
914 uint8_t *buf, size_t len)
915{
916 struct tda998x_priv *priv = dev_get_drvdata(dev);
Russell Kingad975f92016-10-23 11:30:56 +0100917
Russell King02efac02016-10-23 11:31:44 +0100918 mutex_lock(&priv->audio_mutex);
919 memcpy(buf, priv->connector.eld,
920 min(sizeof(priv->connector.eld), len));
921 mutex_unlock(&priv->audio_mutex);
Russell Kingad975f92016-10-23 11:30:56 +0100922
Russell King02efac02016-10-23 11:31:44 +0100923 return 0;
Russell Kingad975f92016-10-23 11:30:56 +0100924}
925
926static const struct hdmi_codec_ops audio_codec_ops = {
927 .hw_params = tda998x_audio_hw_params,
928 .audio_shutdown = tda998x_audio_shutdown,
929 .digital_mute = tda998x_audio_digital_mute,
930 .get_eld = tda998x_audio_get_eld,
931};
932
933static int tda998x_audio_codec_init(struct tda998x_priv *priv,
934 struct device *dev)
935{
936 struct hdmi_codec_pdata codec_data = {
937 .ops = &audio_codec_ops,
938 .max_i2s_channels = 2,
939 };
940 int i;
941
942 for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++) {
943 if (priv->audio_port[i].format == AFMT_I2S &&
944 priv->audio_port[i].config != 0)
945 codec_data.i2s = 1;
946 if (priv->audio_port[i].format == AFMT_SPDIF &&
947 priv->audio_port[i].config != 0)
948 codec_data.spdif = 1;
949 }
950
951 priv->audio_pdev = platform_device_register_data(
952 dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_AUTO,
953 &codec_data, sizeof(codec_data));
954
955 return PTR_ERR_OR_ZERO(priv->audio_pdev);
956}
957
Russell King25576732016-10-23 11:29:59 +0100958/* DRM connector functions */
959
960static int tda998x_connector_dpms(struct drm_connector *connector, int mode)
961{
962 if (drm_core_check_feature(connector->dev, DRIVER_ATOMIC))
963 return drm_atomic_helper_connector_dpms(connector, mode);
964 else
965 return drm_helper_connector_dpms(connector, mode);
966}
967
968static int tda998x_connector_fill_modes(struct drm_connector *connector,
969 uint32_t maxX, uint32_t maxY)
970{
971 struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
972 int ret;
973
Russell King02efac02016-10-23 11:31:44 +0100974 mutex_lock(&priv->audio_mutex);
Russell King25576732016-10-23 11:29:59 +0100975 ret = drm_helper_probe_single_connector_modes(connector, maxX, maxY);
976
977 if (connector->edid_blob_ptr) {
978 struct edid *edid = (void *)connector->edid_blob_ptr->data;
979
980 priv->sink_has_audio = drm_detect_monitor_audio(edid);
981 } else {
982 priv->sink_has_audio = false;
983 }
Russell King02efac02016-10-23 11:31:44 +0100984 mutex_unlock(&priv->audio_mutex);
Russell King25576732016-10-23 11:29:59 +0100985
986 return ret;
987}
988
989static enum drm_connector_status
990tda998x_connector_detect(struct drm_connector *connector, bool force)
991{
992 struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
993 u8 val = cec_read(priv, REG_CEC_RXSHPDLEV);
994
995 return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
996 connector_status_disconnected;
997}
998
999static void tda998x_connector_destroy(struct drm_connector *connector)
1000{
1001 drm_connector_cleanup(connector);
1002}
1003
1004static const struct drm_connector_funcs tda998x_connector_funcs = {
1005 .dpms = tda998x_connector_dpms,
1006 .reset = drm_atomic_helper_connector_reset,
1007 .fill_modes = tda998x_connector_fill_modes,
1008 .detect = tda998x_connector_detect,
1009 .destroy = tda998x_connector_destroy,
1010 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1011 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1012};
1013
1014static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length)
1015{
1016 struct tda998x_priv *priv = data;
1017 u8 offset, segptr;
1018 int ret, i;
1019
1020 offset = (blk & 1) ? 128 : 0;
1021 segptr = blk / 2;
1022
1023 reg_write(priv, REG_DDC_ADDR, 0xa0);
1024 reg_write(priv, REG_DDC_OFFS, offset);
1025 reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
1026 reg_write(priv, REG_DDC_SEGM, segptr);
1027
1028 /* enable reading EDID: */
1029 priv->wq_edid_wait = 1;
1030 reg_write(priv, REG_EDID_CTRL, 0x1);
1031
1032 /* flag must be cleared by sw: */
1033 reg_write(priv, REG_EDID_CTRL, 0x0);
1034
1035 /* wait for block read to complete: */
1036 if (priv->hdmi->irq) {
1037 i = wait_event_timeout(priv->wq_edid,
1038 !priv->wq_edid_wait,
1039 msecs_to_jiffies(100));
1040 if (i < 0) {
1041 dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
1042 return i;
1043 }
1044 } else {
1045 for (i = 100; i > 0; i--) {
1046 msleep(1);
1047 ret = reg_read(priv, REG_INT_FLAGS_2);
1048 if (ret < 0)
1049 return ret;
1050 if (ret & INT_FLAGS_2_EDID_BLK_RD)
1051 break;
1052 }
1053 }
1054
1055 if (i == 0) {
1056 dev_err(&priv->hdmi->dev, "read edid timeout\n");
1057 return -ETIMEDOUT;
1058 }
1059
1060 ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length);
1061 if (ret != length) {
1062 dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
1063 blk, ret);
1064 return ret;
1065 }
1066
1067 return 0;
1068}
1069
1070static int tda998x_connector_get_modes(struct drm_connector *connector)
1071{
1072 struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
1073 struct edid *edid;
1074 int n;
1075
1076 /*
1077 * If we get killed while waiting for the HPD timeout, return
1078 * no modes found: we are not in a restartable path, so we
1079 * can't handle signals gracefully.
1080 */
1081 if (tda998x_edid_delay_wait(priv))
1082 return 0;
1083
1084 if (priv->rev == TDA19988)
1085 reg_clear(priv, REG_TX4, TX4_PD_RAM);
1086
1087 edid = drm_do_get_edid(connector, read_edid_block, priv);
1088
1089 if (priv->rev == TDA19988)
1090 reg_set(priv, REG_TX4, TX4_PD_RAM);
1091
1092 if (!edid) {
1093 dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
1094 return 0;
1095 }
1096
1097 drm_mode_connector_update_edid_property(connector, edid);
1098 n = drm_add_edid_modes(connector, edid);
1099 drm_edid_to_eld(connector, edid);
1100
1101 kfree(edid);
1102
1103 return n;
1104}
1105
1106static int tda998x_connector_mode_valid(struct drm_connector *connector,
1107 struct drm_display_mode *mode)
1108{
1109 /* TDA19988 dotclock can go up to 165MHz */
1110 struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
1111
1112 if (mode->clock > ((priv->rev == TDA19988) ? 165000 : 150000))
1113 return MODE_CLOCK_HIGH;
1114 if (mode->htotal >= BIT(13))
1115 return MODE_BAD_HVALUE;
1116 if (mode->vtotal >= BIT(11))
1117 return MODE_BAD_VVALUE;
1118 return MODE_OK;
1119}
1120
1121static struct drm_encoder *
1122tda998x_connector_best_encoder(struct drm_connector *connector)
1123{
1124 struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
1125
1126 return &priv->encoder;
1127}
1128
1129static
1130const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
1131 .get_modes = tda998x_connector_get_modes,
1132 .mode_valid = tda998x_connector_mode_valid,
1133 .best_encoder = tda998x_connector_best_encoder,
1134};
1135
Russell Kinga2f75662016-10-23 11:30:56 +01001136static int tda998x_connector_init(struct tda998x_priv *priv,
1137 struct drm_device *drm)
1138{
1139 struct drm_connector *connector = &priv->connector;
1140 int ret;
1141
1142 connector->interlace_allowed = 1;
1143
1144 if (priv->hdmi->irq)
1145 connector->polled = DRM_CONNECTOR_POLL_HPD;
1146 else
1147 connector->polled = DRM_CONNECTOR_POLL_CONNECT |
1148 DRM_CONNECTOR_POLL_DISCONNECT;
1149
1150 drm_connector_helper_add(connector, &tda998x_connector_helper_funcs);
1151 ret = drm_connector_init(drm, connector, &tda998x_connector_funcs,
1152 DRM_MODE_CONNECTOR_HDMIA);
1153 if (ret)
1154 return ret;
1155
1156 drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
1157
1158 return 0;
1159}
1160
Rob Clarke7792ce2013-01-08 19:21:02 -06001161/* DRM encoder functions */
1162
Russell King9525c4d2015-08-14 11:28:53 +01001163static void tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
Rob Clarke7792ce2013-01-08 19:21:02 -06001164{
Russell King9525c4d2015-08-14 11:28:53 +01001165 struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
Russell King3cb43372016-10-23 11:39:04 +01001166 bool on;
Russell King9525c4d2015-08-14 11:28:53 +01001167
Rob Clarke7792ce2013-01-08 19:21:02 -06001168 /* we only care about on or off: */
Russell King3cb43372016-10-23 11:39:04 +01001169 on = mode == DRM_MODE_DPMS_ON;
Rob Clarke7792ce2013-01-08 19:21:02 -06001170
Russell King3cb43372016-10-23 11:39:04 +01001171 if (on == priv->is_on)
Rob Clarke7792ce2013-01-08 19:21:02 -06001172 return;
1173
Russell King3cb43372016-10-23 11:39:04 +01001174 if (on) {
Russell Kingc4c11dd2013-08-14 21:43:30 +02001175 /* enable video ports, audio will be enabled later */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001176 reg_write(priv, REG_ENA_VP_0, 0xff);
1177 reg_write(priv, REG_ENA_VP_1, 0xff);
1178 reg_write(priv, REG_ENA_VP_2, 0xff);
Rob Clarke7792ce2013-01-08 19:21:02 -06001179 /* set muxing after enabling ports: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001180 reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
1181 reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
1182 reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
Russell King3cb43372016-10-23 11:39:04 +01001183
1184 priv->is_on = true;
1185 } else {
Russell Kingdb6aaf42013-09-24 10:37:13 +01001186 /* disable video ports */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001187 reg_write(priv, REG_ENA_VP_0, 0x00);
1188 reg_write(priv, REG_ENA_VP_1, 0x00);
1189 reg_write(priv, REG_ENA_VP_2, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -06001190
Russell King3cb43372016-10-23 11:39:04 +01001191 priv->is_on = false;
1192 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001193}
1194
Rob Clarke7792ce2013-01-08 19:21:02 -06001195static void
Russell King9525c4d2015-08-14 11:28:53 +01001196tda998x_encoder_mode_set(struct drm_encoder *encoder,
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001197 struct drm_display_mode *mode,
1198 struct drm_display_mode *adjusted_mode)
Rob Clarke7792ce2013-01-08 19:21:02 -06001199{
Russell King9525c4d2015-08-14 11:28:53 +01001200 struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
Russell Kinge66e03a2015-06-06 21:41:10 +01001201 u16 ref_pix, ref_line, n_pix, n_line;
1202 u16 hs_pix_s, hs_pix_e;
1203 u16 vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
1204 u16 vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
1205 u16 vwin1_line_s, vwin1_line_e;
1206 u16 vwin2_line_s, vwin2_line_e;
1207 u16 de_pix_s, de_pix_e;
1208 u8 reg, div, rep;
Rob Clarke7792ce2013-01-08 19:21:02 -06001209
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +02001210 /*
1211 * Internally TDA998x is using ITU-R BT.656 style sync but
1212 * we get VESA style sync. TDA998x is using a reference pixel
1213 * relative to ITU to sync to the input frame and for output
1214 * sync generation. Currently, we are using reference detection
1215 * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
1216 * which is position of rising VS with coincident rising HS.
1217 *
1218 * Now there is some issues to take care of:
1219 * - HDMI data islands require sync-before-active
1220 * - TDA998x register values must be > 0 to be enabled
1221 * - REFLINE needs an additional offset of +1
1222 * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
1223 *
1224 * So we add +1 to all horizontal and vertical register values,
1225 * plus an additional +3 for REFPIX as we are using RGB input only.
Rob Clarke7792ce2013-01-08 19:21:02 -06001226 */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +02001227 n_pix = mode->htotal;
1228 n_line = mode->vtotal;
Rob Clarke7792ce2013-01-08 19:21:02 -06001229
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +02001230 hs_pix_e = mode->hsync_end - mode->hdisplay;
1231 hs_pix_s = mode->hsync_start - mode->hdisplay;
1232 de_pix_e = mode->htotal;
1233 de_pix_s = mode->htotal - mode->hdisplay;
1234 ref_pix = 3 + hs_pix_s;
1235
Sebastian Hesselbarth179f1aa2013-08-14 21:43:32 +02001236 /*
1237 * Attached LCD controllers may generate broken sync. Allow
1238 * those to adjust the position of the rising VS edge by adding
1239 * HSKEW to ref_pix.
1240 */
1241 if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
1242 ref_pix += adjusted_mode->hskew;
1243
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +02001244 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
1245 ref_line = 1 + mode->vsync_start - mode->vdisplay;
1246 vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
1247 vwin1_line_e = vwin1_line_s + mode->vdisplay;
1248 vs1_pix_s = vs1_pix_e = hs_pix_s;
1249 vs1_line_s = mode->vsync_start - mode->vdisplay;
1250 vs1_line_e = vs1_line_s +
1251 mode->vsync_end - mode->vsync_start;
1252 vwin2_line_s = vwin2_line_e = 0;
1253 vs2_pix_s = vs2_pix_e = 0;
1254 vs2_line_s = vs2_line_e = 0;
1255 } else {
1256 ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
1257 vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
1258 vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
1259 vs1_pix_s = vs1_pix_e = hs_pix_s;
1260 vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
1261 vs1_line_e = vs1_line_s +
1262 (mode->vsync_end - mode->vsync_start)/2;
1263 vwin2_line_s = vwin1_line_s + mode->vtotal/2;
1264 vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
1265 vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
1266 vs2_line_s = vs1_line_s + mode->vtotal/2 ;
1267 vs2_line_e = vs2_line_s +
1268 (mode->vsync_end - mode->vsync_start)/2;
1269 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001270
1271 div = 148500 / mode->clock;
Jean-Francois Moine3ae471f2014-01-25 18:14:36 +01001272 if (div != 0) {
1273 div--;
1274 if (div > 3)
1275 div = 3;
1276 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001277
Russell King2cae8e02016-11-02 21:38:34 +00001278 mutex_lock(&priv->audio_mutex);
1279
Rob Clarke7792ce2013-01-08 19:21:02 -06001280 /* mute the audio FIFO: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001281 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Rob Clarke7792ce2013-01-08 19:21:02 -06001282
1283 /* set HDMI HDCP mode off: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001284 reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001285 reg_clear(priv, REG_TX33, TX33_HDMI);
1286 reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
Rob Clarke7792ce2013-01-08 19:21:02 -06001287
Rob Clarke7792ce2013-01-08 19:21:02 -06001288 /* no pre-filter or interpolator: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001289 reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -06001290 HVF_CNTRL_0_INTPOL(0));
Russell King9476ed22016-11-03 15:19:06 +00001291 reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_PREFILT);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001292 reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
1293 reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -06001294 VIP_CNTRL_4_BLC(0));
Rob Clarke7792ce2013-01-08 19:21:02 -06001295
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001296 reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
Jean-Francois Moinea8b517e2014-01-25 18:14:39 +01001297 reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
1298 PLL_SERIAL_3_SRL_DE);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001299 reg_write(priv, REG_SERIALIZER, 0);
1300 reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
Rob Clarke7792ce2013-01-08 19:21:02 -06001301
1302 /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
1303 rep = 0;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001304 reg_write(priv, REG_RPT_CNTRL, 0);
1305 reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -06001306 SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
1307
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001308 reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
Rob Clarke7792ce2013-01-08 19:21:02 -06001309 PLL_SERIAL_2_SRL_PR(rep));
1310
Rob Clarke7792ce2013-01-08 19:21:02 -06001311 /* set color matrix bypass flag: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001312 reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
1313 MAT_CONTRL_MAT_SC(1));
Russell King9476ed22016-11-03 15:19:06 +00001314 reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_CSC);
Rob Clarke7792ce2013-01-08 19:21:02 -06001315
1316 /* set BIAS tmds value: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001317 reg_write(priv, REG_ANA_GENERAL, 0x09);
Rob Clarke7792ce2013-01-08 19:21:02 -06001318
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +02001319 /*
1320 * Sync on rising HSYNC/VSYNC
1321 */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001322 reg = VIP_CNTRL_3_SYNC_HS;
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +02001323
1324 /*
1325 * TDA19988 requires high-active sync at input stage,
1326 * so invert low-active sync provided by master encoder here
1327 */
1328 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001329 reg |= VIP_CNTRL_3_H_TGL;
Rob Clarke7792ce2013-01-08 19:21:02 -06001330 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001331 reg |= VIP_CNTRL_3_V_TGL;
1332 reg_write(priv, REG_VIP_CNTRL_3, reg);
Rob Clarke7792ce2013-01-08 19:21:02 -06001333
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001334 reg_write(priv, REG_VIDFORMAT, 0x00);
1335 reg_write16(priv, REG_REFPIX_MSB, ref_pix);
1336 reg_write16(priv, REG_REFLINE_MSB, ref_line);
1337 reg_write16(priv, REG_NPIX_MSB, n_pix);
1338 reg_write16(priv, REG_NLINE_MSB, n_line);
1339 reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
1340 reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
1341 reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
1342 reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
1343 reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
1344 reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
1345 reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
1346 reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
1347 reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
1348 reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
1349 reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
1350 reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
1351 reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
1352 reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
1353 reg_write16(priv, REG_DE_START_MSB, de_pix_s);
1354 reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
Rob Clarke7792ce2013-01-08 19:21:02 -06001355
1356 if (priv->rev == TDA19988) {
1357 /* let incoming pixels fill the active space (if any) */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001358 reg_write(priv, REG_ENABLE_SPACE, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -06001359 }
1360
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001361 /*
1362 * Always generate sync polarity relative to input sync and
1363 * revert input stage toggled sync at output stage
1364 */
1365 reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
1366 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1367 reg |= TBG_CNTRL_1_H_TGL;
1368 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1369 reg |= TBG_CNTRL_1_V_TGL;
1370 reg_write(priv, REG_TBG_CNTRL_1, reg);
1371
Rob Clarke7792ce2013-01-08 19:21:02 -06001372 /* must be last register set: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001373 reg_write(priv, REG_TBG_CNTRL_0, 0);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001374
Russell King319e6582016-10-23 11:32:43 +01001375 priv->tmds_clock = adjusted_mode->clock;
1376
Russell King896a4132016-10-23 11:32:42 +01001377 /* CEA-861B section 6 says that:
1378 * CEA version 1 (CEA-861) has no support for infoframes.
1379 * CEA version 2 (CEA-861A) supports version 1 AVI infoframes,
1380 * and optional basic audio.
1381 * CEA version 3 (CEA-861B) supports version 1 and 2 AVI infoframes,
1382 * and optional digital audio, with audio infoframes.
1383 *
1384 * Since we only support generation of version 2 AVI infoframes,
1385 * ignore CEA version 2 and below (iow, behave as if we're a
1386 * CEA-861 source.)
1387 */
1388 priv->supports_infoframes = priv->connector.display_info.cea_rev >= 3;
1389
1390 if (priv->supports_infoframes) {
Russell Kingc4c11dd2013-08-14 21:43:30 +02001391 /* We need to turn HDMI HDCP stuff on to get audio through */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +01001392 reg &= ~TBG_CNTRL_1_DWIN_DIS;
1393 reg_write(priv, REG_TBG_CNTRL_1, reg);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001394 reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
1395 reg_set(priv, REG_TX33, TX33_HDMI);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001396
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001397 tda998x_write_avi(priv, adjusted_mode);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001398
Russell King8f3f21f2016-11-02 21:15:04 +00001399 if (priv->audio_params.format != AFMT_UNUSED &&
1400 priv->sink_has_audio)
Russell King319e6582016-10-23 11:32:43 +01001401 tda998x_configure_audio(priv, &priv->audio_params);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001402 }
Russell King319e6582016-10-23 11:32:43 +01001403
1404 mutex_unlock(&priv->audio_mutex);
Rob Clarke7792ce2013-01-08 19:21:02 -06001405}
1406
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001407static void tda998x_destroy(struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -06001408{
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001409 /* disable all IRQs and free the IRQ handler */
1410 cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
1411 reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
Russell King0fc6f442015-06-06 21:41:09 +01001412
Jyri Sarha7e567622016-08-09 22:00:05 +03001413 if (priv->audio_pdev)
1414 platform_device_unregister(priv->audio_pdev);
1415
Russell King0fc6f442015-06-06 21:41:09 +01001416 if (priv->hdmi->irq)
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001417 free_irq(priv->hdmi->irq, priv);
Russell King0fc6f442015-06-06 21:41:09 +01001418
1419 del_timer_sync(&priv->edid_delay_timer);
1420 cancel_work_sync(&priv->detect_work);
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001421
Jean-Francois Moine89fc8682014-07-07 17:59:51 +02001422 i2c_unregister_device(priv->cec);
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001423}
1424
Rob Clarke7792ce2013-01-08 19:21:02 -06001425/* I2C driver functions */
1426
Jyri Sarha7e567622016-08-09 22:00:05 +03001427static int tda998x_get_audio_ports(struct tda998x_priv *priv,
1428 struct device_node *np)
1429{
1430 const u32 *port_data;
1431 u32 size;
1432 int i;
1433
1434 port_data = of_get_property(np, "audio-ports", &size);
1435 if (!port_data)
1436 return 0;
1437
1438 size /= sizeof(u32);
1439 if (size > 2 * ARRAY_SIZE(priv->audio_port) || size % 2 != 0) {
1440 dev_err(&priv->hdmi->dev,
1441 "Bad number of elements in audio-ports dt-property\n");
1442 return -EINVAL;
1443 }
1444
1445 size /= 2;
1446
1447 for (i = 0; i < size; i++) {
1448 u8 afmt = be32_to_cpup(&port_data[2*i]);
1449 u8 ena_ap = be32_to_cpup(&port_data[2*i+1]);
1450
1451 if (afmt != AFMT_SPDIF && afmt != AFMT_I2S) {
1452 dev_err(&priv->hdmi->dev,
1453 "Bad audio format %u\n", afmt);
1454 return -EINVAL;
1455 }
1456
1457 priv->audio_port[i].format = afmt;
1458 priv->audio_port[i].config = ena_ap;
1459 }
1460
1461 if (priv->audio_port[0].format == priv->audio_port[1].format) {
1462 dev_err(&priv->hdmi->dev,
1463 "There can only be on I2S port and one SPDIF port\n");
1464 return -EINVAL;
1465 }
1466 return 0;
1467}
1468
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001469static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -06001470{
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001471 struct device_node *np = client->dev.of_node;
1472 u32 video;
Russell Kingfb7544d2014-02-02 16:18:24 +00001473 int rev_lo, rev_hi, ret;
Andrew Jacksoncfe38752014-11-07 08:31:25 +00001474 unsigned short cec_addr;
Rob Clarke7792ce2013-01-08 19:21:02 -06001475
Russell Kingba300c12016-11-17 23:55:00 +00001476 mutex_init(&priv->audio_mutex); /* Protect access from audio thread */
1477
Russell King5e74c222013-08-14 21:43:29 +02001478 priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
1479 priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
1480 priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
1481
Jean-Francois Moine2eb4c7b2014-01-25 18:14:45 +01001482 priv->current_page = 0xff;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001483 priv->hdmi = client;
Andrew Jacksoncfe38752014-11-07 08:31:25 +00001484 /* CEC I2C address bound to TDA998x I2C addr by configuration pins */
1485 cec_addr = 0x34 + (client->addr & 0x03);
1486 priv->cec = i2c_new_dummy(client->adapter, cec_addr);
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001487 if (!priv->cec)
Jean-Francois Moine6ae668c2014-01-25 18:14:43 +01001488 return -ENODEV;
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001489
Jean-Francois Moineed9a8422014-11-29 08:30:51 +01001490 mutex_init(&priv->mutex); /* protect the page access */
Russell King0fc6f442015-06-06 21:41:09 +01001491 init_waitqueue_head(&priv->edid_delay_waitq);
1492 setup_timer(&priv->edid_delay_timer, tda998x_edid_delay_done,
1493 (unsigned long)priv);
1494 INIT_WORK(&priv->detect_work, tda998x_detect_work);
Jean-Francois Moineed9a8422014-11-29 08:30:51 +01001495
Rob Clarke7792ce2013-01-08 19:21:02 -06001496 /* wake up the device: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001497 cec_write(priv, REG_CEC_ENAMODS,
Rob Clarke7792ce2013-01-08 19:21:02 -06001498 CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
1499
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001500 tda998x_reset(priv);
Rob Clarke7792ce2013-01-08 19:21:02 -06001501
1502 /* read version: */
Russell Kingfb7544d2014-02-02 16:18:24 +00001503 rev_lo = reg_read(priv, REG_VERSION_LSB);
1504 rev_hi = reg_read(priv, REG_VERSION_MSB);
1505 if (rev_lo < 0 || rev_hi < 0) {
1506 ret = rev_lo < 0 ? rev_lo : rev_hi;
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +01001507 goto fail;
Russell Kingfb7544d2014-02-02 16:18:24 +00001508 }
1509
1510 priv->rev = rev_lo | rev_hi << 8;
Rob Clarke7792ce2013-01-08 19:21:02 -06001511
1512 /* mask off feature bits: */
1513 priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
1514
1515 switch (priv->rev) {
Jean-Francois Moineb728fab2014-01-25 18:14:46 +01001516 case TDA9989N2:
1517 dev_info(&client->dev, "found TDA9989 n2");
1518 break;
1519 case TDA19989:
1520 dev_info(&client->dev, "found TDA19989");
1521 break;
1522 case TDA19989N2:
1523 dev_info(&client->dev, "found TDA19989 n2");
1524 break;
1525 case TDA19988:
1526 dev_info(&client->dev, "found TDA19988");
1527 break;
Rob Clarke7792ce2013-01-08 19:21:02 -06001528 default:
Jean-Francois Moineb728fab2014-01-25 18:14:46 +01001529 dev_err(&client->dev, "found unsupported device: %04x\n",
1530 priv->rev);
Rob Clarke7792ce2013-01-08 19:21:02 -06001531 goto fail;
1532 }
1533
1534 /* after reset, enable DDC: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001535 reg_write(priv, REG_DDC_DISABLE, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -06001536
1537 /* set clock on DDC channel: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001538 reg_write(priv, REG_TX3, 39);
Rob Clarke7792ce2013-01-08 19:21:02 -06001539
1540 /* if necessary, disable multi-master: */
1541 if (priv->rev == TDA19989)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001542 reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
Rob Clarke7792ce2013-01-08 19:21:02 -06001543
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001544 cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
Rob Clarke7792ce2013-01-08 19:21:02 -06001545 CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
1546
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001547 /* initialize the optional IRQ */
1548 if (client->irq) {
Russell Kingae815532016-11-03 08:58:04 +00001549 unsigned long irq_flags;
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001550
Jean-Francois Moine6833d262014-11-29 08:57:15 +01001551 /* init read EDID waitqueue and HDP work */
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001552 init_waitqueue_head(&priv->wq_edid);
1553
1554 /* clear pending interrupts */
1555 reg_read(priv, REG_INT_FLAGS_0);
1556 reg_read(priv, REG_INT_FLAGS_1);
1557 reg_read(priv, REG_INT_FLAGS_2);
1558
Russell Kingae815532016-11-03 08:58:04 +00001559 irq_flags =
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001560 irqd_get_trigger_type(irq_get_irq_data(client->irq));
Russell Kingae815532016-11-03 08:58:04 +00001561 irq_flags |= IRQF_SHARED | IRQF_ONESHOT;
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001562 ret = request_threaded_irq(client->irq, NULL,
Russell Kingae815532016-11-03 08:58:04 +00001563 tda998x_irq_thread, irq_flags,
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001564 "tda998x", priv);
1565 if (ret) {
1566 dev_err(&client->dev,
1567 "failed to request IRQ#%u: %d\n",
1568 client->irq, ret);
1569 goto fail;
1570 }
1571
1572 /* enable HPD irq */
1573 cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
1574 }
1575
Jean-Francois Moinee4782622014-01-25 18:14:38 +01001576 /* enable EDID read irq: */
1577 reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
1578
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001579 if (!np)
1580 return 0; /* non-DT */
1581
Jyri Sarha7e567622016-08-09 22:00:05 +03001582 /* get the device tree parameters */
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001583 ret = of_property_read_u32(np, "video-ports", &video);
1584 if (ret == 0) {
1585 priv->vip_cntrl_0 = video >> 16;
1586 priv->vip_cntrl_1 = video >> 8;
1587 priv->vip_cntrl_2 = video;
1588 }
1589
Jyri Sarha7e567622016-08-09 22:00:05 +03001590 ret = tda998x_get_audio_ports(priv, np);
1591 if (ret)
1592 goto fail;
1593
1594 if (priv->audio_port[0].format != AFMT_UNUSED)
1595 tda998x_audio_codec_init(priv, &client->dev);
1596
1597 return 0;
Rob Clarke7792ce2013-01-08 19:21:02 -06001598fail:
1599 /* if encoder_init fails, the encoder slave is never registered,
1600 * so cleanup here:
1601 */
1602 if (priv->cec)
1603 i2c_unregister_device(priv->cec);
Rob Clarke7792ce2013-01-08 19:21:02 -06001604 return -ENXIO;
1605}
1606
Russell Kingc707c362014-02-07 19:49:44 +00001607static void tda998x_encoder_prepare(struct drm_encoder *encoder)
1608{
Russell King9525c4d2015-08-14 11:28:53 +01001609 tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Russell Kingc707c362014-02-07 19:49:44 +00001610}
1611
1612static void tda998x_encoder_commit(struct drm_encoder *encoder)
1613{
Russell King9525c4d2015-08-14 11:28:53 +01001614 tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
Russell Kingc707c362014-02-07 19:49:44 +00001615}
1616
1617static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
Russell King9525c4d2015-08-14 11:28:53 +01001618 .dpms = tda998x_encoder_dpms,
Russell Kingc707c362014-02-07 19:49:44 +00001619 .prepare = tda998x_encoder_prepare,
1620 .commit = tda998x_encoder_commit,
Russell King9525c4d2015-08-14 11:28:53 +01001621 .mode_set = tda998x_encoder_mode_set,
Russell Kingc707c362014-02-07 19:49:44 +00001622};
1623
1624static void tda998x_encoder_destroy(struct drm_encoder *encoder)
1625{
Russell Kinga3584f62015-08-14 11:22:50 +01001626 struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
Russell Kingc707c362014-02-07 19:49:44 +00001627
Russell Kinga3584f62015-08-14 11:22:50 +01001628 tda998x_destroy(priv);
Russell Kingc707c362014-02-07 19:49:44 +00001629 drm_encoder_cleanup(encoder);
1630}
1631
1632static const struct drm_encoder_funcs tda998x_encoder_funcs = {
1633 .destroy = tda998x_encoder_destroy,
1634};
1635
Russell King94579272016-10-23 11:25:02 +01001636static void tda998x_set_config(struct tda998x_priv *priv,
1637 const struct tda998x_encoder_params *p)
1638{
1639 priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
1640 (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
1641 VIP_CNTRL_0_SWAP_B(p->swap_b) |
1642 (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
1643 priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
1644 (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
1645 VIP_CNTRL_1_SWAP_D(p->swap_d) |
1646 (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
1647 priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
1648 (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
1649 VIP_CNTRL_2_SWAP_F(p->swap_f) |
1650 (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
1651
1652 priv->audio_params = p->audio_params;
1653}
1654
Russell Kingc707c362014-02-07 19:49:44 +00001655static int tda998x_bind(struct device *dev, struct device *master, void *data)
1656{
1657 struct tda998x_encoder_params *params = dev->platform_data;
1658 struct i2c_client *client = to_i2c_client(dev);
1659 struct drm_device *drm = data;
Russell Kinga3584f62015-08-14 11:22:50 +01001660 struct tda998x_priv *priv;
Russell Kinge66e03a2015-06-06 21:41:10 +01001661 u32 crtcs = 0;
Russell Kingc707c362014-02-07 19:49:44 +00001662 int ret;
1663
1664 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1665 if (!priv)
1666 return -ENOMEM;
1667
1668 dev_set_drvdata(dev, priv);
1669
Russell King5dbcf312014-06-15 11:11:10 +01001670 if (dev->of_node)
1671 crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
1672
1673 /* If no CRTCs were found, fall back to our old behaviour */
1674 if (crtcs == 0) {
1675 dev_warn(dev, "Falling back to first CRTC\n");
1676 crtcs = 1 << 0;
1677 }
1678
Russell Kinga3584f62015-08-14 11:22:50 +01001679 priv->encoder.possible_crtcs = crtcs;
Russell Kingc707c362014-02-07 19:49:44 +00001680
Russell Kinga3584f62015-08-14 11:22:50 +01001681 ret = tda998x_create(client, priv);
Russell Kingc707c362014-02-07 19:49:44 +00001682 if (ret)
1683 return ret;
1684
1685 if (!dev->of_node && params)
Russell King94579272016-10-23 11:25:02 +01001686 tda998x_set_config(priv, params);
Russell Kingc707c362014-02-07 19:49:44 +00001687
Russell Kinga3584f62015-08-14 11:22:50 +01001688 drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
1689 ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001690 DRM_MODE_ENCODER_TMDS, NULL);
Russell Kingc707c362014-02-07 19:49:44 +00001691 if (ret)
1692 goto err_encoder;
1693
Russell Kinga2f75662016-10-23 11:30:56 +01001694 ret = tda998x_connector_init(priv, drm);
Russell Kingc707c362014-02-07 19:49:44 +00001695 if (ret)
1696 goto err_connector;
1697
Russell Kingc707c362014-02-07 19:49:44 +00001698 return 0;
1699
Russell Kingc707c362014-02-07 19:49:44 +00001700err_connector:
Russell Kinga3584f62015-08-14 11:22:50 +01001701 drm_encoder_cleanup(&priv->encoder);
Russell Kingc707c362014-02-07 19:49:44 +00001702err_encoder:
Russell Kinga3584f62015-08-14 11:22:50 +01001703 tda998x_destroy(priv);
Russell Kingc707c362014-02-07 19:49:44 +00001704 return ret;
1705}
1706
1707static void tda998x_unbind(struct device *dev, struct device *master,
1708 void *data)
1709{
Russell Kinga3584f62015-08-14 11:22:50 +01001710 struct tda998x_priv *priv = dev_get_drvdata(dev);
Russell Kingc707c362014-02-07 19:49:44 +00001711
Russell Kinga3584f62015-08-14 11:22:50 +01001712 drm_connector_cleanup(&priv->connector);
1713 drm_encoder_cleanup(&priv->encoder);
1714 tda998x_destroy(priv);
Russell Kingc707c362014-02-07 19:49:44 +00001715}
1716
1717static const struct component_ops tda998x_ops = {
1718 .bind = tda998x_bind,
1719 .unbind = tda998x_unbind,
1720};
1721
1722static int
1723tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
1724{
1725 return component_add(&client->dev, &tda998x_ops);
1726}
1727
1728static int tda998x_remove(struct i2c_client *client)
1729{
1730 component_del(&client->dev, &tda998x_ops);
1731 return 0;
1732}
1733
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001734#ifdef CONFIG_OF
1735static const struct of_device_id tda998x_dt_ids[] = {
1736 { .compatible = "nxp,tda998x", },
1737 { }
1738};
1739MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
1740#endif
1741
Rob Clarke7792ce2013-01-08 19:21:02 -06001742static struct i2c_device_id tda998x_ids[] = {
1743 { "tda998x", 0 },
1744 { }
1745};
1746MODULE_DEVICE_TABLE(i2c, tda998x_ids);
1747
Russell King3d58e312015-08-14 11:13:50 +01001748static struct i2c_driver tda998x_driver = {
1749 .probe = tda998x_probe,
1750 .remove = tda998x_remove,
1751 .driver = {
1752 .name = "tda998x",
1753 .of_match_table = of_match_ptr(tda998x_dt_ids),
Rob Clarke7792ce2013-01-08 19:21:02 -06001754 },
Russell King3d58e312015-08-14 11:13:50 +01001755 .id_table = tda998x_ids,
Rob Clarke7792ce2013-01-08 19:21:02 -06001756};
1757
Russell King3d58e312015-08-14 11:13:50 +01001758module_i2c_driver(tda998x_driver);
Rob Clarke7792ce2013-01-08 19:21:02 -06001759
1760MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1761MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
1762MODULE_LICENSE("GPL");