blob: b0df9761de6dc1109f727e0300ff91448f8fd55b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040010#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/stddef.h>
13#include <linux/ioport.h>
14#include <linux/delay.h>
15#include <linux/utsname.h>
16#include <linux/initrd.h>
17#include <linux/console.h>
18#include <linux/bootmem.h>
19#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070020#include <linux/screen_info.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000021#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010023#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060024#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/cpu.h>
26#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000027#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000028#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010029#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010030#include <linux/bug.h>
31#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040032#include <linux/sort.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Catalin Marinasb86040a2009-07-24 12:32:54 +010034#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010035#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010037#include <asm/cputype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000040#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000041#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010043#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/mach-types.h>
45#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010046#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48
Grant Likely93c02ab2011-04-28 14:27:21 -060049#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/mach/arch.h>
51#include <asm/mach/irq.h>
52#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010053#include <asm/system_info.h>
54#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060055#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010056#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080057#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000058#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010060#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
64char fpe_type[8];
65
66static int __init fpe_setup(char *line)
67{
68 memcpy(fpe_type, line, 8);
69 return 1;
70}
71
72__setup("fpe=", fpe_setup);
73#endif
74
Russell Kingff69a4c2013-07-26 14:55:59 +010075extern void paging_init(const struct machine_desc *desc);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040076extern void early_paging_init(const struct machine_desc *,
77 struct proc_info_list *);
Russell King0371d3f2011-07-05 19:58:29 +010078extern void sanity_check_meminfo(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070079extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010080extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010083EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000084unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070085EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000086unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010087EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010089unsigned int __atags_pointer __initdata;
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091unsigned int system_rev;
92EXPORT_SYMBOL(system_rev);
93
94unsigned int system_serial_low;
95EXPORT_SYMBOL(system_serial_low);
96
97unsigned int system_serial_high;
98EXPORT_SYMBOL(system_serial_high);
99
Russell King0385ebc2010-12-04 17:45:55 +0000100unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101EXPORT_SYMBOL(elf_hwcap);
102
103
104#ifdef MULTI_CPU
Russell King0385ebc2010-12-04 17:45:55 +0000105struct processor processor __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106#endif
107#ifdef MULTI_TLB
Russell King0385ebc2010-12-04 17:45:55 +0000108struct cpu_tlb_fns cpu_tlb __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#endif
110#ifdef MULTI_USER
Russell King0385ebc2010-12-04 17:45:55 +0000111struct cpu_user_fns cpu_user __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#endif
113#ifdef MULTI_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000114struct cpu_cache_fns cpu_cache __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100116#ifdef CONFIG_OUTER_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000117struct outer_cache_fns outer_cache __read_mostly;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100118EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100119#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Dave Martin2ecccf92011-08-19 17:58:35 +0100121/*
122 * Cached cpu_architecture() result for use by assembler code.
123 * C code should use the cpu_architecture() function instead of accessing this
124 * variable directly.
125 */
126int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
127
Russell Kingccea7a12005-05-31 22:22:32 +0100128struct stack {
129 u32 irq[3];
130 u32 abt[3];
131 u32 und[3];
132} ____cacheline_aligned;
133
Catalin Marinas55bdd692010-05-21 18:06:41 +0100134#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100135static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100136#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138char elf_platform[ELF_PLATFORM_SIZE];
139EXPORT_SYMBOL(elf_platform);
140
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141static const char *cpu_name;
142static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100143static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100144const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
147#define ENDIANNESS ((char)endian_test.l)
148
149DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
150
151/*
152 * Standard memory resources
153 */
154static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700155 {
156 .name = "Video RAM",
157 .start = 0,
158 .end = 0,
159 .flags = IORESOURCE_MEM
160 },
161 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100162 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700163 .start = 0,
164 .end = 0,
165 .flags = IORESOURCE_MEM
166 },
167 {
168 .name = "Kernel data",
169 .start = 0,
170 .end = 0,
171 .flags = IORESOURCE_MEM
172 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173};
174
175#define video_ram mem_res[0]
176#define kernel_code mem_res[1]
177#define kernel_data mem_res[2]
178
179static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700180 {
181 .name = "reserved",
182 .start = 0x3bc,
183 .end = 0x3be,
184 .flags = IORESOURCE_IO | IORESOURCE_BUSY
185 },
186 {
187 .name = "reserved",
188 .start = 0x378,
189 .end = 0x37f,
190 .flags = IORESOURCE_IO | IORESOURCE_BUSY
191 },
192 {
193 .name = "reserved",
194 .start = 0x278,
195 .end = 0x27f,
196 .flags = IORESOURCE_IO | IORESOURCE_BUSY
197 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198};
199
200#define lp0 io_res[0]
201#define lp1 io_res[1]
202#define lp2 io_res[2]
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204static const char *proc_arch[] = {
205 "undefined/unknown",
206 "3",
207 "4",
208 "4T",
209 "5",
210 "5T",
211 "5TE",
212 "5TEJ",
213 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000214 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100215 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 "?(12)",
217 "?(13)",
218 "?(14)",
219 "?(15)",
220 "?(16)",
221 "?(17)",
222};
223
Catalin Marinas55bdd692010-05-21 18:06:41 +0100224#ifdef CONFIG_CPU_V7M
225static int __get_cpu_architecture(void)
226{
227 return CPU_ARCH_ARMv7M;
228}
229#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100230static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231{
232 int cpu_arch;
233
Russell King0ba8b9b2008-08-10 18:08:10 +0100234 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100236 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
237 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
238 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
239 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 if (cpu_arch)
241 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100242 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100243 unsigned int mmfr0;
244
245 /* Revised CPUID format. Read the Memory Model Feature
246 * Register 0 and check for VMSAv7 or PMSAv7 */
247 asm("mrc p15, 0, %0, c0, c1, 4"
248 : "=r" (mmfr0));
Catalin Marinas315cfe72011-02-15 18:06:57 +0100249 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
250 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100251 cpu_arch = CPU_ARCH_ARMv7;
252 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
253 (mmfr0 & 0x000000f0) == 0x00000020)
254 cpu_arch = CPU_ARCH_ARMv6;
255 else
256 cpu_arch = CPU_ARCH_UNKNOWN;
257 } else
258 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 return cpu_arch;
261}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100262#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Dave Martin2ecccf92011-08-19 17:58:35 +0100264int __pure cpu_architecture(void)
265{
266 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
267
268 return __cpu_architecture;
269}
270
Will Deacon8925ec42010-09-13 16:18:30 +0100271static int cpu_has_aliasing_icache(unsigned int arch)
272{
273 int aliasing_icache;
274 unsigned int id_reg, num_sets, line_size;
275
Will Deacon7f94e9c2011-08-23 22:22:11 +0100276 /* PIPT caches never alias. */
277 if (icache_is_pipt())
278 return 0;
279
Will Deacon8925ec42010-09-13 16:18:30 +0100280 /* arch specifies the register format */
281 switch (arch) {
282 case CPU_ARCH_ARMv7:
Linus Walleij5fb31a92010-10-06 11:07:28 +0100283 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
284 : /* No output operands */
Will Deacon8925ec42010-09-13 16:18:30 +0100285 : "r" (1));
Linus Walleij5fb31a92010-10-06 11:07:28 +0100286 isb();
287 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
288 : "=r" (id_reg));
Will Deacon8925ec42010-09-13 16:18:30 +0100289 line_size = 4 << ((id_reg & 0x7) + 2);
290 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
291 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
292 break;
293 case CPU_ARCH_ARMv6:
294 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
295 break;
296 default:
297 /* I-cache aliases will be handled by D-cache aliasing code */
298 aliasing_icache = 0;
299 }
300
301 return aliasing_icache;
302}
303
Russell Kingc0e95872008-09-25 15:35:28 +0100304static void __init cacheid_init(void)
305{
Russell Kingc0e95872008-09-25 15:35:28 +0100306 unsigned int arch = cpu_architecture();
307
Catalin Marinas55bdd692010-05-21 18:06:41 +0100308 if (arch == CPU_ARCH_ARMv7M) {
309 cacheid = 0;
310 } else if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100311 unsigned int cachetype = read_cpuid_cachetype();
Catalin Marinasb57ee992009-03-03 11:44:12 +0100312 if ((cachetype & (7 << 29)) == 4 << 29) {
313 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100314 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100315 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100316 switch (cachetype & (3 << 14)) {
317 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100318 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100319 break;
320 case (3 << 14):
321 cacheid |= CACHEID_PIPT;
322 break;
323 }
Will Deacon8925ec42010-09-13 16:18:30 +0100324 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100325 arch = CPU_ARCH_ARMv6;
326 if (cachetype & (1 << 23))
327 cacheid = CACHEID_VIPT_ALIASING;
328 else
329 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100330 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100331 if (cpu_has_aliasing_icache(arch))
332 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100333 } else {
334 cacheid = CACHEID_VIVT;
335 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100336
Olof Johansson1b0f6682013-12-05 18:29:35 +0100337 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100338 cache_is_vivt() ? "VIVT" :
339 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100340 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100341 cache_is_vivt() ? "VIVT" :
342 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100343 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100344 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100345 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100346}
347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348/*
349 * These functions re-use the assembly code in head.S, which
350 * already provide the required functionality.
351 */
Russell King0f44ba12006-02-24 21:04:56 +0000352extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000353
Grant Likely93c02ab2011-04-28 14:27:21 -0600354void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000355{
356 extern void printascii(const char *);
357 char buf[256];
358 va_list ap;
359
360 va_start(ap, str);
361 vsnprintf(buf, sizeof(buf), str, ap);
362 va_end(ap);
363
364#ifdef CONFIG_DEBUG_LL
365 printascii(buf);
366#endif
367 printk("%s", buf);
368}
369
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100370static void __init cpuid_init_hwcaps(void)
371{
Will Deacona469abd2013-04-08 17:13:12 +0100372 unsigned int divide_instrs, vmsa;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100373
374 if (cpu_architecture() < CPU_ARCH_ARMv7)
375 return;
376
377 divide_instrs = (read_cpuid_ext(CPUID_EXT_ISAR0) & 0x0f000000) >> 24;
378
379 switch (divide_instrs) {
380 case 2:
381 elf_hwcap |= HWCAP_IDIVA;
382 case 1:
383 elf_hwcap |= HWCAP_IDIVT;
384 }
Will Deacona469abd2013-04-08 17:13:12 +0100385
386 /* LPAE implies atomic ldrd/strd instructions */
387 vmsa = (read_cpuid_ext(CPUID_EXT_MMFR0) & 0xf) >> 0;
388 if (vmsa >= 5)
389 elf_hwcap |= HWCAP_LPAE;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100390}
391
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100392static void __init feat_v6_fixup(void)
393{
394 int id = read_cpuid_id();
395
396 if ((id & 0xff0f0000) != 0x41070000)
397 return;
398
399 /*
400 * HWCAP_TLS is available only on 1136 r1p0 and later,
401 * see also kuser_get_tls_init.
402 */
403 if ((((id >> 4) & 0xfff) == 0xb36) && (((id >> 20) & 3) == 0))
404 elf_hwcap &= ~HWCAP_TLS;
405}
406
Russell Kingb69874e2011-06-21 18:57:31 +0100407/*
408 * cpu_init - initialise one CPU.
409 *
410 * cpu_init sets up the per-CPU stacks.
411 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100412void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100413{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100414#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100415 unsigned int cpu = smp_processor_id();
416 struct stack *stk = &stacks[cpu];
417
418 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100419 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100420 BUG();
421 }
422
Rob Herring14318efb2012-11-29 20:39:54 +0100423 /*
424 * This only works on resume and secondary cores. For booting on the
425 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
426 */
427 set_my_cpu_offset(per_cpu_offset(cpu));
428
Russell Kingb69874e2011-06-21 18:57:31 +0100429 cpu_proc_init();
430
431 /*
432 * Define the placement constraint for the inline asm directive below.
433 * In Thumb-2, msr with an immediate value is not allowed.
434 */
435#ifdef CONFIG_THUMB2_KERNEL
436#define PLC "r"
437#else
438#define PLC "I"
439#endif
440
441 /*
442 * setup stacks for re-entrant exception handlers
443 */
444 __asm__ (
445 "msr cpsr_c, %1\n\t"
446 "add r14, %0, %2\n\t"
447 "mov sp, r14\n\t"
448 "msr cpsr_c, %3\n\t"
449 "add r14, %0, %4\n\t"
450 "mov sp, r14\n\t"
451 "msr cpsr_c, %5\n\t"
452 "add r14, %0, %6\n\t"
453 "mov sp, r14\n\t"
454 "msr cpsr_c, %7"
455 :
456 : "r" (stk),
457 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
458 "I" (offsetof(struct stack, irq[0])),
459 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
460 "I" (offsetof(struct stack, abt[0])),
461 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
462 "I" (offsetof(struct stack, und[0])),
463 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
464 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100465#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100466}
467
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100468u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100469
470void __init smp_setup_processor_id(void)
471{
472 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000473 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
474 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100475
476 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000477 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100478 cpu_logical_map(i) = i == cpu ? 0 : i;
479
Ming Lei9394c1c2013-03-11 13:52:12 +0100480 /*
481 * clear __my_cpu_offset on boot CPU to avoid hang caused by
482 * using percpu variable early, for example, lockdep will
483 * access percpu variable inside lock_release
484 */
485 set_my_cpu_offset(0);
486
Olof Johansson1b0f6682013-12-05 18:29:35 +0100487 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100488}
489
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100490struct mpidr_hash mpidr_hash;
491#ifdef CONFIG_SMP
492/**
493 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
494 * level in order to build a linear index from an
495 * MPIDR value. Resulting algorithm is a collision
496 * free hash carried out through shifting and ORing
497 */
498static void __init smp_build_mpidr_hash(void)
499{
500 u32 i, affinity;
501 u32 fs[3], bits[3], ls, mask = 0;
502 /*
503 * Pre-scan the list of MPIDRS and filter out bits that do
504 * not contribute to affinity levels, ie they never toggle.
505 */
506 for_each_possible_cpu(i)
507 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
508 pr_debug("mask of set bits 0x%x\n", mask);
509 /*
510 * Find and stash the last and first bit set at all affinity levels to
511 * check how many bits are required to represent them.
512 */
513 for (i = 0; i < 3; i++) {
514 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
515 /*
516 * Find the MSB bit and LSB bits position
517 * to determine how many bits are required
518 * to express the affinity level.
519 */
520 ls = fls(affinity);
521 fs[i] = affinity ? ffs(affinity) - 1 : 0;
522 bits[i] = ls - fs[i];
523 }
524 /*
525 * An index can be created from the MPIDR by isolating the
526 * significant bits at each affinity level and by shifting
527 * them in order to compress the 24 bits values space to a
528 * compressed set of values. This is equivalent to hashing
529 * the MPIDR through shifting and ORing. It is a collision free
530 * hash though not minimal since some levels might contain a number
531 * of CPUs that is not an exact power of 2 and their bit
532 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
533 */
534 mpidr_hash.shift_aff[0] = fs[0];
535 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
536 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
537 (bits[1] + bits[0]);
538 mpidr_hash.mask = mask;
539 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
540 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
541 mpidr_hash.shift_aff[0],
542 mpidr_hash.shift_aff[1],
543 mpidr_hash.shift_aff[2],
544 mpidr_hash.mask,
545 mpidr_hash.bits);
546 /*
547 * 4x is an arbitrary value used to warn on a hash table much bigger
548 * than expected on most systems.
549 */
550 if (mpidr_hash_size() > 4 * num_possible_cpus())
551 pr_warn("Large number of MPIDR hash buckets detected\n");
552 sync_cache_w(&mpidr_hash);
553}
554#endif
555
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556static void __init setup_processor(void)
557{
558 struct proc_info_list *list;
559
560 /*
561 * locate processor in the list of supported processor
562 * types. The linker builds this table for us from the
563 * entries in arch/arm/mm/proc-*.S
564 */
Russell King0ba8b9b2008-08-10 18:08:10 +0100565 list = lookup_processor_type(read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 if (!list) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100567 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
568 read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 while (1);
570 }
571
572 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100573 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
575#ifdef MULTI_CPU
576 processor = *list->proc;
577#endif
578#ifdef MULTI_TLB
579 cpu_tlb = *list->tlb;
580#endif
581#ifdef MULTI_USER
582 cpu_user = *list->user;
583#endif
584#ifdef MULTI_CACHE
585 cpu_cache = *list->cache;
586#endif
587
Olof Johansson1b0f6682013-12-05 18:29:35 +0100588 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
589 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
590 proc_arch[cpu_architecture()], cr_alignment);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Will Deacona34dbfb2011-11-11 11:35:58 +0100592 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
593 list->arch_name, ENDIANNESS);
594 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
595 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100597
598 cpuid_init_hwcaps();
599
Catalin Marinasadeff422006-04-10 21:32:35 +0100600#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100601 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100602#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Rob Herring92871b92013-10-09 17:26:44 +0100604 erratum_a15_798181_init();
605
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100606 feat_v6_fixup();
607
Russell Kingc0e95872008-09-25 15:35:28 +0100608 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100609 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100610}
611
Grant Likely93c02ab2011-04-28 14:27:21 -0600612void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613{
Russell Kingff69a4c2013-07-26 14:55:59 +0100614 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615
Grant Likely62913192011-04-28 14:27:21 -0600616 early_print("Available machine support:\n\nID (hex)\tNAME\n");
617 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100618 early_print("%08x\t%s\n", p->nr, p->name);
619
620 early_print("\nPlease check your kernel config and/or bootloader.\n");
621
622 while (true)
623 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624}
625
Magnus Damm6a5014a2013-10-22 17:53:16 +0100626int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100627{
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400628 struct membank *bank = &meminfo.bank[meminfo.nr_banks];
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100629 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400630
631 if (meminfo.nr_banks >= NR_BANKS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100632 pr_crit("NR_BANKS too low, ignoring memory at 0x%08llx\n",
633 (long long)start);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400634 return -EINVAL;
635 }
Russell King05f96ef2006-11-30 20:44:49 +0000636
Russell King3a669412005-06-22 21:43:10 +0100637 /*
638 * Ensure that start/size are aligned to a page boundary.
639 * Size is appropriately rounded down, start is rounded up.
640 */
641 size -= start & ~PAGE_MASK;
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100642 aligned_start = PAGE_ALIGN(start);
Will Deacone5ab8582012-04-12 17:15:08 +0100643
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100644#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
645 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100646 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
647 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100648 return -EINVAL;
649 }
650
651 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100652 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
653 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100654 /*
655 * To ensure bank->start + bank->size is representable in
656 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
657 * This means we lose a page after masking.
658 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100659 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100660 }
661#endif
662
Russell King571b1432014-01-11 11:22:18 +0000663 if (aligned_start < PHYS_OFFSET) {
664 if (aligned_start + size <= PHYS_OFFSET) {
665 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
666 aligned_start, aligned_start + size);
667 return -EINVAL;
668 }
669
670 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
671 aligned_start, (u64)PHYS_OFFSET);
672
673 size -= PHYS_OFFSET - aligned_start;
674 aligned_start = PHYS_OFFSET;
675 }
676
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100677 bank->start = aligned_start;
Peter Maydella5d5f7d2012-07-12 23:57:35 +0100678 bank->size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400679
680 /*
681 * Check whether this memory region has non-zero size or
682 * invalid node number.
683 */
Russell Kingbe370302010-05-07 17:40:33 +0100684 if (bank->size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400685 return -EINVAL;
686
687 meminfo.nr_banks++;
688 return 0;
Russell King3a669412005-06-22 21:43:10 +0100689}
690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691/*
692 * Pick out the memory size. We look for mem=size@start,
693 * where start and size are "size[KkMm]"
694 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100695static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696{
697 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100698 u64 size;
699 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100700 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
702 /*
703 * If the user specifies memory size, we
704 * blow away any automatically generated
705 * size.
706 */
707 if (usermem == 0) {
708 usermem = 1;
709 meminfo.nr_banks = 0;
710 }
711
712 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100713 size = memparse(p, &endp);
714 if (*endp == '@')
715 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Andrew Morton1c97b732006-04-20 21:41:18 +0100717 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100718
719 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100721early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Russell Kingff69a4c2013-07-26 14:55:59 +0100723static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724{
Dima Zavin11b93692011-01-14 23:05:14 +0100725 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Russell King37efe642008-12-01 11:53:07 +0000728 kernel_code.start = virt_to_phys(_text);
729 kernel_code.end = virt_to_phys(_etext - 1);
Russell King842eab42010-10-01 14:12:22 +0100730 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000731 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
Dima Zavin11b93692011-01-14 23:05:14 +0100733 for_each_memblock(memory, region) {
Yinghai Luad6492b2014-01-27 17:06:49 -0800734 res = memblock_virt_alloc_low(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 res->name = "System RAM";
Dima Zavin11b93692011-01-14 23:05:14 +0100736 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
737 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
739
740 request_resource(&iomem_resource, res);
741
742 if (kernel_code.start >= res->start &&
743 kernel_code.end <= res->end)
744 request_resource(res, &kernel_code);
745 if (kernel_data.start >= res->start &&
746 kernel_data.end <= res->end)
747 request_resource(res, &kernel_data);
748 }
749
750 if (mdesc->video_start) {
751 video_ram.start = mdesc->video_start;
752 video_ram.end = mdesc->video_end;
753 request_resource(&iomem_resource, &video_ram);
754 }
755
756 /*
757 * Some machines don't have the possibility of ever
758 * possessing lp0, lp1 or lp2
759 */
760 if (mdesc->reserve_lp0)
761 request_resource(&ioport_resource, &lp0);
762 if (mdesc->reserve_lp1)
763 request_resource(&ioport_resource, &lp1);
764 if (mdesc->reserve_lp2)
765 request_resource(&ioport_resource, &lp2);
766}
767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
769struct screen_info screen_info = {
770 .orig_video_lines = 30,
771 .orig_video_cols = 80,
772 .orig_video_mode = 0,
773 .orig_video_ega_bx = 0,
774 .orig_video_isVGA = 1,
775 .orig_video_points = 8
776};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777#endif
778
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779static int __init customize_machine(void)
780{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000781 /*
782 * customizes platform devices, or adds new ones
783 * On DT based machines, we fall back to populating the
784 * machine from the device tree, if no callback is provided,
785 * otherwise we would always need an init_machine callback.
786 */
Russell King8ff14432010-12-20 10:18:36 +0000787 if (machine_desc->init_machine)
788 machine_desc->init_machine();
Arnd Bergmann883a1062013-01-31 17:51:18 +0000789#ifdef CONFIG_OF
790 else
791 of_platform_populate(NULL, of_default_bus_match_table,
792 NULL, NULL);
793#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 return 0;
795}
796arch_initcall(customize_machine);
797
Shawn Guo90de4132012-04-25 22:24:44 +0800798static int __init init_machine_late(void)
799{
800 if (machine_desc->init_late)
801 machine_desc->init_late();
802 return 0;
803}
804late_initcall(init_machine_late);
805
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100806#ifdef CONFIG_KEXEC
807static inline unsigned long long get_total_mem(void)
808{
809 unsigned long total;
810
811 total = max_low_pfn - min_low_pfn;
812 return total << PAGE_SHIFT;
813}
814
815/**
816 * reserve_crashkernel() - reserves memory are for crash kernel
817 *
818 * This function reserves memory area given in "crashkernel=" kernel command
819 * line parameter. The memory reserved is used by a dump capture kernel when
820 * primary kernel is crashing.
821 */
822static void __init reserve_crashkernel(void)
823{
824 unsigned long long crash_size, crash_base;
825 unsigned long long total_mem;
826 int ret;
827
828 total_mem = get_total_mem();
829 ret = parse_crashkernel(boot_command_line, total_mem,
830 &crash_size, &crash_base);
831 if (ret)
832 return;
833
Santosh Shilimkar84f452b2013-06-30 00:28:46 -0400834 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100835 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100836 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
837 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100838 return;
839 }
840
Olof Johansson1b0f6682013-12-05 18:29:35 +0100841 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
842 (unsigned long)(crash_size >> 20),
843 (unsigned long)(crash_base >> 20),
844 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100845
846 crashk_res.start = crash_base;
847 crashk_res.end = crash_base + crash_size - 1;
848 insert_resource(&iomem_resource, &crashk_res);
849}
850#else
851static inline void reserve_crashkernel(void) {}
852#endif /* CONFIG_KEXEC */
853
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -0400854static int __init meminfo_cmp(const void *_a, const void *_b)
855{
856 const struct membank *a = _a, *b = _b;
857 long cmp = bank_pfn_start(a) - bank_pfn_start(b);
858 return cmp < 0 ? -1 : cmp > 0 ? 1 : 0;
859}
Grant Likely62913192011-04-28 14:27:21 -0600860
Dave Martin4588c342012-02-17 16:54:28 +0000861void __init hyp_mode_check(void)
862{
863#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +0100864 sync_boot_mode();
865
Dave Martin4588c342012-02-17 16:54:28 +0000866 if (is_hyp_mode_available()) {
867 pr_info("CPU: All CPU(s) started in HYP mode.\n");
868 pr_info("CPU: Virtualization extensions available.\n");
869 } else if (is_hyp_mode_mismatched()) {
870 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
871 __boot_cpu_mode & MODE_MASK);
872 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
873 } else
874 pr_info("CPU: All CPU(s) started in SVC mode.\n");
875#endif
876}
877
Grant Likely62913192011-04-28 14:27:21 -0600878void __init setup_arch(char **cmdline_p)
879{
Russell Kingff69a4c2013-07-26 14:55:59 +0100880 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -0600881
Grant Likely62913192011-04-28 14:27:21 -0600882 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -0600883 mdesc = setup_machine_fdt(__atags_pointer);
884 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +0100885 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Grant Likely62913192011-04-28 14:27:21 -0600886 machine_desc = mdesc;
887 machine_name = mdesc->name;
888
Robin Holt16d6d5b2013-07-08 16:01:39 -0700889 if (mdesc->reboot_mode != REBOOT_HARD)
890 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -0600891
Russell King37efe642008-12-01 11:53:07 +0000892 init_mm.start_code = (unsigned long) _text;
893 init_mm.end_code = (unsigned long) _etext;
894 init_mm.end_data = (unsigned long) _edata;
895 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100897 /* populate cmd_line too for later use, preserving boot_command_line */
898 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
899 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100900
901 parse_early_param();
902
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -0400903 sort(&meminfo.bank, meminfo.nr_banks, sizeof(meminfo.bank[0]), meminfo_cmp, NULL);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -0400904
905 early_paging_init(mdesc, lookup_processor_type(read_cpuid_id()));
Santosh Shilimkar7c927322013-12-02 20:29:59 +0100906 setup_dma_zone(mdesc);
Russell King0371d3f2011-07-05 19:58:29 +0100907 sanity_check_meminfo();
Russell King8d717a52010-05-22 19:47:18 +0100908 arm_memblock_init(&meminfo, mdesc);
Russell King2778f622010-07-09 16:27:52 +0100909
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400910 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +0100911 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
Russell Kinga5287212011-11-04 15:05:24 +0000913 if (mdesc->restart)
914 arm_pm_restart = mdesc->restart;
915
Grant Likely93c02ab2011-04-28 14:27:21 -0600916 unflatten_device_tree();
917
Lorenzo Pieralisi55871642011-12-14 16:01:24 +0000918 arm_dt_init_cpu_maps();
Stefano Stabellini05774082013-05-21 14:24:11 +0000919 psci_init();
Russell King7bbb7942006-02-16 11:08:09 +0000920#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100921 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +0000922 if (!mdesc->smp_init || !mdesc->smp_init()) {
923 if (psci_smp_available())
924 smp_set_ops(&psci_smp_ops);
925 else if (mdesc->smp)
926 smp_set_ops(mdesc->smp);
927 }
Russell Kingf00ec482010-09-04 10:47:48 +0100928 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100929 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100930 }
Russell King7bbb7942006-02-16 11:08:09 +0000931#endif
Dave Martin4588c342012-02-17 16:54:28 +0000932
933 if (!is_smp())
934 hyp_mode_check();
935
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100936 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +0000937
eric miao52108642010-12-13 09:42:34 +0100938#ifdef CONFIG_MULTI_IRQ_HANDLER
939 handle_arch_irq = mdesc->handle_irq;
940#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
942#ifdef CONFIG_VT
943#if defined(CONFIG_VGA_CONSOLE)
944 conswitchp = &vga_con;
945#elif defined(CONFIG_DUMMY_CONSOLE)
946 conswitchp = &dummy_con;
947#endif
948#endif
Russell Kingdec12e62010-12-16 13:49:34 +0000949
950 if (mdesc->init_early)
951 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952}
953
954
955static int __init topology_init(void)
956{
957 int cpu;
958
Russell King66fb8bd2007-03-13 09:54:21 +0000959 for_each_possible_cpu(cpu) {
960 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
961 cpuinfo->cpu.hotpluggable = 1;
962 register_cpu(&cpuinfo->cpu, cpu);
963 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
965 return 0;
966}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967subsys_initcall(topology_init);
968
Russell Kinge119bff2010-01-10 17:23:29 +0000969#ifdef CONFIG_HAVE_PROC_CPU
970static int __init proc_cpu_init(void)
971{
972 struct proc_dir_entry *res;
973
974 res = proc_mkdir("cpu", NULL);
975 if (!res)
976 return -ENOMEM;
977 return 0;
978}
979fs_initcall(proc_cpu_init);
980#endif
981
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982static const char *hwcap_str[] = {
983 "swp",
984 "half",
985 "thumb",
986 "26bit",
987 "fastmult",
988 "fpa",
989 "vfp",
990 "edsp",
991 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +0100992 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +0100993 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +0000994 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +0000995 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +0100996 "vfpv3",
997 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +0100998 "tls",
999 "vfpv4",
1000 "idiva",
1001 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001002 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001003 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001004 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 NULL
1006};
1007
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008static int c_show(struct seq_file *m, void *v)
1009{
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001010 int i, j;
1011 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001014 /*
1015 * glibc reads /proc/cpuinfo to determine the number of
1016 * online processors, looking for lines beginning with
1017 * "processor". Give glibc what it expects.
1018 */
1019 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001020 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1021 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1022 cpu_name, cpuid & 15, elf_platform);
1023
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001024 /* dump out the processor features */
1025 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001027 for (j = 0; hwcap_str[j]; j++)
1028 if (elf_hwcap & (1 << j))
1029 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001031 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1032 seq_printf(m, "CPU architecture: %s\n",
1033 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001035 if ((cpuid & 0x0008f000) == 0x00000000) {
1036 /* pre-ARM7 */
1037 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 } else {
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001039 if ((cpuid & 0x0008f000) == 0x00007000) {
1040 /* ARM7 */
1041 seq_printf(m, "CPU variant\t: 0x%02x\n",
1042 (cpuid >> 16) & 127);
1043 } else {
1044 /* post-ARM7 */
1045 seq_printf(m, "CPU variant\t: 0x%x\n",
1046 (cpuid >> 20) & 15);
1047 }
1048 seq_printf(m, "CPU part\t: 0x%03x\n",
1049 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 }
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001051 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
1054 seq_printf(m, "Hardware\t: %s\n", machine_name);
1055 seq_printf(m, "Revision\t: %04x\n", system_rev);
1056 seq_printf(m, "Serial\t\t: %08x%08x\n",
1057 system_serial_high, system_serial_low);
1058
1059 return 0;
1060}
1061
1062static void *c_start(struct seq_file *m, loff_t *pos)
1063{
1064 return *pos < 1 ? (void *)1 : NULL;
1065}
1066
1067static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1068{
1069 ++*pos;
1070 return NULL;
1071}
1072
1073static void c_stop(struct seq_file *m, void *v)
1074{
1075}
1076
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001077const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 .start = c_start,
1079 .next = c_next,
1080 .stop = c_stop,
1081 .show = c_show
1082};