blob: f46b854d34b54be021de67e708d12858cba34ab8 [file] [log] [blame]
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001/*
Jamie Ilesf75ba502011-11-08 10:12:32 +00002 * Cadence MACB/GEM Ethernet Controller driver
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003 *
4 * Copyright (C) 2004-2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
Jamie Ilesc220f8c2011-03-08 20:27:08 +000011#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010012#include <linux/clk.h>
Claudiu Beznea653e92a2018-08-07 12:25:14 +030013#include <linux/crc32.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/kernel.h>
17#include <linux/types.h>
Nicolas Ferre909a8582012-11-19 06:00:21 +000018#include <linux/circ_buf.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010019#include <linux/slab.h>
20#include <linux/init.h>
Soren Brinkmann60fe7162013-12-10 16:07:21 -080021#include <linux/io.h>
Joachim Eastwood2dbfdbb92012-11-11 13:56:27 +000022#include <linux/gpio.h>
Gregory CLEMENT270c4992015-12-17 10:51:04 +010023#include <linux/gpio/consumer.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010025#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010027#include <linux/dma-mapping.h>
Jamie Iles84e0cdb2011-03-08 20:17:06 +000028#include <linux/platform_data/macb.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010029#include <linux/platform_device.h>
frederic RODO6c36a702007-07-12 19:07:24 +020030#include <linux/phy.h>
Olof Johanssonb17471f2011-12-20 13:13:07 -080031#include <linux/of.h>
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +010032#include <linux/of_device.h>
Gregory CLEMENT270c4992015-12-17 10:51:04 +010033#include <linux/of_gpio.h>
Boris BREZILLON148cbb52013-08-22 17:57:28 +020034#include <linux/of_mdio.h>
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +010035#include <linux/of_net.h>
Rafal Ozieblo1629dd42016-11-16 10:02:34 +000036#include <linux/ip.h>
37#include <linux/udp.h>
38#include <linux/tcp.h>
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010039#include "macb.h"
40
Nicolas Ferre1b447912013-06-04 21:57:11 +000041#define MACB_RX_BUFFER_SIZE 128
Nicolas Ferre1b447912013-06-04 21:57:11 +000042#define RX_BUFFER_MULTIPLE 64 /* bytes */
Zach Brown8441bb32016-10-19 09:56:58 -050043
Zach Brownb410d132016-10-19 09:56:57 -050044#define DEFAULT_RX_RING_SIZE 512 /* must be power of 2 */
Zach Brown8441bb32016-10-19 09:56:58 -050045#define MIN_RX_RING_SIZE 64
46#define MAX_RX_RING_SIZE 8192
Rafal Ozieblodc97a892017-01-27 15:08:20 +000047#define RX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \
Zach Brownb410d132016-10-19 09:56:57 -050048 * (bp)->rx_ring_size)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010049
Zach Brownb410d132016-10-19 09:56:57 -050050#define DEFAULT_TX_RING_SIZE 512 /* must be power of 2 */
Zach Brown8441bb32016-10-19 09:56:58 -050051#define MIN_TX_RING_SIZE 64
52#define MAX_TX_RING_SIZE 4096
Rafal Ozieblodc97a892017-01-27 15:08:20 +000053#define TX_RING_BYTES(bp) (macb_dma_desc_get_size(bp) \
Zach Brownb410d132016-10-19 09:56:57 -050054 * (bp)->tx_ring_size)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010055
Nicolas Ferre909a8582012-11-19 06:00:21 +000056/* level of occupied TX descriptors under which we wake up TX process */
Zach Brownb410d132016-10-19 09:56:57 -050057#define MACB_TX_WAKEUP_THRESH(bp) (3 * (bp)->tx_ring_size / 4)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010058
59#define MACB_RX_INT_FLAGS (MACB_BIT(RCOMP) | MACB_BIT(RXUBR) \
60 | MACB_BIT(ISR_ROVR))
Nicolas Ferree86cd532012-10-31 06:04:57 +000061#define MACB_TX_ERR_FLAGS (MACB_BIT(ISR_TUND) \
62 | MACB_BIT(ISR_RLE) \
63 | MACB_BIT(TXERR))
64#define MACB_TX_INT_FLAGS (MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP))
65
Rafal Ozieblo1629dd42016-11-16 10:02:34 +000066/* Max length of transmit frame must be a multiple of 8 bytes */
67#define MACB_TX_LEN_ALIGN 8
68#define MACB_MAX_TX_LEN ((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
69#define GEM_MAX_TX_LEN ((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +020070
Jarod Wilson44770e12016-10-17 15:54:17 -040071#define GEM_MTU_MIN_SIZE ETH_MIN_MTU
David S. Millerf9c45ae2017-07-03 06:31:05 -070072#define MACB_NETIF_LSO NETIF_F_TSO
Harini Katakama5898ea2015-05-06 22:27:18 +053073
Sergio Prado3e2a5e12016-02-09 12:07:16 -020074#define MACB_WOL_HAS_MAGIC_PACKET (0x1 << 0)
75#define MACB_WOL_ENABLED (0x1 << 1)
76
Moritz Fischer64ec42f2016-03-29 19:11:12 -070077/* Graceful stop timeouts in us. We should allow up to
Nicolas Ferree86cd532012-10-31 06:04:57 +000078 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
79 */
80#define MACB_HALT_TIMEOUT 1230
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010081
Rafal Ozieblodc97a892017-01-27 15:08:20 +000082/* DMA buffer descriptor might be different size
Rafal Ozieblo7b429612017-06-29 07:12:51 +010083 * depends on hardware configuration:
84 *
85 * 1. dma address width 32 bits:
86 * word 1: 32 bit address of Data Buffer
87 * word 2: control
88 *
89 * 2. dma address width 64 bits:
90 * word 1: 32 bit address of Data Buffer
91 * word 2: control
92 * word 3: upper 32 bit address of Data Buffer
93 * word 4: unused
94 *
95 * 3. dma address width 32 bits with hardware timestamping:
96 * word 1: 32 bit address of Data Buffer
97 * word 2: control
98 * word 3: timestamp word 1
99 * word 4: timestamp word 2
100 *
101 * 4. dma address width 64 bits with hardware timestamping:
102 * word 1: 32 bit address of Data Buffer
103 * word 2: control
104 * word 3: upper 32 bit address of Data Buffer
105 * word 4: unused
106 * word 5: timestamp word 1
107 * word 6: timestamp word 2
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000108 */
109static unsigned int macb_dma_desc_get_size(struct macb *bp)
110{
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100111#ifdef MACB_EXT_DESC
112 unsigned int desc_size;
113
114 switch (bp->hw_dma_cap) {
115 case HW_DMA_CAP_64B:
116 desc_size = sizeof(struct macb_dma_desc)
117 + sizeof(struct macb_dma_desc_64);
118 break;
119 case HW_DMA_CAP_PTP:
120 desc_size = sizeof(struct macb_dma_desc)
121 + sizeof(struct macb_dma_desc_ptp);
122 break;
123 case HW_DMA_CAP_64B_PTP:
124 desc_size = sizeof(struct macb_dma_desc)
125 + sizeof(struct macb_dma_desc_64)
126 + sizeof(struct macb_dma_desc_ptp);
127 break;
128 default:
129 desc_size = sizeof(struct macb_dma_desc);
130 }
131 return desc_size;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000132#endif
133 return sizeof(struct macb_dma_desc);
134}
135
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100136static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx)
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000137{
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100138#ifdef MACB_EXT_DESC
139 switch (bp->hw_dma_cap) {
140 case HW_DMA_CAP_64B:
141 case HW_DMA_CAP_PTP:
142 desc_idx <<= 1;
143 break;
144 case HW_DMA_CAP_64B_PTP:
145 desc_idx *= 3;
146 break;
147 default:
148 break;
149 }
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000150#endif
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100151 return desc_idx;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000152}
153
154#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
155static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc)
156{
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100157 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
158 return (struct macb_dma_desc_64 *)((void *)desc + sizeof(struct macb_dma_desc));
159 return NULL;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000160}
161#endif
162
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000163/* Ring buffer accessors */
Zach Brownb410d132016-10-19 09:56:57 -0500164static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000165{
Zach Brownb410d132016-10-19 09:56:57 -0500166 return index & (bp->tx_ring_size - 1);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000167}
168
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100169static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
170 unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000171{
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000172 index = macb_tx_ring_wrap(queue->bp, index);
173 index = macb_adj_dma_desc_idx(queue->bp, index);
174 return &queue->tx_ring[index];
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000175}
176
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100177static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
178 unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000179{
Zach Brownb410d132016-10-19 09:56:57 -0500180 return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)];
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000181}
182
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100183static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000184{
185 dma_addr_t offset;
186
Zach Brownb410d132016-10-19 09:56:57 -0500187 offset = macb_tx_ring_wrap(queue->bp, index) *
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000188 macb_dma_desc_get_size(queue->bp);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000189
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100190 return queue->tx_ring_dma + offset;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000191}
192
Zach Brownb410d132016-10-19 09:56:57 -0500193static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000194{
Zach Brownb410d132016-10-19 09:56:57 -0500195 return index & (bp->rx_ring_size - 1);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000196}
197
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000198static struct macb_dma_desc *macb_rx_desc(struct macb_queue *queue, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000199{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000200 index = macb_rx_ring_wrap(queue->bp, index);
201 index = macb_adj_dma_desc_idx(queue->bp, index);
202 return &queue->rx_ring[index];
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000203}
204
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000205static void *macb_rx_buffer(struct macb_queue *queue, unsigned int index)
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000206{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000207 return queue->rx_buffers + queue->bp->rx_buffer_size *
208 macb_rx_ring_wrap(queue->bp, index);
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000209}
210
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +0300211/* I/O accessors */
212static u32 hw_readl_native(struct macb *bp, int offset)
213{
214 return __raw_readl(bp->regs + offset);
215}
216
217static void hw_writel_native(struct macb *bp, int offset, u32 value)
218{
219 __raw_writel(value, bp->regs + offset);
220}
221
222static u32 hw_readl(struct macb *bp, int offset)
223{
224 return readl_relaxed(bp->regs + offset);
225}
226
227static void hw_writel(struct macb *bp, int offset, u32 value)
228{
229 writel_relaxed(value, bp->regs + offset);
230}
231
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700232/* Find the CPU endianness by using the loopback bit of NCR register. When the
Moritz Fischer88023be2016-03-29 19:11:15 -0700233 * CPU is in big endian we need to program swapped mode for management
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +0300234 * descriptor access.
235 */
236static bool hw_is_native_io(void __iomem *addr)
237{
238 u32 value = MACB_BIT(LLB);
239
240 __raw_writel(value, addr + MACB_NCR);
241 value = __raw_readl(addr + MACB_NCR);
242
243 /* Write 0 back to disable everything */
244 __raw_writel(0, addr + MACB_NCR);
245
246 return value == MACB_BIT(LLB);
247}
248
249static bool hw_is_gem(void __iomem *addr, bool native_io)
250{
251 u32 id;
252
253 if (native_io)
254 id = __raw_readl(addr + MACB_MID);
255 else
256 id = readl_relaxed(addr + MACB_MID);
257
258 return MACB_BFEXT(IDNUM, id) >= 0x2;
259}
260
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100261static void macb_set_hwaddr(struct macb *bp)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100262{
263 u32 bottom;
264 u16 top;
265
266 bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
Jamie Ilesf75ba502011-11-08 10:12:32 +0000267 macb_or_gem_writel(bp, SA1B, bottom);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100268 top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
Jamie Ilesf75ba502011-11-08 10:12:32 +0000269 macb_or_gem_writel(bp, SA1T, top);
Joachim Eastwood3629a6c2012-11-11 13:56:28 +0000270
271 /* Clear unused address register sets */
272 macb_or_gem_writel(bp, SA2B, 0);
273 macb_or_gem_writel(bp, SA2T, 0);
274 macb_or_gem_writel(bp, SA3B, 0);
275 macb_or_gem_writel(bp, SA3T, 0);
276 macb_or_gem_writel(bp, SA4B, 0);
277 macb_or_gem_writel(bp, SA4T, 0);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100278}
279
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100280static void macb_get_hwaddr(struct macb *bp)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100281{
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000282 struct macb_platform_data *pdata;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100283 u32 bottom;
284 u16 top;
285 u8 addr[6];
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000286 int i;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100287
Jingoo Hanc607a0d2013-08-30 14:12:21 +0900288 pdata = dev_get_platdata(&bp->pdev->dev);
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000289
Moritz Fischeraa50b552016-03-29 19:11:13 -0700290 /* Check all 4 address register for valid address */
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000291 for (i = 0; i < 4; i++) {
292 bottom = macb_or_gem_readl(bp, SA1B + i * 8);
293 top = macb_or_gem_readl(bp, SA1T + i * 8);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100294
Joachim Eastwoodd25e78a2012-11-07 08:14:51 +0000295 if (pdata && pdata->rev_eth_addr) {
296 addr[5] = bottom & 0xff;
297 addr[4] = (bottom >> 8) & 0xff;
298 addr[3] = (bottom >> 16) & 0xff;
299 addr[2] = (bottom >> 24) & 0xff;
300 addr[1] = top & 0xff;
301 addr[0] = (top & 0xff00) >> 8;
302 } else {
303 addr[0] = bottom & 0xff;
304 addr[1] = (bottom >> 8) & 0xff;
305 addr[2] = (bottom >> 16) & 0xff;
306 addr[3] = (bottom >> 24) & 0xff;
307 addr[4] = top & 0xff;
308 addr[5] = (top >> 8) & 0xff;
309 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100310
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000311 if (is_valid_ether_addr(addr)) {
312 memcpy(bp->dev->dev_addr, addr, sizeof(addr));
313 return;
314 }
Sven Schnelled1d57412008-06-09 16:33:57 -0700315 }
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000316
Andy Shevchenkoa35919e2015-07-24 21:24:01 +0300317 dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
Joachim Eastwood17b8bb32012-11-07 08:14:50 +0000318 eth_hw_addr_random(bp->dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100319}
320
frederic RODO6c36a702007-07-12 19:07:24 +0200321static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100322{
frederic RODO6c36a702007-07-12 19:07:24 +0200323 struct macb *bp = bus->priv;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100324 int value;
325
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100326 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
327 | MACB_BF(RW, MACB_MAN_READ)
frederic RODO6c36a702007-07-12 19:07:24 +0200328 | MACB_BF(PHYA, mii_id)
329 | MACB_BF(REGA, regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100330 | MACB_BF(CODE, MACB_MAN_CODE)));
331
frederic RODO6c36a702007-07-12 19:07:24 +0200332 /* wait for end of transfer */
333 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
334 cpu_relax();
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100335
336 value = MACB_BFEXT(DATA, macb_readl(bp, MAN));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100337
338 return value;
339}
340
frederic RODO6c36a702007-07-12 19:07:24 +0200341static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
342 u16 value)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100343{
frederic RODO6c36a702007-07-12 19:07:24 +0200344 struct macb *bp = bus->priv;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100345
346 macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
347 | MACB_BF(RW, MACB_MAN_WRITE)
frederic RODO6c36a702007-07-12 19:07:24 +0200348 | MACB_BF(PHYA, mii_id)
349 | MACB_BF(REGA, regnum)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100350 | MACB_BF(CODE, MACB_MAN_CODE)
frederic RODO6c36a702007-07-12 19:07:24 +0200351 | MACB_BF(DATA, value)));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100352
frederic RODO6c36a702007-07-12 19:07:24 +0200353 /* wait for end of transfer */
354 while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
355 cpu_relax();
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100356
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100357 return 0;
358}
359
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800360/**
361 * macb_set_tx_clk() - Set a clock to a new frequency
362 * @clk Pointer to the clock to change
363 * @rate New frequency in Hz
364 * @dev Pointer to the struct net_device
365 */
366static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
367{
368 long ferr, rate, rate_rounded;
369
Cyrille Pitchen93b31f42015-03-07 07:23:31 +0100370 if (!clk)
371 return;
372
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800373 switch (speed) {
374 case SPEED_10:
375 rate = 2500000;
376 break;
377 case SPEED_100:
378 rate = 25000000;
379 break;
380 case SPEED_1000:
381 rate = 125000000;
382 break;
383 default:
Soren Brinkmann9319e472013-12-10 20:57:57 -0800384 return;
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800385 }
386
387 rate_rounded = clk_round_rate(clk, rate);
388 if (rate_rounded < 0)
389 return;
390
391 /* RGMII allows 50 ppm frequency error. Test and warn if this limit
392 * is not satisfied.
393 */
394 ferr = abs(rate_rounded - rate);
395 ferr = DIV_ROUND_UP(ferr, rate / 100000);
396 if (ferr > 5)
397 netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700398 rate);
Soren Brinkmanne1824df2013-12-10 16:07:23 -0800399
400 if (clk_set_rate(clk, rate_rounded))
401 netdev_err(dev, "adjusting tx_clk failed.\n");
402}
403
frederic RODO6c36a702007-07-12 19:07:24 +0200404static void macb_handle_link_change(struct net_device *dev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100405{
frederic RODO6c36a702007-07-12 19:07:24 +0200406 struct macb *bp = netdev_priv(dev);
Philippe Reynes0a912812016-06-22 00:32:35 +0200407 struct phy_device *phydev = dev->phydev;
frederic RODO6c36a702007-07-12 19:07:24 +0200408 unsigned long flags;
frederic RODO6c36a702007-07-12 19:07:24 +0200409 int status_change = 0;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100410
frederic RODO6c36a702007-07-12 19:07:24 +0200411 spin_lock_irqsave(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100412
frederic RODO6c36a702007-07-12 19:07:24 +0200413 if (phydev->link) {
414 if ((bp->speed != phydev->speed) ||
415 (bp->duplex != phydev->duplex)) {
416 u32 reg;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100417
frederic RODO6c36a702007-07-12 19:07:24 +0200418 reg = macb_readl(bp, NCFGR);
419 reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
Patrice Vilchez140b7552012-10-31 06:04:50 +0000420 if (macb_is_gem(bp))
421 reg &= ~GEM_BIT(GBE);
frederic RODO6c36a702007-07-12 19:07:24 +0200422
423 if (phydev->duplex)
424 reg |= MACB_BIT(FD);
Atsushi Nemoto179956f2008-02-21 22:50:54 +0900425 if (phydev->speed == SPEED_100)
frederic RODO6c36a702007-07-12 19:07:24 +0200426 reg |= MACB_BIT(SPD);
Nicolas Ferree1755872014-07-24 13:50:58 +0200427 if (phydev->speed == SPEED_1000 &&
428 bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
Patrice Vilchez140b7552012-10-31 06:04:50 +0000429 reg |= GEM_BIT(GBE);
frederic RODO6c36a702007-07-12 19:07:24 +0200430
Patrice Vilchez140b7552012-10-31 06:04:50 +0000431 macb_or_gem_writel(bp, NCFGR, reg);
frederic RODO6c36a702007-07-12 19:07:24 +0200432
433 bp->speed = phydev->speed;
434 bp->duplex = phydev->duplex;
435 status_change = 1;
436 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100437 }
438
frederic RODO6c36a702007-07-12 19:07:24 +0200439 if (phydev->link != bp->link) {
Anton Vorontsovc8f15682008-07-22 15:41:24 -0700440 if (!phydev->link) {
frederic RODO6c36a702007-07-12 19:07:24 +0200441 bp->speed = 0;
442 bp->duplex = -1;
443 }
444 bp->link = phydev->link;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100445
frederic RODO6c36a702007-07-12 19:07:24 +0200446 status_change = 1;
447 }
448
449 spin_unlock_irqrestore(&bp->lock, flags);
450
451 if (status_change) {
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000452 if (phydev->link) {
Jaeden Amero2c29b232015-03-12 18:07:54 -0500453 /* Update the TX clock rate if and only if the link is
454 * up and there has been a link change.
455 */
456 macb_set_tx_clk(bp->tx_clk, phydev->speed, dev);
457
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000458 netif_carrier_on(dev);
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000459 netdev_info(dev, "link up (%d/%s)\n",
460 phydev->speed,
461 phydev->duplex == DUPLEX_FULL ?
462 "Full" : "Half");
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000463 } else {
464 netif_carrier_off(dev);
Jamie Ilesc220f8c2011-03-08 20:27:08 +0000465 netdev_info(dev, "link down\n");
Nicolas Ferre03fc4722012-07-03 23:14:13 +0000466 }
frederic RODO6c36a702007-07-12 19:07:24 +0200467 }
468}
469
470/* based on au1000_eth. c*/
471static int macb_mii_probe(struct net_device *dev)
472{
473 struct macb *bp = netdev_priv(dev);
Joachim Eastwood2dbfdbb92012-11-11 13:56:27 +0000474 struct macb_platform_data *pdata;
Jiri Pirko7455a762010-02-08 05:12:08 +0000475 struct phy_device *phydev;
Brad Mouring739de9a2018-03-13 16:32:13 -0500476 struct device_node *np;
477 int phy_irq, ret, i;
478
479 pdata = dev_get_platdata(&bp->pdev->dev);
480 np = bp->pdev->dev.of_node;
481 ret = 0;
482
483 if (np) {
484 if (of_phy_is_fixed_link(np)) {
Brad Mouring739de9a2018-03-13 16:32:13 -0500485 bp->phy_node = of_node_get(np);
486 } else {
Brad Mouring2105a5d2018-03-13 16:32:15 -0500487 bp->phy_node = of_parse_phandle(np, "phy-handle", 0);
488 /* fallback to standard phy registration if no
489 * phy-handle was found nor any phy found during
490 * dt phy registration
Brad Mouring739de9a2018-03-13 16:32:13 -0500491 */
Brad Mouring2105a5d2018-03-13 16:32:15 -0500492 if (!bp->phy_node && !phy_find_first(bp->mii_bus)) {
Brad Mouring739de9a2018-03-13 16:32:13 -0500493 for (i = 0; i < PHY_MAX_ADDR; i++) {
494 struct phy_device *phydev;
495
496 phydev = mdiobus_scan(bp->mii_bus, i);
497 if (IS_ERR(phydev) &&
498 PTR_ERR(phydev) != -ENODEV) {
499 ret = PTR_ERR(phydev);
500 break;
501 }
502 }
503
504 if (ret)
505 return -ENODEV;
506 }
507 }
508 }
frederic RODO6c36a702007-07-12 19:07:24 +0200509
Michael Grzeschikdacdbb42017-06-23 16:54:10 +0200510 if (bp->phy_node) {
511 phydev = of_phy_connect(dev, bp->phy_node,
512 &macb_handle_link_change, 0,
513 bp->phy_interface);
514 if (!phydev)
515 return -ENODEV;
516 } else {
517 phydev = phy_find_first(bp->mii_bus);
518 if (!phydev) {
519 netdev_err(dev, "no PHY found\n");
520 return -ENXIO;
Joachim Eastwood2dbfdbb92012-11-11 13:56:27 +0000521 }
frederic RODO6c36a702007-07-12 19:07:24 +0200522
Michael Grzeschikdacdbb42017-06-23 16:54:10 +0200523 if (pdata) {
524 if (gpio_is_valid(pdata->phy_irq_pin)) {
525 ret = devm_gpio_request(&bp->pdev->dev,
526 pdata->phy_irq_pin, "phy int");
527 if (!ret) {
528 phy_irq = gpio_to_irq(pdata->phy_irq_pin);
529 phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq;
530 }
531 } else {
532 phydev->irq = PHY_POLL;
533 }
534 }
535
536 /* attach the mac to the phy */
537 ret = phy_connect_direct(dev, phydev, &macb_handle_link_change,
538 bp->phy_interface);
539 if (ret) {
540 netdev_err(dev, "Could not attach to PHY\n");
541 return ret;
542 }
frederic RODO6c36a702007-07-12 19:07:24 +0200543 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100544
frederic RODO6c36a702007-07-12 19:07:24 +0200545 /* mask with MAC supported features */
Nicolas Ferree1755872014-07-24 13:50:58 +0200546 if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
Patrice Vilchez140b7552012-10-31 06:04:50 +0000547 phydev->supported &= PHY_GBIT_FEATURES;
548 else
549 phydev->supported &= PHY_BASIC_FEATURES;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100550
Nathan Sullivan222ca8e2015-05-22 09:22:10 -0500551 if (bp->caps & MACB_CAPS_NO_GIGABIT_HALF)
552 phydev->supported &= ~SUPPORTED_1000baseT_Half;
553
frederic RODO6c36a702007-07-12 19:07:24 +0200554 phydev->advertising = phydev->supported;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100555
frederic RODO6c36a702007-07-12 19:07:24 +0200556 bp->link = 0;
557 bp->speed = 0;
558 bp->duplex = -1;
frederic RODO6c36a702007-07-12 19:07:24 +0200559
560 return 0;
561}
562
Cyrille Pitchen421d9df2015-03-07 07:23:32 +0100563static int macb_mii_init(struct macb *bp)
frederic RODO6c36a702007-07-12 19:07:24 +0200564{
Jamie Iles84e0cdb2011-03-08 20:17:06 +0000565 struct macb_platform_data *pdata;
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200566 struct device_node *np;
Ahmad Fatoumab5f1102018-08-21 17:35:48 +0200567 int err = -ENXIO;
frederic RODO6c36a702007-07-12 19:07:24 +0200568
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +0200569 /* Enable management port */
frederic RODO6c36a702007-07-12 19:07:24 +0200570 macb_writel(bp, NCR, MACB_BIT(MPE));
571
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700572 bp->mii_bus = mdiobus_alloc();
Moritz Fischeraa50b552016-03-29 19:11:13 -0700573 if (!bp->mii_bus) {
frederic RODO6c36a702007-07-12 19:07:24 +0200574 err = -ENOMEM;
575 goto err_out;
576 }
577
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700578 bp->mii_bus->name = "MACB_mii_bus";
579 bp->mii_bus->read = &macb_mdio_read;
580 bp->mii_bus->write = &macb_mdio_write;
Florian Fainelli98d5e572012-01-09 23:59:11 +0000581 snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700582 bp->pdev->name, bp->pdev->id);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700583 bp->mii_bus->priv = bp;
Florian Fainellicf669662016-05-02 18:38:45 -0700584 bp->mii_bus->parent = &bp->pdev->dev;
Jingoo Hanc607a0d2013-08-30 14:12:21 +0900585 pdata = dev_get_platdata(&bp->pdev->dev);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700586
Jamie Iles91523942011-02-28 04:05:25 +0000587 dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
frederic RODO6c36a702007-07-12 19:07:24 +0200588
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200589 np = bp->pdev->dev.of_node;
Ahmad Fatoumab5f1102018-08-21 17:35:48 +0200590 if (np && of_phy_is_fixed_link(np)) {
591 if (of_phy_register_fixed_link(np) < 0) {
592 dev_err(&bp->pdev->dev,
593 "broken fixed-link specification %pOF\n", np);
594 goto err_out_free_mdiobus;
595 }
Brad Mouring739de9a2018-03-13 16:32:13 -0500596
Ahmad Fatoumab5f1102018-08-21 17:35:48 +0200597 err = mdiobus_register(bp->mii_bus);
598 } else {
599 if (pdata)
600 bp->mii_bus->phy_mask = pdata->phy_mask;
601
602 err = of_mdiobus_register(bp->mii_bus, np);
603 }
604
Boris BREZILLON148cbb52013-08-22 17:57:28 +0200605 if (err)
Ahmad Fatoumab5f1102018-08-21 17:35:48 +0200606 goto err_out_free_fixed_link;
frederic RODO6c36a702007-07-12 19:07:24 +0200607
Boris BREZILLON7daa78e2013-08-27 14:36:14 +0200608 err = macb_mii_probe(bp->dev);
609 if (err)
frederic RODO6c36a702007-07-12 19:07:24 +0200610 goto err_out_unregister_bus;
frederic RODO6c36a702007-07-12 19:07:24 +0200611
612 return 0;
613
614err_out_unregister_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700615 mdiobus_unregister(bp->mii_bus);
Ahmad Fatoumab5f1102018-08-21 17:35:48 +0200616err_out_free_fixed_link:
Michael Grzeschik9ce98142017-11-08 09:56:34 +0100617 if (np && of_phy_is_fixed_link(np))
618 of_phy_deregister_fixed_link(np);
Brad Mouring739de9a2018-03-13 16:32:13 -0500619err_out_free_mdiobus:
620 of_node_put(bp->phy_node);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700621 mdiobus_free(bp->mii_bus);
frederic RODO6c36a702007-07-12 19:07:24 +0200622err_out:
623 return err;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100624}
625
626static void macb_update_stats(struct macb *bp)
627{
Jamie Ilesa494ed82011-03-09 16:26:35 +0000628 u32 *p = &bp->hw_stats.macb.rx_pause_frames;
629 u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +0300630 int offset = MACB_PFR;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100631
632 WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);
633
Moritz Fischer96ec6312016-03-29 19:11:11 -0700634 for (; p < end; p++, offset += 4)
David S. Miller7a6e0702015-07-27 14:24:48 -0700635 *p += bp->macb_reg_readl(bp, offset);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100636}
637
Nicolas Ferree86cd532012-10-31 06:04:57 +0000638static int macb_halt_tx(struct macb *bp)
639{
640 unsigned long halt_time, timeout;
641 u32 status;
642
643 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
644
645 timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
646 do {
647 halt_time = jiffies;
648 status = macb_readl(bp, TSR);
649 if (!(status & MACB_BIT(TGO)))
650 return 0;
651
652 usleep_range(10, 250);
653 } while (time_before(halt_time, timeout));
654
655 return -ETIMEDOUT;
656}
657
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200658static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
659{
660 if (tx_skb->mapping) {
661 if (tx_skb->mapped_as_page)
662 dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
663 tx_skb->size, DMA_TO_DEVICE);
664 else
665 dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
666 tx_skb->size, DMA_TO_DEVICE);
667 tx_skb->mapping = 0;
668 }
669
670 if (tx_skb->skb) {
671 dev_kfree_skb_any(tx_skb->skb);
672 tx_skb->skb = NULL;
673 }
674}
675
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000676static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr)
Harini Katakamfff80192016-08-09 13:15:53 +0530677{
Harini Katakamfff80192016-08-09 13:15:53 +0530678#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000679 struct macb_dma_desc_64 *desc_64;
680
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100681 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000682 desc_64 = macb_64b_desc(bp, desc);
683 desc_64->addrh = upper_32_bits(addr);
684 }
Harini Katakamfff80192016-08-09 13:15:53 +0530685#endif
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000686 desc->addr = lower_32_bits(addr);
687}
688
689static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc)
690{
691 dma_addr_t addr = 0;
692#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
693 struct macb_dma_desc_64 *desc_64;
694
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100695 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000696 desc_64 = macb_64b_desc(bp, desc);
697 addr = ((u64)(desc_64->addrh) << 32);
698 }
699#endif
700 addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
701 return addr;
Harini Katakamfff80192016-08-09 13:15:53 +0530702}
703
Nicolas Ferree86cd532012-10-31 06:04:57 +0000704static void macb_tx_error_task(struct work_struct *work)
705{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100706 struct macb_queue *queue = container_of(work, struct macb_queue,
707 tx_error_task);
708 struct macb *bp = queue->bp;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000709 struct macb_tx_skb *tx_skb;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100710 struct macb_dma_desc *desc;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000711 struct sk_buff *skb;
712 unsigned int tail;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100713 unsigned long flags;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000714
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100715 netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
716 (unsigned int)(queue - bp->queues),
717 queue->tx_tail, queue->tx_head);
718
719 /* Prevent the queue IRQ handlers from running: each of them may call
720 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
721 * As explained below, we have to halt the transmission before updating
722 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
723 * network engine about the macb/gem being halted.
724 */
725 spin_lock_irqsave(&bp->lock, flags);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000726
727 /* Make sure nobody is trying to queue up new packets */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100728 netif_tx_stop_all_queues(bp->dev);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000729
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700730 /* Stop transmission now
Nicolas Ferree86cd532012-10-31 06:04:57 +0000731 * (in case we have just queued new packets)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100732 * macb/gem must be halted to write TBQP register
Nicolas Ferree86cd532012-10-31 06:04:57 +0000733 */
734 if (macb_halt_tx(bp))
735 /* Just complain for now, reinitializing TX path can be good */
736 netdev_err(bp->dev, "BUG: halt tx timed out\n");
737
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700738 /* Treat frames in TX queue including the ones that caused the error.
Nicolas Ferree86cd532012-10-31 06:04:57 +0000739 * Free transmit buffers in upper layer.
740 */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100741 for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
742 u32 ctrl;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000743
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100744 desc = macb_tx_desc(queue, tail);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000745 ctrl = desc->ctrl;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100746 tx_skb = macb_tx_skb(queue, tail);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000747 skb = tx_skb->skb;
748
749 if (ctrl & MACB_BIT(TX_USED)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200750 /* skb is set for the last buffer of the frame */
751 while (!skb) {
752 macb_tx_unmap(bp, tx_skb);
753 tail++;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100754 tx_skb = macb_tx_skb(queue, tail);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200755 skb = tx_skb->skb;
756 }
757
758 /* ctrl still refers to the first buffer descriptor
759 * since it's the only one written back by the hardware
760 */
761 if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
762 netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
Zach Brownb410d132016-10-19 09:56:57 -0500763 macb_tx_ring_wrap(bp, tail),
764 skb->data);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200765 bp->dev->stats.tx_packets++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +0000766 queue->stats.tx_packets++;
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200767 bp->dev->stats.tx_bytes += skb->len;
Rafal Ozieblo512286b2017-11-30 18:19:56 +0000768 queue->stats.tx_bytes += skb->len;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200769 }
Nicolas Ferree86cd532012-10-31 06:04:57 +0000770 } else {
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700771 /* "Buffers exhausted mid-frame" errors may only happen
772 * if the driver is buggy, so complain loudly about
773 * those. Statistics are updated by hardware.
Nicolas Ferree86cd532012-10-31 06:04:57 +0000774 */
775 if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
776 netdev_err(bp->dev,
777 "BUG: TX buffers exhausted mid-frame\n");
778
779 desc->ctrl = ctrl | MACB_BIT(TX_USED);
780 }
781
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200782 macb_tx_unmap(bp, tx_skb);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000783 }
784
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100785 /* Set end of TX queue */
786 desc = macb_tx_desc(queue, 0);
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000787 macb_set_addr(bp, desc, 0);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100788 desc->ctrl = MACB_BIT(TX_USED);
789
Nicolas Ferree86cd532012-10-31 06:04:57 +0000790 /* Make descriptor updates visible to hardware */
791 wmb();
792
793 /* Reinitialize the TX desc queue */
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000794 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +0530795#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +0100796 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000797 queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +0530798#endif
Nicolas Ferree86cd532012-10-31 06:04:57 +0000799 /* Make TX ring reflect state of hardware */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100800 queue->tx_head = 0;
801 queue->tx_tail = 0;
Nicolas Ferree86cd532012-10-31 06:04:57 +0000802
803 /* Housework before enabling TX IRQ */
804 macb_writel(bp, TSR, macb_readl(bp, TSR));
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100805 queue_writel(queue, IER, MACB_TX_INT_FLAGS);
806
807 /* Now we are ready to start transmission again */
808 netif_tx_start_all_queues(bp->dev);
809 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
810
811 spin_unlock_irqrestore(&bp->lock, flags);
Nicolas Ferree86cd532012-10-31 06:04:57 +0000812}
813
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100814static void macb_tx_interrupt(struct macb_queue *queue)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100815{
816 unsigned int tail;
817 unsigned int head;
818 u32 status;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100819 struct macb *bp = queue->bp;
820 u16 queue_index = queue - bp->queues;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100821
822 status = macb_readl(bp, TSR);
823 macb_writel(bp, TSR, status);
824
Nicolas Ferre581df9e2013-05-14 03:00:16 +0000825 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100826 queue_writel(queue, ISR, MACB_BIT(TCOMP));
Steffen Trumtrar749a2b62013-03-27 23:07:05 +0000827
Nicolas Ferree86cd532012-10-31 06:04:57 +0000828 netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -0700829 (unsigned long)status);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100830
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100831 head = queue->tx_head;
832 for (tail = queue->tx_tail; tail != head; tail++) {
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000833 struct macb_tx_skb *tx_skb;
834 struct sk_buff *skb;
835 struct macb_dma_desc *desc;
836 u32 ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100837
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100838 desc = macb_tx_desc(queue, tail);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100839
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000840 /* Make hw descriptor updates visible to CPU */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100841 rmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +0000842
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000843 ctrl = desc->ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100844
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200845 /* TX_USED bit is only set by hardware on the very first buffer
846 * descriptor of the transmitted frame.
847 */
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000848 if (!(ctrl & MACB_BIT(TX_USED)))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100849 break;
850
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200851 /* Process all buffers of the current transmitted frame */
852 for (;; tail++) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100853 tx_skb = macb_tx_skb(queue, tail);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200854 skb = tx_skb->skb;
Havard Skinnemoen55054a12012-10-31 06:04:55 +0000855
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200856 /* First, update TX stats if needed */
857 if (skb) {
Rafal Oziebloab91f0a2017-06-29 07:14:16 +0100858 if (gem_ptp_do_txstamp(queue, skb, desc) == 0) {
859 /* skb now belongs to timestamp buffer
860 * and will be removed later
861 */
862 tx_skb->skb = NULL;
863 }
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200864 netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
Zach Brownb410d132016-10-19 09:56:57 -0500865 macb_tx_ring_wrap(bp, tail),
866 skb->data);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200867 bp->dev->stats.tx_packets++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +0000868 queue->stats.tx_packets++;
Tobias Klauser5f1d3a52017-04-07 10:17:30 +0200869 bp->dev->stats.tx_bytes += skb->len;
Rafal Ozieblo512286b2017-11-30 18:19:56 +0000870 queue->stats.tx_bytes += skb->len;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +0200871 }
872
873 /* Now we can safely release resources */
874 macb_tx_unmap(bp, tx_skb);
875
876 /* skb is set only for the last buffer of the frame.
877 * WARNING: at this point skb has been freed by
878 * macb_tx_unmap().
879 */
880 if (skb)
881 break;
882 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100883 }
884
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100885 queue->tx_tail = tail;
886 if (__netif_subqueue_stopped(bp->dev, queue_index) &&
887 CIRC_CNT(queue->tx_head, queue->tx_tail,
Zach Brownb410d132016-10-19 09:56:57 -0500888 bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +0100889 netif_wake_subqueue(bp->dev, queue_index);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100890}
891
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000892static void gem_rx_refill(struct macb_queue *queue)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000893{
894 unsigned int entry;
895 struct sk_buff *skb;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000896 dma_addr_t paddr;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000897 struct macb *bp = queue->bp;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000898 struct macb_dma_desc *desc;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000899
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000900 while (CIRC_SPACE(queue->rx_prepared_head, queue->rx_tail,
901 bp->rx_ring_size) > 0) {
902 entry = macb_rx_ring_wrap(bp, queue->rx_prepared_head);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000903
904 /* Make hw descriptor updates visible to CPU */
905 rmb();
906
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000907 queue->rx_prepared_head++;
908 desc = macb_rx_desc(queue, entry);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000909
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000910 if (!queue->rx_skbuff[entry]) {
Nicolas Ferre4df95132013-06-04 21:57:12 +0000911 /* allocate sk_buff for this free entry in ring */
912 skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
Moritz Fischeraa50b552016-03-29 19:11:13 -0700913 if (unlikely(!skb)) {
Nicolas Ferre4df95132013-06-04 21:57:12 +0000914 netdev_err(bp->dev,
915 "Unable to allocate sk_buff\n");
916 break;
917 }
Nicolas Ferre4df95132013-06-04 21:57:12 +0000918
919 /* now fill corresponding descriptor entry */
920 paddr = dma_map_single(&bp->pdev->dev, skb->data,
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700921 bp->rx_buffer_size,
922 DMA_FROM_DEVICE);
Soren Brinkmann92030902014-03-04 08:46:39 -0800923 if (dma_mapping_error(&bp->pdev->dev, paddr)) {
924 dev_kfree_skb(skb);
925 break;
926 }
927
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000928 queue->rx_skbuff[entry] = skb;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000929
Zach Brownb410d132016-10-19 09:56:57 -0500930 if (entry == bp->rx_ring_size - 1)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000931 paddr |= MACB_BIT(RX_WRAP);
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000932 macb_set_addr(bp, desc, paddr);
933 desc->ctrl = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000934
935 /* properly align Ethernet header */
936 skb_reserve(skb, NET_IP_ALIGN);
Punnaiah Choudary Kallurid4c216c2015-04-29 08:34:46 +0530937 } else {
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000938 desc->addr &= ~MACB_BIT(RX_USED);
939 desc->ctrl = 0;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000940 }
941 }
942
943 /* Make descriptor updates visible to hardware */
944 wmb();
945
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000946 netdev_vdbg(bp->dev, "rx ring: queue: %p, prepared head %d, tail %d\n",
947 queue, queue->rx_prepared_head, queue->rx_tail);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000948}
949
950/* Mark DMA descriptors from begin up to and not including end as unused */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000951static void discard_partial_frame(struct macb_queue *queue, unsigned int begin,
Nicolas Ferre4df95132013-06-04 21:57:12 +0000952 unsigned int end)
953{
954 unsigned int frag;
955
956 for (frag = begin; frag != end; frag++) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000957 struct macb_dma_desc *desc = macb_rx_desc(queue, frag);
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700958
Nicolas Ferre4df95132013-06-04 21:57:12 +0000959 desc->addr &= ~MACB_BIT(RX_USED);
960 }
961
962 /* Make descriptor updates visible to hardware */
963 wmb();
964
Moritz Fischer64ec42f2016-03-29 19:11:12 -0700965 /* When this happens, the hardware stats registers for
Nicolas Ferre4df95132013-06-04 21:57:12 +0000966 * whatever caused this is updated, so we don't have to record
967 * anything.
968 */
969}
970
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000971static int gem_rx(struct macb_queue *queue, int budget)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000972{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000973 struct macb *bp = queue->bp;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000974 unsigned int len;
975 unsigned int entry;
976 struct sk_buff *skb;
977 struct macb_dma_desc *desc;
978 int count = 0;
979
980 while (count < budget) {
Harini Katakamfff80192016-08-09 13:15:53 +0530981 u32 ctrl;
982 dma_addr_t addr;
983 bool rxused;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000984
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000985 entry = macb_rx_ring_wrap(bp, queue->rx_tail);
986 desc = macb_rx_desc(queue, entry);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000987
988 /* Make hw descriptor updates visible to CPU */
989 rmb();
990
Harini Katakamfff80192016-08-09 13:15:53 +0530991 rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
Rafal Ozieblodc97a892017-01-27 15:08:20 +0000992 addr = macb_get_addr(bp, desc);
Nicolas Ferre4df95132013-06-04 21:57:12 +0000993 ctrl = desc->ctrl;
994
Harini Katakamfff80192016-08-09 13:15:53 +0530995 if (!rxused)
Nicolas Ferre4df95132013-06-04 21:57:12 +0000996 break;
997
Rafal Oziebloae1f2a52017-11-30 18:19:15 +0000998 queue->rx_tail++;
Nicolas Ferre4df95132013-06-04 21:57:12 +0000999 count++;
1000
1001 if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
1002 netdev_err(bp->dev,
1003 "not whole frame pointed by descriptor\n");
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001004 bp->dev->stats.rx_dropped++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +00001005 queue->stats.rx_dropped++;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001006 break;
1007 }
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001008 skb = queue->rx_skbuff[entry];
Nicolas Ferre4df95132013-06-04 21:57:12 +00001009 if (unlikely(!skb)) {
1010 netdev_err(bp->dev,
1011 "inconsistent Rx descriptor chain\n");
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001012 bp->dev->stats.rx_dropped++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +00001013 queue->stats.rx_dropped++;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001014 break;
1015 }
1016 /* now everything is ready for receiving packet */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001017 queue->rx_skbuff[entry] = NULL;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301018 len = ctrl & bp->rx_frm_len_mask;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001019
1020 netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);
1021
1022 skb_put(skb, len);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001023 dma_unmap_single(&bp->pdev->dev, addr,
Soren Brinkmann48330e082014-03-04 08:46:40 -08001024 bp->rx_buffer_size, DMA_FROM_DEVICE);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001025
1026 skb->protocol = eth_type_trans(skb, bp->dev);
1027 skb_checksum_none_assert(skb);
Cyrille Pitchen924ec532014-07-24 13:51:01 +02001028 if (bp->dev->features & NETIF_F_RXCSUM &&
1029 !(bp->dev->flags & IFF_PROMISC) &&
1030 GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
1031 skb->ip_summed = CHECKSUM_UNNECESSARY;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001032
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001033 bp->dev->stats.rx_packets++;
Rafal Ozieblo512286b2017-11-30 18:19:56 +00001034 queue->stats.rx_packets++;
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001035 bp->dev->stats.rx_bytes += skb->len;
Rafal Ozieblo512286b2017-11-30 18:19:56 +00001036 queue->stats.rx_bytes += skb->len;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001037
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01001038 gem_ptp_do_rxstamp(bp, skb, desc);
1039
Nicolas Ferre4df95132013-06-04 21:57:12 +00001040#if defined(DEBUG) && defined(VERBOSE_DEBUG)
1041 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1042 skb->len, skb->csum);
1043 print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
Cyrille Pitchen51f83012014-12-11 11:15:54 +01001044 skb_mac_header(skb), 16, true);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001045 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
1046 skb->data, 32, true);
1047#endif
1048
1049 netif_receive_skb(skb);
1050 }
1051
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001052 gem_rx_refill(queue);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001053
1054 return count;
1055}
1056
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001057static int macb_rx_frame(struct macb_queue *queue, unsigned int first_frag,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001058 unsigned int last_frag)
1059{
1060 unsigned int len;
1061 unsigned int frag;
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001062 unsigned int offset;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001063 struct sk_buff *skb;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001064 struct macb_dma_desc *desc;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001065 struct macb *bp = queue->bp;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001066
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001067 desc = macb_rx_desc(queue, last_frag);
Harini Katakam98b5a0f42015-05-06 22:27:17 +05301068 len = desc->ctrl & bp->rx_frm_len_mask;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001069
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001070 netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
Zach Brownb410d132016-10-19 09:56:57 -05001071 macb_rx_ring_wrap(bp, first_frag),
1072 macb_rx_ring_wrap(bp, last_frag), len);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001073
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001074 /* The ethernet header starts NET_IP_ALIGN bytes into the
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001075 * first buffer. Since the header is 14 bytes, this makes the
1076 * payload word-aligned.
1077 *
1078 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
1079 * the two padding bytes into the skb so that we avoid hitting
1080 * the slowpath in memcpy(), and pull them off afterwards.
1081 */
1082 skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001083 if (!skb) {
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001084 bp->dev->stats.rx_dropped++;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001085 for (frag = first_frag; ; frag++) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001086 desc = macb_rx_desc(queue, frag);
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001087 desc->addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001088 if (frag == last_frag)
1089 break;
1090 }
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001091
1092 /* Make descriptor updates visible to hardware */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001093 wmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001094
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001095 return 1;
1096 }
1097
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001098 offset = 0;
1099 len += NET_IP_ALIGN;
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001100 skb_checksum_none_assert(skb);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001101 skb_put(skb, len);
1102
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001103 for (frag = first_frag; ; frag++) {
Nicolas Ferre1b447912013-06-04 21:57:11 +00001104 unsigned int frag_len = bp->rx_buffer_size;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001105
1106 if (offset + frag_len > len) {
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001107 if (unlikely(frag != last_frag)) {
1108 dev_kfree_skb_any(skb);
1109 return -1;
1110 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001111 frag_len = len - offset;
1112 }
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -03001113 skb_copy_to_linear_data_offset(skb, offset,
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001114 macb_rx_buffer(queue, frag),
Moritz Fischeraa50b552016-03-29 19:11:13 -07001115 frag_len);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001116 offset += bp->rx_buffer_size;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001117 desc = macb_rx_desc(queue, frag);
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001118 desc->addr &= ~MACB_BIT(RX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001119
1120 if (frag == last_frag)
1121 break;
1122 }
1123
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001124 /* Make descriptor updates visible to hardware */
1125 wmb();
1126
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00001127 __skb_pull(skb, NET_IP_ALIGN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001128 skb->protocol = eth_type_trans(skb, bp->dev);
1129
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02001130 bp->dev->stats.rx_packets++;
1131 bp->dev->stats.rx_bytes += skb->len;
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001132 netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -07001133 skb->len, skb->csum);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001134 netif_receive_skb(skb);
1135
1136 return 0;
1137}
1138
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001139static inline void macb_init_rx_ring(struct macb_queue *queue)
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001140{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001141 struct macb *bp = queue->bp;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001142 dma_addr_t addr;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001143 struct macb_dma_desc *desc = NULL;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001144 int i;
1145
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001146 addr = queue->rx_buffers_dma;
Zach Brownb410d132016-10-19 09:56:57 -05001147 for (i = 0; i < bp->rx_ring_size; i++) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001148 desc = macb_rx_desc(queue, i);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001149 macb_set_addr(bp, desc, addr);
1150 desc->ctrl = 0;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001151 addr += bp->rx_buffer_size;
1152 }
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001153 desc->addr |= MACB_BIT(RX_WRAP);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001154 queue->rx_tail = 0;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001155}
1156
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001157static int macb_rx(struct macb_queue *queue, int budget)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001158{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001159 struct macb *bp = queue->bp;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001160 bool reset_rx_queue = false;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001161 int received = 0;
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001162 unsigned int tail;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001163 int first_frag = -1;
1164
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001165 for (tail = queue->rx_tail; budget > 0; tail++) {
1166 struct macb_dma_desc *desc = macb_rx_desc(queue, tail);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001167 u32 ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001168
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001169 /* Make hw descriptor updates visible to CPU */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001170 rmb();
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001171
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001172 ctrl = desc->ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001173
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001174 if (!(desc->addr & MACB_BIT(RX_USED)))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001175 break;
1176
1177 if (ctrl & MACB_BIT(RX_SOF)) {
1178 if (first_frag != -1)
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001179 discard_partial_frame(queue, first_frag, tail);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001180 first_frag = tail;
1181 }
1182
1183 if (ctrl & MACB_BIT(RX_EOF)) {
1184 int dropped;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001185
1186 if (unlikely(first_frag == -1)) {
1187 reset_rx_queue = true;
1188 continue;
1189 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001190
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001191 dropped = macb_rx_frame(queue, first_frag, tail);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001192 first_frag = -1;
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001193 if (unlikely(dropped < 0)) {
1194 reset_rx_queue = true;
1195 continue;
1196 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001197 if (!dropped) {
1198 received++;
1199 budget--;
1200 }
1201 }
1202 }
1203
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001204 if (unlikely(reset_rx_queue)) {
1205 unsigned long flags;
1206 u32 ctrl;
1207
1208 netdev_err(bp->dev, "RX queue corruption: reset it\n");
1209
1210 spin_lock_irqsave(&bp->lock, flags);
1211
1212 ctrl = macb_readl(bp, NCR);
1213 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1214
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001215 macb_init_rx_ring(queue);
1216 queue_writel(queue, RBQP, queue->rx_ring_dma);
Cyrille Pitchen9ba723b2016-03-25 10:37:34 +01001217
1218 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1219
1220 spin_unlock_irqrestore(&bp->lock, flags);
1221 return received;
1222 }
1223
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001224 if (first_frag != -1)
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001225 queue->rx_tail = first_frag;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001226 else
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001227 queue->rx_tail = tail;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001228
1229 return received;
1230}
1231
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001232static int macb_poll(struct napi_struct *napi, int budget)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001233{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001234 struct macb_queue *queue = container_of(napi, struct macb_queue, napi);
1235 struct macb *bp = queue->bp;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001236 int work_done;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001237 u32 status;
1238
1239 status = macb_readl(bp, RSR);
1240 macb_writel(bp, RSR, status);
1241
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001242 netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
Moritz Fischeraa50b552016-03-29 19:11:13 -07001243 (unsigned long)status, budget);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001244
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001245 work_done = bp->macbgem_ops.mog_rx(queue, budget);
Joshua Hokeb3363692010-10-25 01:44:22 +00001246 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08001247 napi_complete_done(napi, work_done);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001248
Nicolas Ferre8770e912013-02-12 11:08:48 +01001249 /* Packets received while interrupts were disabled */
1250 status = macb_readl(bp, RSR);
Soren Brinkmann504ad982014-05-04 15:43:01 -07001251 if (status) {
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001252 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001253 queue_writel(queue, ISR, MACB_BIT(RCOMP));
Nicolas Ferre8770e912013-02-12 11:08:48 +01001254 napi_reschedule(napi);
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001255 } else {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001256 queue_writel(queue, IER, MACB_RX_INT_FLAGS);
Soren Brinkmann02f7a342014-05-04 15:43:00 -07001257 }
Joshua Hokeb3363692010-10-25 01:44:22 +00001258 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001259
1260 /* TODO: Handle errors */
1261
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001262 return work_done;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001263}
1264
Harini Katakam032dc412018-01-27 12:09:01 +05301265static void macb_hresp_error_task(unsigned long data)
1266{
1267 struct macb *bp = (struct macb *)data;
1268 struct net_device *dev = bp->dev;
1269 struct macb_queue *queue = bp->queues;
1270 unsigned int q;
1271 u32 ctrl;
1272
1273 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1274 queue_writel(queue, IDR, MACB_RX_INT_FLAGS |
1275 MACB_TX_INT_FLAGS |
1276 MACB_BIT(HRESP));
1277 }
1278 ctrl = macb_readl(bp, NCR);
1279 ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
1280 macb_writel(bp, NCR, ctrl);
1281
1282 netif_tx_stop_all_queues(dev);
1283 netif_carrier_off(dev);
1284
1285 bp->macbgem_ops.mog_init_rings(bp);
1286
1287 /* Initialize TX and RX buffers */
1288 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1289 queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
1290#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1291 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
1292 queue_writel(queue, RBQPH,
1293 upper_32_bits(queue->rx_ring_dma));
1294#endif
1295 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
1296#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
1297 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
1298 queue_writel(queue, TBQPH,
1299 upper_32_bits(queue->tx_ring_dma));
1300#endif
1301
1302 /* Enable interrupts */
1303 queue_writel(queue, IER,
1304 MACB_RX_INT_FLAGS |
1305 MACB_TX_INT_FLAGS |
1306 MACB_BIT(HRESP));
1307 }
1308
1309 ctrl |= MACB_BIT(RE) | MACB_BIT(TE);
1310 macb_writel(bp, NCR, ctrl);
1311
1312 netif_carrier_on(dev);
1313 netif_tx_start_all_queues(dev);
1314}
1315
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001316static irqreturn_t macb_interrupt(int irq, void *dev_id)
1317{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001318 struct macb_queue *queue = dev_id;
1319 struct macb *bp = queue->bp;
1320 struct net_device *dev = bp->dev;
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001321 u32 status, ctrl;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001322
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001323 status = queue_readl(queue, ISR);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001324
1325 if (unlikely(!status))
1326 return IRQ_NONE;
1327
1328 spin_lock(&bp->lock);
1329
1330 while (status) {
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001331 /* close possible race with dev_close */
1332 if (unlikely(!netif_running(dev))) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001333 queue_writel(queue, IDR, -1);
Nathan Sullivan24468372016-01-14 13:27:27 -06001334 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1335 queue_writel(queue, ISR, -1);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001336 break;
1337 }
1338
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001339 netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
1340 (unsigned int)(queue - bp->queues),
1341 (unsigned long)status);
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001342
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001343 if (status & MACB_RX_INT_FLAGS) {
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001344 /* There's no point taking any more interrupts
Joshua Hokeb3363692010-10-25 01:44:22 +00001345 * until we have processed the buffers. The
1346 * scheduling call may fail if the poll routine
1347 * is already scheduled, so disable interrupts
1348 * now.
1349 */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001350 queue_writel(queue, IDR, MACB_RX_INT_FLAGS);
Nicolas Ferre581df9e2013-05-14 03:00:16 +00001351 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001352 queue_writel(queue, ISR, MACB_BIT(RCOMP));
Joshua Hokeb3363692010-10-25 01:44:22 +00001353
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001354 if (napi_schedule_prep(&queue->napi)) {
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001355 netdev_vdbg(bp->dev, "scheduling RX softirq\n");
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001356 __napi_schedule(&queue->napi);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001357 }
1358 }
1359
Nicolas Ferree86cd532012-10-31 06:04:57 +00001360 if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001361 queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
1362 schedule_work(&queue->tx_error_task);
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001363
1364 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001365 queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001366
Nicolas Ferree86cd532012-10-31 06:04:57 +00001367 break;
1368 }
1369
1370 if (status & MACB_BIT(TCOMP))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001371 macb_tx_interrupt(queue);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001372
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001373 /* Link change detection isn't possible with RMII, so we'll
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001374 * add that if/when we get our hands on a full-blown MII PHY.
1375 */
1376
Nathan Sullivan86b5e7d2015-05-13 17:01:36 -05001377 /* There is a hardware issue under heavy load where DMA can
1378 * stop, this causes endless "used buffer descriptor read"
1379 * interrupts but it can be cleared by re-enabling RX. See
1380 * the at91 manual, section 41.3.1 or the Zynq manual
1381 * section 16.7.4 for details.
1382 */
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001383 if (status & MACB_BIT(RXUBR)) {
1384 ctrl = macb_readl(bp, NCR);
1385 macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
Zumeng Chenffac0e92016-11-28 21:55:00 +08001386 wmb();
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001387 macb_writel(bp, NCR, ctrl | MACB_BIT(RE));
1388
1389 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchenba504992016-03-24 15:40:04 +01001390 queue_writel(queue, ISR, MACB_BIT(RXUBR));
Nathan Sullivanbfbb92c2015-05-05 15:00:25 -05001391 }
1392
Alexander Steinb19f7f72011-04-13 05:03:24 +00001393 if (status & MACB_BIT(ISR_ROVR)) {
1394 /* We missed at least one packet */
Jamie Ilesf75ba502011-11-08 10:12:32 +00001395 if (macb_is_gem(bp))
1396 bp->hw_stats.gem.rx_overruns++;
1397 else
1398 bp->hw_stats.macb.rx_overruns++;
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001399
1400 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001401 queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
Alexander Steinb19f7f72011-04-13 05:03:24 +00001402 }
1403
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001404 if (status & MACB_BIT(HRESP)) {
Harini Katakam032dc412018-01-27 12:09:01 +05301405 tasklet_schedule(&bp->hresp_err_tasklet);
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001406 netdev_err(dev, "DMA bus error: HRESP not OK\n");
Soren Brinkmann6a027b72014-05-04 15:42:59 -07001407
1408 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001409 queue_writel(queue, ISR, MACB_BIT(HRESP));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001410 }
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001411 status = queue_readl(queue, ISR);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001412 }
1413
1414 spin_unlock(&bp->lock);
1415
1416 return IRQ_HANDLED;
1417}
1418
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001419#ifdef CONFIG_NET_POLL_CONTROLLER
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001420/* Polling receive - used by netconsole and other diagnostic tools
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001421 * to allow network i/o with interrupts disabled.
1422 */
1423static void macb_poll_controller(struct net_device *dev)
1424{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001425 struct macb *bp = netdev_priv(dev);
1426 struct macb_queue *queue;
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001427 unsigned long flags;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001428 unsigned int q;
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001429
1430 local_irq_save(flags);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001431 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
1432 macb_interrupt(dev->irq, queue);
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07001433 local_irq_restore(flags);
1434}
1435#endif
1436
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001437static unsigned int macb_tx_map(struct macb *bp,
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001438 struct macb_queue *queue,
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001439 struct sk_buff *skb,
1440 unsigned int hdrlen)
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001441{
1442 dma_addr_t mapping;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001443 unsigned int len, entry, i, tx_head = queue->tx_head;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001444 struct macb_tx_skb *tx_skb = NULL;
1445 struct macb_dma_desc *desc;
1446 unsigned int offset, size, count = 0;
1447 unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001448 unsigned int eof = 1, mss_mfs = 0;
1449 u32 ctrl, lso_ctrl = 0, seq_ctrl = 0;
1450
1451 /* LSO */
1452 if (skb_shinfo(skb)->gso_size != 0) {
1453 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1454 /* UDP - UFO */
1455 lso_ctrl = MACB_LSO_UFO_ENABLE;
1456 else
1457 /* TCP - TSO */
1458 lso_ctrl = MACB_LSO_TSO_ENABLE;
1459 }
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001460
1461 /* First, map non-paged data */
1462 len = skb_headlen(skb);
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001463
1464 /* first buffer length */
1465 size = hdrlen;
1466
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001467 offset = 0;
1468 while (len) {
Zach Brownb410d132016-10-19 09:56:57 -05001469 entry = macb_tx_ring_wrap(bp, tx_head);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001470 tx_skb = &queue->tx_skb[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001471
1472 mapping = dma_map_single(&bp->pdev->dev,
1473 skb->data + offset,
1474 size, DMA_TO_DEVICE);
1475 if (dma_mapping_error(&bp->pdev->dev, mapping))
1476 goto dma_error;
1477
1478 /* Save info to properly release resources */
1479 tx_skb->skb = NULL;
1480 tx_skb->mapping = mapping;
1481 tx_skb->size = size;
1482 tx_skb->mapped_as_page = false;
1483
1484 len -= size;
1485 offset += size;
1486 count++;
1487 tx_head++;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001488
1489 size = min(len, bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001490 }
1491
1492 /* Then, map paged data from fragments */
1493 for (f = 0; f < nr_frags; f++) {
1494 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1495
1496 len = skb_frag_size(frag);
1497 offset = 0;
1498 while (len) {
1499 size = min(len, bp->max_tx_length);
Zach Brownb410d132016-10-19 09:56:57 -05001500 entry = macb_tx_ring_wrap(bp, tx_head);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001501 tx_skb = &queue->tx_skb[entry];
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001502
1503 mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
1504 offset, size, DMA_TO_DEVICE);
1505 if (dma_mapping_error(&bp->pdev->dev, mapping))
1506 goto dma_error;
1507
1508 /* Save info to properly release resources */
1509 tx_skb->skb = NULL;
1510 tx_skb->mapping = mapping;
1511 tx_skb->size = size;
1512 tx_skb->mapped_as_page = true;
1513
1514 len -= size;
1515 offset += size;
1516 count++;
1517 tx_head++;
1518 }
1519 }
1520
1521 /* Should never happen */
Moritz Fischeraa50b552016-03-29 19:11:13 -07001522 if (unlikely(!tx_skb)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001523 netdev_err(bp->dev, "BUG! empty skb!\n");
1524 return 0;
1525 }
1526
1527 /* This is the last buffer of the frame: save socket buffer */
1528 tx_skb->skb = skb;
1529
1530 /* Update TX ring: update buffer descriptors in reverse order
1531 * to avoid race condition
1532 */
1533
1534 /* Set 'TX_USED' bit in buffer descriptor at tx_head position
1535 * to set the end of TX queue
1536 */
1537 i = tx_head;
Zach Brownb410d132016-10-19 09:56:57 -05001538 entry = macb_tx_ring_wrap(bp, i);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001539 ctrl = MACB_BIT(TX_USED);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001540 desc = macb_tx_desc(queue, entry);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001541 desc->ctrl = ctrl;
1542
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001543 if (lso_ctrl) {
1544 if (lso_ctrl == MACB_LSO_UFO_ENABLE)
1545 /* include header and FCS in value given to h/w */
1546 mss_mfs = skb_shinfo(skb)->gso_size +
1547 skb_transport_offset(skb) +
1548 ETH_FCS_LEN;
1549 else /* TSO */ {
1550 mss_mfs = skb_shinfo(skb)->gso_size;
1551 /* TCP Sequence Number Source Select
1552 * can be set only for TSO
1553 */
1554 seq_ctrl = 0;
1555 }
1556 }
1557
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001558 do {
1559 i--;
Zach Brownb410d132016-10-19 09:56:57 -05001560 entry = macb_tx_ring_wrap(bp, i);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001561 tx_skb = &queue->tx_skb[entry];
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001562 desc = macb_tx_desc(queue, entry);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001563
1564 ctrl = (u32)tx_skb->size;
1565 if (eof) {
1566 ctrl |= MACB_BIT(TX_LAST);
1567 eof = 0;
1568 }
Zach Brownb410d132016-10-19 09:56:57 -05001569 if (unlikely(entry == (bp->tx_ring_size - 1)))
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001570 ctrl |= MACB_BIT(TX_WRAP);
1571
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001572 /* First descriptor is header descriptor */
1573 if (i == queue->tx_head) {
1574 ctrl |= MACB_BF(TX_LSO, lso_ctrl);
1575 ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl);
Claudiu Beznea653e92a2018-08-07 12:25:14 +03001576 if ((bp->dev->features & NETIF_F_HW_CSUM) &&
1577 skb->ip_summed != CHECKSUM_PARTIAL && !lso_ctrl)
1578 ctrl |= MACB_BIT(TX_NOCRC);
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001579 } else
1580 /* Only set MSS/MFS on payload descriptors
1581 * (second or later descriptor)
1582 */
1583 ctrl |= MACB_BF(MSS_MFS, mss_mfs);
1584
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001585 /* Set TX buffer descriptor */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001586 macb_set_addr(bp, desc, tx_skb->mapping);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001587 /* desc->addr must be visible to hardware before clearing
1588 * 'TX_USED' bit in desc->ctrl.
1589 */
1590 wmb();
1591 desc->ctrl = ctrl;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001592 } while (i != queue->tx_head);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001593
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001594 queue->tx_head = tx_head;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001595
1596 return count;
1597
1598dma_error:
1599 netdev_err(bp->dev, "TX DMA map failed\n");
1600
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001601 for (i = queue->tx_head; i != tx_head; i++) {
1602 tx_skb = macb_tx_skb(queue, i);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001603
1604 macb_tx_unmap(bp, tx_skb);
1605 }
1606
1607 return 0;
1608}
1609
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001610static netdev_features_t macb_features_check(struct sk_buff *skb,
1611 struct net_device *dev,
1612 netdev_features_t features)
1613{
1614 unsigned int nr_frags, f;
1615 unsigned int hdrlen;
1616
1617 /* Validate LSO compatibility */
1618
1619 /* there is only one buffer */
1620 if (!skb_is_nonlinear(skb))
1621 return features;
1622
1623 /* length of header */
1624 hdrlen = skb_transport_offset(skb);
1625 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
1626 hdrlen += tcp_hdrlen(skb);
1627
1628 /* For LSO:
1629 * When software supplies two or more payload buffers all payload buffers
1630 * apart from the last must be a multiple of 8 bytes in size.
1631 */
1632 if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN))
1633 return features & ~MACB_NETIF_LSO;
1634
1635 nr_frags = skb_shinfo(skb)->nr_frags;
1636 /* No need to check last fragment */
1637 nr_frags--;
1638 for (f = 0; f < nr_frags; f++) {
1639 const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
1640
1641 if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN))
1642 return features & ~MACB_NETIF_LSO;
1643 }
1644 return features;
1645}
1646
Helmut Buchsbaum007e4ba2016-09-04 18:09:47 +02001647static inline int macb_clear_csum(struct sk_buff *skb)
1648{
1649 /* no change for packets without checksum offloading */
1650 if (skb->ip_summed != CHECKSUM_PARTIAL)
1651 return 0;
1652
1653 /* make sure we can modify the header */
1654 if (unlikely(skb_cow_head(skb, 0)))
1655 return -1;
1656
1657 /* initialize checksum field
1658 * This is required - at least for Zynq, which otherwise calculates
1659 * wrong UDP header checksums for UDP packets with UDP data len <=2
1660 */
1661 *(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
1662 return 0;
1663}
1664
Claudiu Beznea653e92a2018-08-07 12:25:14 +03001665static int macb_pad_and_fcs(struct sk_buff **skb, struct net_device *ndev)
1666{
1667 bool cloned = skb_cloned(*skb) || skb_header_cloned(*skb);
1668 int padlen = ETH_ZLEN - (*skb)->len;
1669 int headroom = skb_headroom(*skb);
1670 int tailroom = skb_tailroom(*skb);
1671 struct sk_buff *nskb;
1672 u32 fcs;
1673
1674 if (!(ndev->features & NETIF_F_HW_CSUM) ||
1675 !((*skb)->ip_summed != CHECKSUM_PARTIAL) ||
1676 skb_shinfo(*skb)->gso_size) /* Not available for GSO */
1677 return 0;
1678
1679 if (padlen <= 0) {
1680 /* FCS could be appeded to tailroom. */
1681 if (tailroom >= ETH_FCS_LEN)
1682 goto add_fcs;
1683 /* FCS could be appeded by moving data to headroom. */
1684 else if (!cloned && headroom + tailroom >= ETH_FCS_LEN)
1685 padlen = 0;
1686 /* No room for FCS, need to reallocate skb. */
1687 else
1688 padlen = ETH_FCS_LEN - tailroom;
1689 } else {
1690 /* Add room for FCS. */
1691 padlen += ETH_FCS_LEN;
1692 }
1693
1694 if (!cloned && headroom + tailroom >= padlen) {
1695 (*skb)->data = memmove((*skb)->head, (*skb)->data, (*skb)->len);
1696 skb_set_tail_pointer(*skb, (*skb)->len);
1697 } else {
1698 nskb = skb_copy_expand(*skb, 0, padlen, GFP_ATOMIC);
1699 if (!nskb)
1700 return -ENOMEM;
1701
1702 dev_kfree_skb_any(*skb);
1703 *skb = nskb;
1704 }
1705
1706 if (padlen) {
1707 if (padlen >= ETH_FCS_LEN)
1708 skb_put_zero(*skb, padlen - ETH_FCS_LEN);
1709 else
1710 skb_trim(*skb, ETH_FCS_LEN - padlen);
1711 }
1712
1713add_fcs:
1714 /* set FCS to packet */
1715 fcs = crc32_le(~0, (*skb)->data, (*skb)->len);
1716 fcs = ~fcs;
1717
1718 skb_put_u8(*skb, fcs & 0xff);
1719 skb_put_u8(*skb, (fcs >> 8) & 0xff);
1720 skb_put_u8(*skb, (fcs >> 16) & 0xff);
1721 skb_put_u8(*skb, (fcs >> 24) & 0xff);
1722
1723 return 0;
1724}
1725
Claudiu Beznead1c38952018-08-07 12:25:12 +03001726static netdev_tx_t macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001727{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001728 u16 queue_index = skb_get_queue_mapping(skb);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001729 struct macb *bp = netdev_priv(dev);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001730 struct macb_queue *queue = &bp->queues[queue_index];
Dongdong Deng48719532009-08-23 19:49:07 -07001731 unsigned long flags;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001732 unsigned int desc_cnt, nr_frags, frag_size, f;
1733 unsigned int hdrlen;
1734 bool is_lso, is_udp = 0;
Claudiu Beznead1c38952018-08-07 12:25:12 +03001735 netdev_tx_t ret = NETDEV_TX_OK;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001736
Claudiu Beznea33729f22018-08-07 12:25:13 +03001737 if (macb_clear_csum(skb)) {
1738 dev_kfree_skb_any(skb);
1739 return ret;
1740 }
1741
Claudiu Beznea653e92a2018-08-07 12:25:14 +03001742 if (macb_pad_and_fcs(&skb, dev)) {
1743 dev_kfree_skb_any(skb);
1744 return ret;
1745 }
1746
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001747 is_lso = (skb_shinfo(skb)->gso_size != 0);
1748
1749 if (is_lso) {
1750 is_udp = !!(ip_hdr(skb)->protocol == IPPROTO_UDP);
1751
1752 /* length of headers */
1753 if (is_udp)
1754 /* only queue eth + ip headers separately for UDP */
1755 hdrlen = skb_transport_offset(skb);
1756 else
1757 hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
1758 if (skb_headlen(skb) < hdrlen) {
1759 netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n");
1760 /* if this is required, would need to copy to single buffer */
1761 return NETDEV_TX_BUSY;
1762 }
1763 } else
1764 hdrlen = min(skb_headlen(skb), bp->max_tx_length);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001765
Havard Skinnemoena268adb2012-10-31 06:04:52 +00001766#if defined(DEBUG) && defined(VERBOSE_DEBUG)
1767 netdev_vdbg(bp->dev,
Moritz Fischeraa50b552016-03-29 19:11:13 -07001768 "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
1769 queue_index, skb->len, skb->head, skb->data,
1770 skb_tail_pointer(skb), skb_end_pointer(skb));
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001771 print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
1772 skb->data, 16, true);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001773#endif
1774
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001775 /* Count how many TX buffer descriptors are needed to send this
1776 * socket buffer: skb fragments of jumbo frames may need to be
Moritz Fischeraa50b552016-03-29 19:11:13 -07001777 * split into many buffer descriptors.
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001778 */
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001779 if (is_lso && (skb_headlen(skb) > hdrlen))
1780 /* extra header descriptor if also payload in first buffer */
1781 desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1;
1782 else
1783 desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001784 nr_frags = skb_shinfo(skb)->nr_frags;
1785 for (f = 0; f < nr_frags; f++) {
1786 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001787 desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length);
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001788 }
1789
Dongdong Deng48719532009-08-23 19:49:07 -07001790 spin_lock_irqsave(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001791
1792 /* This is a hard error, log it. */
Zach Brownb410d132016-10-19 09:56:57 -05001793 if (CIRC_SPACE(queue->tx_head, queue->tx_tail,
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001794 bp->tx_ring_size) < desc_cnt) {
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001795 netif_stop_subqueue(dev, queue_index);
Dongdong Deng48719532009-08-23 19:49:07 -07001796 spin_unlock_irqrestore(&bp->lock, flags);
Jamie Ilesc220f8c2011-03-08 20:27:08 +00001797 netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001798 queue->tx_head, queue->tx_tail);
Patrick McHardy5b548142009-06-12 06:22:29 +00001799 return NETDEV_TX_BUSY;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001800 }
1801
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02001802 /* Map socket buffer for DMA transfer */
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00001803 if (!macb_tx_map(bp, queue, skb, hdrlen)) {
Eric W. Biedermanc88b5b62014-03-15 16:08:27 -07001804 dev_kfree_skb_any(skb);
Soren Brinkmann92030902014-03-04 08:46:39 -08001805 goto unlock;
1806 }
Havard Skinnemoen55054a12012-10-31 06:04:55 +00001807
Havard Skinnemoen03dbe052012-10-31 06:04:51 +00001808 /* Make newly initialized descriptor visible to hardware */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001809 wmb();
Richard Cochrane0720922011-06-19 21:51:28 +00001810 skb_tx_timestamp(skb);
1811
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001812 macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
1813
Zach Brownb410d132016-10-19 09:56:57 -05001814 if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1)
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001815 netif_stop_subqueue(dev, queue_index);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001816
Soren Brinkmann92030902014-03-04 08:46:39 -08001817unlock:
Dongdong Deng48719532009-08-23 19:49:07 -07001818 spin_unlock_irqrestore(&bp->lock, flags);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001819
Claudiu Beznead1c38952018-08-07 12:25:12 +03001820 return ret;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001821}
1822
Nicolas Ferre4df95132013-06-04 21:57:12 +00001823static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
Nicolas Ferre1b447912013-06-04 21:57:11 +00001824{
1825 if (!macb_is_gem(bp)) {
1826 bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
1827 } else {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001828 bp->rx_buffer_size = size;
Nicolas Ferre1b447912013-06-04 21:57:11 +00001829
Nicolas Ferre1b447912013-06-04 21:57:11 +00001830 if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001831 netdev_dbg(bp->dev,
Moritz Fischeraa50b552016-03-29 19:11:13 -07001832 "RX buffer must be multiple of %d bytes, expanding\n",
1833 RX_BUFFER_MULTIPLE);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001834 bp->rx_buffer_size =
Nicolas Ferre4df95132013-06-04 21:57:12 +00001835 roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001836 }
Nicolas Ferre1b447912013-06-04 21:57:11 +00001837 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001838
Alexey Dobriyan5b5e0922017-02-27 14:30:02 -08001839 netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n",
Nicolas Ferre4df95132013-06-04 21:57:12 +00001840 bp->dev->mtu, bp->rx_buffer_size);
Nicolas Ferre1b447912013-06-04 21:57:11 +00001841}
1842
Nicolas Ferre4df95132013-06-04 21:57:12 +00001843static void gem_free_rx_buffers(struct macb *bp)
1844{
1845 struct sk_buff *skb;
1846 struct macb_dma_desc *desc;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001847 struct macb_queue *queue;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001848 dma_addr_t addr;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001849 unsigned int q;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001850 int i;
1851
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001852 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1853 if (!queue->rx_skbuff)
Nicolas Ferre4df95132013-06-04 21:57:12 +00001854 continue;
1855
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001856 for (i = 0; i < bp->rx_ring_size; i++) {
1857 skb = queue->rx_skbuff[i];
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001858
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001859 if (!skb)
1860 continue;
1861
1862 desc = macb_rx_desc(queue, i);
1863 addr = macb_get_addr(bp, desc);
1864
1865 dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
1866 DMA_FROM_DEVICE);
1867 dev_kfree_skb_any(skb);
1868 skb = NULL;
1869 }
1870
1871 kfree(queue->rx_skbuff);
1872 queue->rx_skbuff = NULL;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001873 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001874}
1875
1876static void macb_free_rx_buffers(struct macb *bp)
1877{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001878 struct macb_queue *queue = &bp->queues[0];
1879
1880 if (queue->rx_buffers) {
Nicolas Ferre4df95132013-06-04 21:57:12 +00001881 dma_free_coherent(&bp->pdev->dev,
Zach Brownb410d132016-10-19 09:56:57 -05001882 bp->rx_ring_size * bp->rx_buffer_size,
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001883 queue->rx_buffers, queue->rx_buffers_dma);
1884 queue->rx_buffers = NULL;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001885 }
1886}
Nicolas Ferre1b447912013-06-04 21:57:11 +00001887
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001888static void macb_free_consistent(struct macb *bp)
1889{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001890 struct macb_queue *queue;
1891 unsigned int q;
Harini Katakam404cd082018-07-06 12:18:58 +05301892 int size;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001893
Nicolas Ferre4df95132013-06-04 21:57:12 +00001894 bp->macbgem_ops.mog_free_rx_buffers(bp);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001895
1896 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1897 kfree(queue->tx_skb);
1898 queue->tx_skb = NULL;
1899 if (queue->tx_ring) {
Harini Katakam404cd082018-07-06 12:18:58 +05301900 size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
1901 dma_free_coherent(&bp->pdev->dev, size,
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001902 queue->tx_ring, queue->tx_ring_dma);
1903 queue->tx_ring = NULL;
1904 }
Harini Katakame50b7702018-07-06 12:18:57 +05301905 if (queue->rx_ring) {
Harini Katakam404cd082018-07-06 12:18:58 +05301906 size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
1907 dma_free_coherent(&bp->pdev->dev, size,
Harini Katakame50b7702018-07-06 12:18:57 +05301908 queue->rx_ring, queue->rx_ring_dma);
1909 queue->rx_ring = NULL;
1910 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001911 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001912}
1913
1914static int gem_alloc_rx_buffers(struct macb *bp)
1915{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001916 struct macb_queue *queue;
1917 unsigned int q;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001918 int size;
1919
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001920 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1921 size = bp->rx_ring_size * sizeof(struct sk_buff *);
1922 queue->rx_skbuff = kzalloc(size, GFP_KERNEL);
1923 if (!queue->rx_skbuff)
1924 return -ENOMEM;
1925 else
1926 netdev_dbg(bp->dev,
1927 "Allocated %d RX struct sk_buff entries at %p\n",
1928 bp->rx_ring_size, queue->rx_skbuff);
1929 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001930 return 0;
1931}
1932
1933static int macb_alloc_rx_buffers(struct macb *bp)
1934{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001935 struct macb_queue *queue = &bp->queues[0];
Nicolas Ferre4df95132013-06-04 21:57:12 +00001936 int size;
1937
Zach Brownb410d132016-10-19 09:56:57 -05001938 size = bp->rx_ring_size * bp->rx_buffer_size;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001939 queue->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
1940 &queue->rx_buffers_dma, GFP_KERNEL);
1941 if (!queue->rx_buffers)
Nicolas Ferre4df95132013-06-04 21:57:12 +00001942 return -ENOMEM;
Moritz Fischer64ec42f2016-03-29 19:11:12 -07001943
1944 netdev_dbg(bp->dev,
1945 "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001946 size, (unsigned long)queue->rx_buffers_dma, queue->rx_buffers);
Nicolas Ferre4df95132013-06-04 21:57:12 +00001947 return 0;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001948}
1949
1950static int macb_alloc_consistent(struct macb *bp)
1951{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001952 struct macb_queue *queue;
1953 unsigned int q;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001954 int size;
1955
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001956 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Harini Katakam404cd082018-07-06 12:18:58 +05301957 size = TX_RING_BYTES(bp) + bp->tx_bd_rd_prefetch;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001958 queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1959 &queue->tx_ring_dma,
1960 GFP_KERNEL);
1961 if (!queue->tx_ring)
1962 goto out_err;
1963 netdev_dbg(bp->dev,
1964 "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
1965 q, size, (unsigned long)queue->tx_ring_dma,
1966 queue->tx_ring);
1967
Zach Brownb410d132016-10-19 09:56:57 -05001968 size = bp->tx_ring_size * sizeof(struct macb_tx_skb);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001969 queue->tx_skb = kmalloc(size, GFP_KERNEL);
1970 if (!queue->tx_skb)
1971 goto out_err;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001972
Harini Katakam404cd082018-07-06 12:18:58 +05301973 size = RX_RING_BYTES(bp) + bp->rx_bd_rd_prefetch;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00001974 queue->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
1975 &queue->rx_ring_dma, GFP_KERNEL);
1976 if (!queue->rx_ring)
1977 goto out_err;
1978 netdev_dbg(bp->dev,
1979 "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
1980 size, (unsigned long)queue->rx_ring_dma, queue->rx_ring);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001981 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00001982 if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001983 goto out_err;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001984
1985 return 0;
1986
1987out_err:
1988 macb_free_consistent(bp);
1989 return -ENOMEM;
1990}
1991
Nicolas Ferre4df95132013-06-04 21:57:12 +00001992static void gem_init_rings(struct macb *bp)
1993{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001994 struct macb_queue *queue;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00001995 struct macb_dma_desc *desc = NULL;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001996 unsigned int q;
Nicolas Ferre4df95132013-06-04 21:57:12 +00001997 int i;
1998
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01001999 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Zach Brownb410d132016-10-19 09:56:57 -05002000 for (i = 0; i < bp->tx_ring_size; i++) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002001 desc = macb_tx_desc(queue, i);
2002 macb_set_addr(bp, desc, 0);
2003 desc->ctrl = MACB_BIT(TX_USED);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002004 }
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002005 desc->ctrl |= MACB_BIT(TX_WRAP);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002006 queue->tx_head = 0;
2007 queue->tx_tail = 0;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002008
2009 queue->rx_tail = 0;
2010 queue->rx_prepared_head = 0;
2011
2012 gem_rx_refill(queue);
Nicolas Ferre4df95132013-06-04 21:57:12 +00002013 }
Nicolas Ferre4df95132013-06-04 21:57:12 +00002014
Nicolas Ferre4df95132013-06-04 21:57:12 +00002015}
2016
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002017static void macb_init_rings(struct macb *bp)
2018{
2019 int i;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002020 struct macb_dma_desc *desc = NULL;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002021
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002022 macb_init_rx_ring(&bp->queues[0]);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002023
Zach Brownb410d132016-10-19 09:56:57 -05002024 for (i = 0; i < bp->tx_ring_size; i++) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002025 desc = macb_tx_desc(&bp->queues[0], i);
2026 macb_set_addr(bp, desc, 0);
2027 desc->ctrl = MACB_BIT(TX_USED);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002028 }
Ben Shelton21d35152015-04-22 17:28:54 -05002029 bp->queues[0].tx_head = 0;
2030 bp->queues[0].tx_tail = 0;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002031 desc->ctrl |= MACB_BIT(TX_WRAP);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002032}
2033
2034static void macb_reset_hw(struct macb *bp)
2035{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002036 struct macb_queue *queue;
2037 unsigned int q;
2038
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002039 /* Disable RX and TX (XXX: Should we halt the transmission
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002040 * more gracefully?)
2041 */
2042 macb_writel(bp, NCR, 0);
2043
2044 /* Clear the stats registers (XXX: Update stats first?) */
2045 macb_writel(bp, NCR, MACB_BIT(CLRSTAT));
2046
2047 /* Clear all status flags */
Joachim Eastwood95ebcea2012-10-22 08:45:31 +00002048 macb_writel(bp, TSR, -1);
2049 macb_writel(bp, RSR, -1);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002050
2051 /* Disable all interrupts */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002052 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2053 queue_writel(queue, IDR, -1);
2054 queue_readl(queue, ISR);
Nathan Sullivan24468372016-01-14 13:27:27 -06002055 if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
2056 queue_writel(queue, ISR, -1);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002057 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002058}
2059
Jamie Iles70c9f3d2011-03-09 16:22:54 +00002060static u32 gem_mdc_clk_div(struct macb *bp)
2061{
2062 u32 config;
2063 unsigned long pclk_hz = clk_get_rate(bp->pclk);
2064
2065 if (pclk_hz <= 20000000)
2066 config = GEM_BF(CLK, GEM_CLK_DIV8);
2067 else if (pclk_hz <= 40000000)
2068 config = GEM_BF(CLK, GEM_CLK_DIV16);
2069 else if (pclk_hz <= 80000000)
2070 config = GEM_BF(CLK, GEM_CLK_DIV32);
2071 else if (pclk_hz <= 120000000)
2072 config = GEM_BF(CLK, GEM_CLK_DIV48);
2073 else if (pclk_hz <= 160000000)
2074 config = GEM_BF(CLK, GEM_CLK_DIV64);
2075 else
2076 config = GEM_BF(CLK, GEM_CLK_DIV96);
2077
2078 return config;
2079}
2080
2081static u32 macb_mdc_clk_div(struct macb *bp)
2082{
2083 u32 config;
2084 unsigned long pclk_hz;
2085
2086 if (macb_is_gem(bp))
2087 return gem_mdc_clk_div(bp);
2088
2089 pclk_hz = clk_get_rate(bp->pclk);
2090 if (pclk_hz <= 20000000)
2091 config = MACB_BF(CLK, MACB_CLK_DIV8);
2092 else if (pclk_hz <= 40000000)
2093 config = MACB_BF(CLK, MACB_CLK_DIV16);
2094 else if (pclk_hz <= 80000000)
2095 config = MACB_BF(CLK, MACB_CLK_DIV32);
2096 else
2097 config = MACB_BF(CLK, MACB_CLK_DIV64);
2098
2099 return config;
2100}
2101
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002102/* Get the DMA bus width field of the network configuration register that we
Jamie Iles757a03c2011-03-09 16:29:59 +00002103 * should program. We find the width from decoding the design configuration
2104 * register to find the maximum supported data bus width.
2105 */
2106static u32 macb_dbw(struct macb *bp)
2107{
2108 if (!macb_is_gem(bp))
2109 return 0;
2110
2111 switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
2112 case 4:
2113 return GEM_BF(DBW, GEM_DBW128);
2114 case 2:
2115 return GEM_BF(DBW, GEM_DBW64);
2116 case 1:
2117 default:
2118 return GEM_BF(DBW, GEM_DBW32);
2119 }
2120}
2121
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002122/* Configure the receive DMA engine
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00002123 * - use the correct receive buffer size
Nicolas Ferree1755872014-07-24 13:50:58 +02002124 * - set best burst length for DMA operations
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00002125 * (if not supported by FIFO, it will fallback to default)
2126 * - set both rx/tx packet buffers to full memory size
2127 * These are configurable parameters for GEM.
Jamie Iles0116da42011-03-14 17:38:30 +00002128 */
2129static void macb_configure_dma(struct macb *bp)
2130{
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002131 struct macb_queue *queue;
2132 u32 buffer_size;
2133 unsigned int q;
Jamie Iles0116da42011-03-14 17:38:30 +00002134 u32 dmacfg;
2135
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002136 buffer_size = bp->rx_buffer_size / RX_BUFFER_MULTIPLE;
Jamie Iles0116da42011-03-14 17:38:30 +00002137 if (macb_is_gem(bp)) {
2138 dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002139 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2140 if (q)
2141 queue_writel(queue, RBQS, buffer_size);
2142 else
2143 dmacfg |= GEM_BF(RXBS, buffer_size);
2144 }
Nicolas Ferree1755872014-07-24 13:50:58 +02002145 if (bp->dma_burst_length)
2146 dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
Nicolas Ferreb3e3bd712012-11-23 03:49:01 +00002147 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
Arun Chandrana50dad32015-02-18 16:59:35 +05302148 dmacfg &= ~GEM_BIT(ENDIA_PKT);
Arun Chandran62f69242015-03-01 11:38:02 +05302149
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03002150 if (bp->native_io)
Arun Chandran62f69242015-03-01 11:38:02 +05302151 dmacfg &= ~GEM_BIT(ENDIA_DESC);
2152 else
2153 dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
2154
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02002155 if (bp->dev->features & NETIF_F_HW_CSUM)
2156 dmacfg |= GEM_BIT(TXCOEN);
2157 else
2158 dmacfg &= ~GEM_BIT(TXCOEN);
Harini Katakamfff80192016-08-09 13:15:53 +05302159
2160#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002161 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002162 dmacfg |= GEM_BIT(ADDR64);
Harini Katakamfff80192016-08-09 13:15:53 +05302163#endif
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002164#ifdef CONFIG_MACB_USE_HWSTAMP
2165 if (bp->hw_dma_cap & HW_DMA_CAP_PTP)
2166 dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT);
2167#endif
Nicolas Ferree1755872014-07-24 13:50:58 +02002168 netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
2169 dmacfg);
Jamie Iles0116da42011-03-14 17:38:30 +00002170 gem_writel(bp, DMACFG, dmacfg);
2171 }
2172}
2173
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002174static void macb_init_hw(struct macb *bp)
2175{
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002176 struct macb_queue *queue;
2177 unsigned int q;
2178
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002179 u32 config;
2180
2181 macb_reset_hw(bp);
Joachim Eastwood314bccc2012-11-07 08:14:52 +00002182 macb_set_hwaddr(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002183
Jamie Iles70c9f3d2011-03-09 16:22:54 +00002184 config = macb_mdc_clk_div(bp);
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +05302185 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
2186 config |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
Havard Skinnemoen29bc2e12012-10-31 06:04:58 +00002187 config |= MACB_BF(RBOF, NET_IP_ALIGN); /* Make eth data aligned */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002188 config |= MACB_BIT(PAE); /* PAuse Enable */
2189 config |= MACB_BIT(DRFCS); /* Discard Rx FCS */
Dan Carpentera104a6b2015-05-12 21:15:24 +03002190 if (bp->caps & MACB_CAPS_JUMBO)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302191 config |= MACB_BIT(JFRAME); /* Enable jumbo frames */
2192 else
2193 config |= MACB_BIT(BIG); /* Receive oversized frames */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002194 if (bp->dev->flags & IFF_PROMISC)
2195 config |= MACB_BIT(CAF); /* Copy All Frames */
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002196 else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
2197 config |= GEM_BIT(RXCOEN);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002198 if (!(bp->dev->flags & IFF_BROADCAST))
2199 config |= MACB_BIT(NBC); /* No BroadCast */
Jamie Iles757a03c2011-03-09 16:29:59 +00002200 config |= macb_dbw(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002201 macb_writel(bp, NCFGR, config);
Dan Carpentera104a6b2015-05-12 21:15:24 +03002202 if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302203 gem_writel(bp, JML, bp->jumbo_max_len);
Vitalii Demianets26cdfb42012-11-02 07:09:24 +00002204 bp->speed = SPEED_10;
2205 bp->duplex = DUPLEX_HALF;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302206 bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
Dan Carpentera104a6b2015-05-12 21:15:24 +03002207 if (bp->caps & MACB_CAPS_JUMBO)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05302208 bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002209
Jamie Iles0116da42011-03-14 17:38:30 +00002210 macb_configure_dma(bp);
2211
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002212 /* Initialize TX and RX buffers */
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002213 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002214 queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
2215#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2216 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2217 queue_writel(queue, RBQPH, upper_32_bits(queue->rx_ring_dma));
2218#endif
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002219 queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +05302220#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Ozieblo7b429612017-06-29 07:12:51 +01002221 if (bp->hw_dma_cap & HW_DMA_CAP_64B)
Rafal Ozieblodc97a892017-01-27 15:08:20 +00002222 queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
Harini Katakamfff80192016-08-09 13:15:53 +05302223#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002224
2225 /* Enable interrupts */
2226 queue_writel(queue, IER,
2227 MACB_RX_INT_FLAGS |
2228 MACB_TX_INT_FLAGS |
2229 MACB_BIT(HRESP));
2230 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002231
2232 /* Enable TX and RX */
frederic RODO6c36a702007-07-12 19:07:24 +02002233 macb_writel(bp, NCR, MACB_BIT(RE) | MACB_BIT(TE) | MACB_BIT(MPE));
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002234}
2235
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002236/* The hash address register is 64 bits long and takes up two
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002237 * locations in the memory map. The least significant bits are stored
2238 * in EMAC_HSL and the most significant bits in EMAC_HSH.
2239 *
2240 * The unicast hash enable and the multicast hash enable bits in the
2241 * network configuration register enable the reception of hash matched
2242 * frames. The destination address is reduced to a 6 bit index into
2243 * the 64 bit hash register using the following hash function. The
2244 * hash function is an exclusive or of every sixth bit of the
2245 * destination address.
2246 *
2247 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
2248 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
2249 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
2250 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
2251 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
2252 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
2253 *
2254 * da[0] represents the least significant bit of the first byte
2255 * received, that is, the multicast/unicast indicator, and da[47]
2256 * represents the most significant bit of the last byte received. If
2257 * the hash index, hi[n], points to a bit that is set in the hash
2258 * register then the frame will be matched according to whether the
2259 * frame is multicast or unicast. A multicast match will be signalled
2260 * if the multicast hash enable bit is set, da[0] is 1 and the hash
2261 * index points to a bit set in the hash register. A unicast match
2262 * will be signalled if the unicast hash enable bit is set, da[0] is 0
2263 * and the hash index points to a bit set in the hash register. To
2264 * receive all multicast frames, the hash register should be set with
2265 * all ones and the multicast hash enable bit should be set in the
2266 * network configuration register.
2267 */
2268
2269static inline int hash_bit_value(int bitnr, __u8 *addr)
2270{
2271 if (addr[bitnr / 8] & (1 << (bitnr % 8)))
2272 return 1;
2273 return 0;
2274}
2275
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002276/* Return the hash index value for the specified address. */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002277static int hash_get_index(__u8 *addr)
2278{
2279 int i, j, bitval;
2280 int hash_index = 0;
2281
2282 for (j = 0; j < 6; j++) {
2283 for (i = 0, bitval = 0; i < 8; i++)
Xander Huff2fa45e22015-01-15 15:55:19 -06002284 bitval ^= hash_bit_value(i * 6 + j, addr);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002285
2286 hash_index |= (bitval << j);
2287 }
2288
2289 return hash_index;
2290}
2291
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002292/* Add multicast addresses to the internal multicast-hash table. */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002293static void macb_sethashtable(struct net_device *dev)
2294{
Jiri Pirko22bedad32010-04-01 21:22:57 +00002295 struct netdev_hw_addr *ha;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002296 unsigned long mc_filter[2];
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +00002297 unsigned int bitnr;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002298 struct macb *bp = netdev_priv(dev);
2299
Moritz Fischeraa50b552016-03-29 19:11:13 -07002300 mc_filter[0] = 0;
2301 mc_filter[1] = 0;
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002302
Jiri Pirko22bedad32010-04-01 21:22:57 +00002303 netdev_for_each_mc_addr(ha, dev) {
2304 bitnr = hash_get_index(ha->addr);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002305 mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
2306 }
2307
Jamie Ilesf75ba502011-11-08 10:12:32 +00002308 macb_or_gem_writel(bp, HRB, mc_filter[0]);
2309 macb_or_gem_writel(bp, HRT, mc_filter[1]);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002310}
2311
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002312/* Enable/Disable promiscuous and multicast modes. */
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002313static void macb_set_rx_mode(struct net_device *dev)
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002314{
2315 unsigned long cfg;
2316 struct macb *bp = netdev_priv(dev);
2317
2318 cfg = macb_readl(bp, NCFGR);
2319
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002320 if (dev->flags & IFF_PROMISC) {
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002321 /* Enable promiscuous mode */
2322 cfg |= MACB_BIT(CAF);
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002323
2324 /* Disable RX checksum offload */
2325 if (macb_is_gem(bp))
2326 cfg &= ~GEM_BIT(RXCOEN);
2327 } else {
2328 /* Disable promiscuous mode */
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002329 cfg &= ~MACB_BIT(CAF);
2330
Cyrille Pitchen924ec532014-07-24 13:51:01 +02002331 /* Enable RX checksum offload only if requested */
2332 if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
2333 cfg |= GEM_BIT(RXCOEN);
2334 }
2335
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002336 if (dev->flags & IFF_ALLMULTI) {
2337 /* Enable all multicast mode */
Jamie Ilesf75ba502011-11-08 10:12:32 +00002338 macb_or_gem_writel(bp, HRB, -1);
2339 macb_or_gem_writel(bp, HRT, -1);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002340 cfg |= MACB_BIT(NCFGR_MTI);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002341 } else if (!netdev_mc_empty(dev)) {
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002342 /* Enable specific multicasts */
2343 macb_sethashtable(dev);
2344 cfg |= MACB_BIT(NCFGR_MTI);
2345 } else if (dev->flags & (~IFF_ALLMULTI)) {
2346 /* Disable all multicast mode */
Jamie Ilesf75ba502011-11-08 10:12:32 +00002347 macb_or_gem_writel(bp, HRB, 0);
2348 macb_or_gem_writel(bp, HRT, 0);
Patrice Vilchez446ebd02007-07-12 19:07:25 +02002349 cfg &= ~MACB_BIT(NCFGR_MTI);
2350 }
2351
2352 macb_writel(bp, NCFGR, cfg);
2353}
2354
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002355static int macb_open(struct net_device *dev)
2356{
2357 struct macb *bp = netdev_priv(dev);
Nicolas Ferre4df95132013-06-04 21:57:12 +00002358 size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002359 struct macb_queue *queue;
2360 unsigned int q;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002361 int err;
2362
Jamie Ilesc220f8c2011-03-08 20:27:08 +00002363 netdev_dbg(bp->dev, "open\n");
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002364
Nicolas Ferre03fc4722012-07-03 23:14:13 +00002365 /* carrier starts down */
2366 netif_carrier_off(dev);
2367
frederic RODO6c36a702007-07-12 19:07:24 +02002368 /* if the phy is not yet register, retry later*/
Philippe Reynes0a912812016-06-22 00:32:35 +02002369 if (!dev->phydev)
frederic RODO6c36a702007-07-12 19:07:24 +02002370 return -EAGAIN;
2371
Nicolas Ferre1b447912013-06-04 21:57:11 +00002372 /* RX buffers initialization */
Nicolas Ferre4df95132013-06-04 21:57:12 +00002373 macb_init_rx_buffer_size(bp, bufsz);
Nicolas Ferre1b447912013-06-04 21:57:11 +00002374
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002375 err = macb_alloc_consistent(bp);
2376 if (err) {
Jamie Ilesc220f8c2011-03-08 20:27:08 +00002377 netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
2378 err);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002379 return err;
2380 }
2381
Nicolas Ferre4df95132013-06-04 21:57:12 +00002382 bp->macbgem_ops.mog_init_rings(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002383 macb_init_hw(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002384
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002385 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2386 napi_enable(&queue->napi);
2387
frederic RODO6c36a702007-07-12 19:07:24 +02002388 /* schedule a link state check */
Philippe Reynes0a912812016-06-22 00:32:35 +02002389 phy_start(dev->phydev);
frederic RODO6c36a702007-07-12 19:07:24 +02002390
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002391 netif_tx_start_all_queues(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002392
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002393 if (bp->ptp_info)
2394 bp->ptp_info->ptp_init(dev);
2395
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002396 return 0;
2397}
2398
2399static int macb_close(struct net_device *dev)
2400{
2401 struct macb *bp = netdev_priv(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002402 struct macb_queue *queue;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002403 unsigned long flags;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002404 unsigned int q;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002405
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002406 netif_tx_stop_all_queues(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00002407
2408 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2409 napi_disable(&queue->napi);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002410
Philippe Reynes0a912812016-06-22 00:32:35 +02002411 if (dev->phydev)
2412 phy_stop(dev->phydev);
frederic RODO6c36a702007-07-12 19:07:24 +02002413
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002414 spin_lock_irqsave(&bp->lock, flags);
2415 macb_reset_hw(bp);
2416 netif_carrier_off(dev);
2417 spin_unlock_irqrestore(&bp->lock, flags);
2418
2419 macb_free_consistent(bp);
2420
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002421 if (bp->ptp_info)
2422 bp->ptp_info->ptp_remove(dev);
2423
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002424 return 0;
2425}
2426
Harini Katakama5898ea2015-05-06 22:27:18 +05302427static int macb_change_mtu(struct net_device *dev, int new_mtu)
2428{
Harini Katakama5898ea2015-05-06 22:27:18 +05302429 if (netif_running(dev))
2430 return -EBUSY;
2431
Harini Katakama5898ea2015-05-06 22:27:18 +05302432 dev->mtu = new_mtu;
2433
2434 return 0;
2435}
2436
Jamie Ilesa494ed82011-03-09 16:26:35 +00002437static void gem_update_stats(struct macb *bp)
2438{
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002439 struct macb_queue *queue;
2440 unsigned int i, q, idx;
2441 unsigned long *stat;
2442
Jamie Ilesa494ed82011-03-09 16:26:35 +00002443 u32 *p = &bp->hw_stats.gem.tx_octets_31_0;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002444
Xander Huff3ff13f12015-01-13 16:15:51 -06002445 for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
2446 u32 offset = gem_statistics[i].offset;
David S. Miller7a6e0702015-07-27 14:24:48 -07002447 u64 val = bp->macb_reg_readl(bp, offset);
Xander Huff3ff13f12015-01-13 16:15:51 -06002448
2449 bp->ethtool_stats[i] += val;
2450 *p += val;
2451
2452 if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
2453 /* Add GEM_OCTTXH, GEM_OCTRXH */
David S. Miller7a6e0702015-07-27 14:24:48 -07002454 val = bp->macb_reg_readl(bp, offset + 4);
Xander Huff2fa45e22015-01-15 15:55:19 -06002455 bp->ethtool_stats[i] += ((u64)val) << 32;
Xander Huff3ff13f12015-01-13 16:15:51 -06002456 *(++p) += val;
2457 }
2458 }
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002459
2460 idx = GEM_STATS_LEN;
2461 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
2462 for (i = 0, stat = &queue->stats.first; i < QUEUE_STATS_LEN; ++i, ++stat)
2463 bp->ethtool_stats[idx++] = *stat;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002464}
2465
2466static struct net_device_stats *gem_get_stats(struct macb *bp)
2467{
2468 struct gem_stats *hwstat = &bp->hw_stats.gem;
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02002469 struct net_device_stats *nstat = &bp->dev->stats;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002470
2471 gem_update_stats(bp);
2472
2473 nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
2474 hwstat->rx_alignment_errors +
2475 hwstat->rx_resource_errors +
2476 hwstat->rx_overruns +
2477 hwstat->rx_oversize_frames +
2478 hwstat->rx_jabbers +
2479 hwstat->rx_undersized_frames +
2480 hwstat->rx_length_field_frame_errors);
2481 nstat->tx_errors = (hwstat->tx_late_collisions +
2482 hwstat->tx_excessive_collisions +
2483 hwstat->tx_underrun +
2484 hwstat->tx_carrier_sense_errors);
2485 nstat->multicast = hwstat->rx_multicast_frames;
2486 nstat->collisions = (hwstat->tx_single_collision_frames +
2487 hwstat->tx_multiple_collision_frames +
2488 hwstat->tx_excessive_collisions);
2489 nstat->rx_length_errors = (hwstat->rx_oversize_frames +
2490 hwstat->rx_jabbers +
2491 hwstat->rx_undersized_frames +
2492 hwstat->rx_length_field_frame_errors);
2493 nstat->rx_over_errors = hwstat->rx_resource_errors;
2494 nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
2495 nstat->rx_frame_errors = hwstat->rx_alignment_errors;
2496 nstat->rx_fifo_errors = hwstat->rx_overruns;
2497 nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
2498 nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
2499 nstat->tx_fifo_errors = hwstat->tx_underrun;
2500
2501 return nstat;
2502}
2503
Xander Huff3ff13f12015-01-13 16:15:51 -06002504static void gem_get_ethtool_stats(struct net_device *dev,
2505 struct ethtool_stats *stats, u64 *data)
2506{
2507 struct macb *bp;
2508
2509 bp = netdev_priv(dev);
2510 gem_update_stats(bp);
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002511 memcpy(data, &bp->ethtool_stats, sizeof(u64)
2512 * (GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES));
Xander Huff3ff13f12015-01-13 16:15:51 -06002513}
2514
2515static int gem_get_sset_count(struct net_device *dev, int sset)
2516{
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002517 struct macb *bp = netdev_priv(dev);
2518
Xander Huff3ff13f12015-01-13 16:15:51 -06002519 switch (sset) {
2520 case ETH_SS_STATS:
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002521 return GEM_STATS_LEN + bp->num_queues * QUEUE_STATS_LEN;
Xander Huff3ff13f12015-01-13 16:15:51 -06002522 default:
2523 return -EOPNOTSUPP;
2524 }
2525}
2526
2527static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
2528{
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002529 char stat_string[ETH_GSTRING_LEN];
2530 struct macb *bp = netdev_priv(dev);
2531 struct macb_queue *queue;
Andy Shevchenko8bcbf822015-07-24 21:24:02 +03002532 unsigned int i;
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002533 unsigned int q;
Xander Huff3ff13f12015-01-13 16:15:51 -06002534
2535 switch (sset) {
2536 case ETH_SS_STATS:
2537 for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
2538 memcpy(p, gem_statistics[i].stat_string,
2539 ETH_GSTRING_LEN);
Rafal Ozieblo512286b2017-11-30 18:19:56 +00002540
2541 for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
2542 for (i = 0; i < QUEUE_STATS_LEN; i++, p += ETH_GSTRING_LEN) {
2543 snprintf(stat_string, ETH_GSTRING_LEN, "q%d_%s",
2544 q, queue_statistics[i].stat_string);
2545 memcpy(p, stat_string, ETH_GSTRING_LEN);
2546 }
2547 }
Xander Huff3ff13f12015-01-13 16:15:51 -06002548 break;
2549 }
2550}
2551
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01002552static struct net_device_stats *macb_get_stats(struct net_device *dev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002553{
2554 struct macb *bp = netdev_priv(dev);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02002555 struct net_device_stats *nstat = &bp->dev->stats;
Jamie Ilesa494ed82011-03-09 16:26:35 +00002556 struct macb_stats *hwstat = &bp->hw_stats.macb;
2557
2558 if (macb_is_gem(bp))
2559 return gem_get_stats(bp);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002560
frederic RODO6c36a702007-07-12 19:07:24 +02002561 /* read stats from hardware */
2562 macb_update_stats(bp);
2563
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002564 /* Convert HW stats into netdevice stats */
2565 nstat->rx_errors = (hwstat->rx_fcs_errors +
2566 hwstat->rx_align_errors +
2567 hwstat->rx_resource_errors +
2568 hwstat->rx_overruns +
2569 hwstat->rx_oversize_pkts +
2570 hwstat->rx_jabbers +
2571 hwstat->rx_undersize_pkts +
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002572 hwstat->rx_length_mismatch);
2573 nstat->tx_errors = (hwstat->tx_late_cols +
2574 hwstat->tx_excessive_cols +
2575 hwstat->tx_underruns +
Wolfgang Steinwender716723c2015-04-10 11:42:56 +02002576 hwstat->tx_carrier_errors +
2577 hwstat->sqe_test_errors);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002578 nstat->collisions = (hwstat->tx_single_cols +
2579 hwstat->tx_multiple_cols +
2580 hwstat->tx_excessive_cols);
2581 nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
2582 hwstat->rx_jabbers +
2583 hwstat->rx_undersize_pkts +
2584 hwstat->rx_length_mismatch);
Alexander Steinb19f7f72011-04-13 05:03:24 +00002585 nstat->rx_over_errors = hwstat->rx_resource_errors +
2586 hwstat->rx_overruns;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01002587 nstat->rx_crc_errors = hwstat->rx_fcs_errors;
2588 nstat->rx_frame_errors = hwstat->rx_align_errors;
2589 nstat->rx_fifo_errors = hwstat->rx_overruns;
2590 /* XXX: What does "missed" mean? */
2591 nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
2592 nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
2593 nstat->tx_fifo_errors = hwstat->tx_underruns;
2594 /* Don't know about heartbeat or window errors... */
2595
2596 return nstat;
2597}
2598
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002599static int macb_get_regs_len(struct net_device *netdev)
2600{
2601 return MACB_GREGS_NBR * sizeof(u32);
2602}
2603
2604static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2605 void *p)
2606{
2607 struct macb *bp = netdev_priv(dev);
2608 unsigned int tail, head;
2609 u32 *regs_buff = p;
2610
2611 regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
2612 | MACB_GREGS_VERSION;
2613
Zach Brownb410d132016-10-19 09:56:57 -05002614 tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail);
2615 head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002616
2617 regs_buff[0] = macb_readl(bp, NCR);
2618 regs_buff[1] = macb_or_gem_readl(bp, NCFGR);
2619 regs_buff[2] = macb_readl(bp, NSR);
2620 regs_buff[3] = macb_readl(bp, TSR);
2621 regs_buff[4] = macb_readl(bp, RBQP);
2622 regs_buff[5] = macb_readl(bp, TBQP);
2623 regs_buff[6] = macb_readl(bp, RSR);
2624 regs_buff[7] = macb_readl(bp, IMR);
2625
2626 regs_buff[8] = tail;
2627 regs_buff[9] = head;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01002628 regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
2629 regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002630
Neil Armstrongce721a72016-01-05 14:39:16 +01002631 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
2632 regs_buff[12] = macb_or_gem_readl(bp, USRIO);
Moritz Fischer64ec42f2016-03-29 19:11:12 -07002633 if (macb_is_gem(bp))
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002634 regs_buff[13] = gem_readl(bp, DMACFG);
Nicolas Ferred1d1b532012-10-31 06:04:56 +00002635}
2636
Sergio Prado3e2a5e12016-02-09 12:07:16 -02002637static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2638{
2639 struct macb *bp = netdev_priv(netdev);
2640
2641 wol->supported = 0;
2642 wol->wolopts = 0;
2643
2644 if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
2645 wol->supported = WAKE_MAGIC;
2646
2647 if (bp->wol & MACB_WOL_ENABLED)
2648 wol->wolopts |= WAKE_MAGIC;
2649 }
2650}
2651
2652static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2653{
2654 struct macb *bp = netdev_priv(netdev);
2655
2656 if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
2657 (wol->wolopts & ~WAKE_MAGIC))
2658 return -EOPNOTSUPP;
2659
2660 if (wol->wolopts & WAKE_MAGIC)
2661 bp->wol |= MACB_WOL_ENABLED;
2662 else
2663 bp->wol &= ~MACB_WOL_ENABLED;
2664
2665 device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);
2666
2667 return 0;
2668}
2669
Zach Brown8441bb32016-10-19 09:56:58 -05002670static void macb_get_ringparam(struct net_device *netdev,
2671 struct ethtool_ringparam *ring)
2672{
2673 struct macb *bp = netdev_priv(netdev);
2674
2675 ring->rx_max_pending = MAX_RX_RING_SIZE;
2676 ring->tx_max_pending = MAX_TX_RING_SIZE;
2677
2678 ring->rx_pending = bp->rx_ring_size;
2679 ring->tx_pending = bp->tx_ring_size;
2680}
2681
2682static int macb_set_ringparam(struct net_device *netdev,
2683 struct ethtool_ringparam *ring)
2684{
2685 struct macb *bp = netdev_priv(netdev);
2686 u32 new_rx_size, new_tx_size;
2687 unsigned int reset = 0;
2688
2689 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
2690 return -EINVAL;
2691
2692 new_rx_size = clamp_t(u32, ring->rx_pending,
2693 MIN_RX_RING_SIZE, MAX_RX_RING_SIZE);
2694 new_rx_size = roundup_pow_of_two(new_rx_size);
2695
2696 new_tx_size = clamp_t(u32, ring->tx_pending,
2697 MIN_TX_RING_SIZE, MAX_TX_RING_SIZE);
2698 new_tx_size = roundup_pow_of_two(new_tx_size);
2699
2700 if ((new_tx_size == bp->tx_ring_size) &&
2701 (new_rx_size == bp->rx_ring_size)) {
2702 /* nothing to do */
2703 return 0;
2704 }
2705
2706 if (netif_running(bp->dev)) {
2707 reset = 1;
2708 macb_close(bp->dev);
2709 }
2710
2711 bp->rx_ring_size = new_rx_size;
2712 bp->tx_ring_size = new_tx_size;
2713
2714 if (reset)
2715 macb_open(bp->dev);
2716
2717 return 0;
2718}
2719
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01002720#ifdef CONFIG_MACB_USE_HWSTAMP
2721static unsigned int gem_get_tsu_rate(struct macb *bp)
2722{
2723 struct clk *tsu_clk;
2724 unsigned int tsu_rate;
2725
2726 tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk");
2727 if (!IS_ERR(tsu_clk))
2728 tsu_rate = clk_get_rate(tsu_clk);
2729 /* try pclk instead */
2730 else if (!IS_ERR(bp->pclk)) {
2731 tsu_clk = bp->pclk;
2732 tsu_rate = clk_get_rate(tsu_clk);
2733 } else
2734 return -ENOTSUPP;
2735 return tsu_rate;
2736}
2737
2738static s32 gem_get_ptp_max_adj(void)
2739{
2740 return 64000000;
2741}
2742
2743static int gem_get_ts_info(struct net_device *dev,
2744 struct ethtool_ts_info *info)
2745{
2746 struct macb *bp = netdev_priv(dev);
2747
2748 if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) {
2749 ethtool_op_get_ts_info(dev, info);
2750 return 0;
2751 }
2752
2753 info->so_timestamping =
2754 SOF_TIMESTAMPING_TX_SOFTWARE |
2755 SOF_TIMESTAMPING_RX_SOFTWARE |
2756 SOF_TIMESTAMPING_SOFTWARE |
2757 SOF_TIMESTAMPING_TX_HARDWARE |
2758 SOF_TIMESTAMPING_RX_HARDWARE |
2759 SOF_TIMESTAMPING_RAW_HARDWARE;
2760 info->tx_types =
2761 (1 << HWTSTAMP_TX_ONESTEP_SYNC) |
2762 (1 << HWTSTAMP_TX_OFF) |
2763 (1 << HWTSTAMP_TX_ON);
2764 info->rx_filters =
2765 (1 << HWTSTAMP_FILTER_NONE) |
2766 (1 << HWTSTAMP_FILTER_ALL);
2767
2768 info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1;
2769
2770 return 0;
2771}
2772
2773static struct macb_ptp_info gem_ptp_info = {
2774 .ptp_init = gem_ptp_init,
2775 .ptp_remove = gem_ptp_remove,
2776 .get_ptp_max_adj = gem_get_ptp_max_adj,
2777 .get_tsu_rate = gem_get_tsu_rate,
2778 .get_ts_info = gem_get_ts_info,
2779 .get_hwtst = gem_get_hwtst,
2780 .set_hwtst = gem_set_hwtst,
2781};
2782#endif
2783
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02002784static int macb_get_ts_info(struct net_device *netdev,
2785 struct ethtool_ts_info *info)
2786{
2787 struct macb *bp = netdev_priv(netdev);
2788
2789 if (bp->ptp_info)
2790 return bp->ptp_info->get_ts_info(netdev, info);
2791
2792 return ethtool_op_get_ts_info(netdev, info);
2793}
2794
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002795static void gem_enable_flow_filters(struct macb *bp, bool enable)
2796{
2797 struct ethtool_rx_fs_item *item;
2798 u32 t2_scr;
2799 int num_t2_scr;
2800
2801 num_t2_scr = GEM_BFEXT(T2SCR, gem_readl(bp, DCFG8));
2802
2803 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2804 struct ethtool_rx_flow_spec *fs = &item->fs;
2805 struct ethtool_tcpip4_spec *tp4sp_m;
2806
2807 if (fs->location >= num_t2_scr)
2808 continue;
2809
2810 t2_scr = gem_readl_n(bp, SCRT2, fs->location);
2811
2812 /* enable/disable screener regs for the flow entry */
2813 t2_scr = GEM_BFINS(ETHTEN, enable, t2_scr);
2814
2815 /* only enable fields with no masking */
2816 tp4sp_m = &(fs->m_u.tcp_ip4_spec);
2817
2818 if (enable && (tp4sp_m->ip4src == 0xFFFFFFFF))
2819 t2_scr = GEM_BFINS(CMPAEN, 1, t2_scr);
2820 else
2821 t2_scr = GEM_BFINS(CMPAEN, 0, t2_scr);
2822
2823 if (enable && (tp4sp_m->ip4dst == 0xFFFFFFFF))
2824 t2_scr = GEM_BFINS(CMPBEN, 1, t2_scr);
2825 else
2826 t2_scr = GEM_BFINS(CMPBEN, 0, t2_scr);
2827
2828 if (enable && ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)))
2829 t2_scr = GEM_BFINS(CMPCEN, 1, t2_scr);
2830 else
2831 t2_scr = GEM_BFINS(CMPCEN, 0, t2_scr);
2832
2833 gem_writel_n(bp, SCRT2, fs->location, t2_scr);
2834 }
2835}
2836
2837static void gem_prog_cmp_regs(struct macb *bp, struct ethtool_rx_flow_spec *fs)
2838{
2839 struct ethtool_tcpip4_spec *tp4sp_v, *tp4sp_m;
2840 uint16_t index = fs->location;
2841 u32 w0, w1, t2_scr;
2842 bool cmp_a = false;
2843 bool cmp_b = false;
2844 bool cmp_c = false;
2845
2846 tp4sp_v = &(fs->h_u.tcp_ip4_spec);
2847 tp4sp_m = &(fs->m_u.tcp_ip4_spec);
2848
2849 /* ignore field if any masking set */
2850 if (tp4sp_m->ip4src == 0xFFFFFFFF) {
2851 /* 1st compare reg - IP source address */
2852 w0 = 0;
2853 w1 = 0;
2854 w0 = tp4sp_v->ip4src;
2855 w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
2856 w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
2857 w1 = GEM_BFINS(T2OFST, ETYPE_SRCIP_OFFSET, w1);
2858 gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w0);
2859 gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w1);
2860 cmp_a = true;
2861 }
2862
2863 /* ignore field if any masking set */
2864 if (tp4sp_m->ip4dst == 0xFFFFFFFF) {
2865 /* 2nd compare reg - IP destination address */
2866 w0 = 0;
2867 w1 = 0;
2868 w0 = tp4sp_v->ip4dst;
2869 w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
2870 w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
2871 w1 = GEM_BFINS(T2OFST, ETYPE_DSTIP_OFFSET, w1);
2872 gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4DST_CMP(index)), w0);
2873 gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4DST_CMP(index)), w1);
2874 cmp_b = true;
2875 }
2876
2877 /* ignore both port fields if masking set in both */
2878 if ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)) {
2879 /* 3rd compare reg - source port, destination port */
2880 w0 = 0;
2881 w1 = 0;
2882 w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_IPHDR, w1);
2883 if (tp4sp_m->psrc == tp4sp_m->pdst) {
2884 w0 = GEM_BFINS(T2MASK, tp4sp_v->psrc, w0);
2885 w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
2886 w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
2887 w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
2888 } else {
2889 /* only one port definition */
2890 w1 = GEM_BFINS(T2DISMSK, 0, w1); /* 16-bit compare */
2891 w0 = GEM_BFINS(T2MASK, 0xFFFF, w0);
2892 if (tp4sp_m->psrc == 0xFFFF) { /* src port */
2893 w0 = GEM_BFINS(T2CMP, tp4sp_v->psrc, w0);
2894 w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
2895 } else { /* dst port */
2896 w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
2897 w1 = GEM_BFINS(T2OFST, IPHDR_DSTPORT_OFFSET, w1);
2898 }
2899 }
2900 gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_PORT_CMP(index)), w0);
2901 gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_PORT_CMP(index)), w1);
2902 cmp_c = true;
2903 }
2904
2905 t2_scr = 0;
2906 t2_scr = GEM_BFINS(QUEUE, (fs->ring_cookie) & 0xFF, t2_scr);
2907 t2_scr = GEM_BFINS(ETHT2IDX, SCRT2_ETHT, t2_scr);
2908 if (cmp_a)
2909 t2_scr = GEM_BFINS(CMPA, GEM_IP4SRC_CMP(index), t2_scr);
2910 if (cmp_b)
2911 t2_scr = GEM_BFINS(CMPB, GEM_IP4DST_CMP(index), t2_scr);
2912 if (cmp_c)
2913 t2_scr = GEM_BFINS(CMPC, GEM_PORT_CMP(index), t2_scr);
2914 gem_writel_n(bp, SCRT2, index, t2_scr);
2915}
2916
2917static int gem_add_flow_filter(struct net_device *netdev,
2918 struct ethtool_rxnfc *cmd)
2919{
2920 struct macb *bp = netdev_priv(netdev);
2921 struct ethtool_rx_flow_spec *fs = &cmd->fs;
2922 struct ethtool_rx_fs_item *item, *newfs;
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002923 unsigned long flags;
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002924 int ret = -EINVAL;
2925 bool added = false;
2926
Julia Cartwrightcc1674e2017-12-05 18:02:50 -06002927 newfs = kmalloc(sizeof(*newfs), GFP_KERNEL);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002928 if (newfs == NULL)
2929 return -ENOMEM;
2930 memcpy(&newfs->fs, fs, sizeof(newfs->fs));
2931
2932 netdev_dbg(netdev,
2933 "Adding flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
2934 fs->flow_type, (int)fs->ring_cookie, fs->location,
2935 htonl(fs->h_u.tcp_ip4_spec.ip4src),
2936 htonl(fs->h_u.tcp_ip4_spec.ip4dst),
2937 htons(fs->h_u.tcp_ip4_spec.psrc), htons(fs->h_u.tcp_ip4_spec.pdst));
2938
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002939 spin_lock_irqsave(&bp->rx_fs_lock, flags);
2940
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002941 /* find correct place to add in list */
Julia Cartwrighta3da8ad2017-12-05 18:02:48 -06002942 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2943 if (item->fs.location > newfs->fs.location) {
2944 list_add_tail(&newfs->list, &item->list);
2945 added = true;
2946 break;
2947 } else if (item->fs.location == fs->location) {
2948 netdev_err(netdev, "Rule not added: location %d not free!\n",
2949 fs->location);
2950 ret = -EBUSY;
2951 goto err;
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002952 }
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002953 }
Julia Cartwrighta3da8ad2017-12-05 18:02:48 -06002954 if (!added)
2955 list_add_tail(&newfs->list, &bp->rx_fs_list.list);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002956
2957 gem_prog_cmp_regs(bp, fs);
2958 bp->rx_fs_list.count++;
2959 /* enable filtering if NTUPLE on */
2960 if (netdev->features & NETIF_F_NTUPLE)
2961 gem_enable_flow_filters(bp, 1);
2962
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002963 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002964 return 0;
2965
2966err:
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002967 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002968 kfree(newfs);
2969 return ret;
2970}
2971
2972static int gem_del_flow_filter(struct net_device *netdev,
2973 struct ethtool_rxnfc *cmd)
2974{
2975 struct macb *bp = netdev_priv(netdev);
2976 struct ethtool_rx_fs_item *item;
2977 struct ethtool_rx_flow_spec *fs;
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002978 unsigned long flags;
2979
2980 spin_lock_irqsave(&bp->rx_fs_lock, flags);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002981
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002982 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
2983 if (item->fs.location == cmd->fs.location) {
2984 /* disable screener regs for the flow entry */
2985 fs = &(item->fs);
2986 netdev_dbg(netdev,
2987 "Deleting flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
2988 fs->flow_type, (int)fs->ring_cookie, fs->location,
2989 htonl(fs->h_u.tcp_ip4_spec.ip4src),
2990 htonl(fs->h_u.tcp_ip4_spec.ip4dst),
2991 htons(fs->h_u.tcp_ip4_spec.psrc),
2992 htons(fs->h_u.tcp_ip4_spec.pdst));
2993
2994 gem_writel_n(bp, SCRT2, fs->location, 0);
2995
2996 list_del(&item->list);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00002997 bp->rx_fs_list.count--;
Julia Cartwright7038cdb2017-12-05 18:02:49 -06002998 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2999 kfree(item);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003000 return 0;
3001 }
3002 }
3003
Julia Cartwright7038cdb2017-12-05 18:02:49 -06003004 spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003005 return -EINVAL;
3006}
3007
3008static int gem_get_flow_entry(struct net_device *netdev,
3009 struct ethtool_rxnfc *cmd)
3010{
3011 struct macb *bp = netdev_priv(netdev);
3012 struct ethtool_rx_fs_item *item;
3013
3014 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
3015 if (item->fs.location == cmd->fs.location) {
3016 memcpy(&cmd->fs, &item->fs, sizeof(cmd->fs));
3017 return 0;
3018 }
3019 }
3020 return -EINVAL;
3021}
3022
3023static int gem_get_all_flow_entries(struct net_device *netdev,
3024 struct ethtool_rxnfc *cmd, u32 *rule_locs)
3025{
3026 struct macb *bp = netdev_priv(netdev);
3027 struct ethtool_rx_fs_item *item;
3028 uint32_t cnt = 0;
3029
3030 list_for_each_entry(item, &bp->rx_fs_list.list, list) {
3031 if (cnt == cmd->rule_cnt)
3032 return -EMSGSIZE;
3033 rule_locs[cnt] = item->fs.location;
3034 cnt++;
3035 }
3036 cmd->data = bp->max_tuples;
3037 cmd->rule_cnt = cnt;
3038
3039 return 0;
3040}
3041
3042static int gem_get_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd,
3043 u32 *rule_locs)
3044{
3045 struct macb *bp = netdev_priv(netdev);
3046 int ret = 0;
3047
3048 switch (cmd->cmd) {
3049 case ETHTOOL_GRXRINGS:
3050 cmd->data = bp->num_queues;
3051 break;
3052 case ETHTOOL_GRXCLSRLCNT:
3053 cmd->rule_cnt = bp->rx_fs_list.count;
3054 break;
3055 case ETHTOOL_GRXCLSRULE:
3056 ret = gem_get_flow_entry(netdev, cmd);
3057 break;
3058 case ETHTOOL_GRXCLSRLALL:
3059 ret = gem_get_all_flow_entries(netdev, cmd, rule_locs);
3060 break;
3061 default:
3062 netdev_err(netdev,
3063 "Command parameter %d is not supported\n", cmd->cmd);
3064 ret = -EOPNOTSUPP;
3065 }
3066
3067 return ret;
3068}
3069
3070static int gem_set_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd)
3071{
3072 struct macb *bp = netdev_priv(netdev);
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003073 int ret;
3074
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003075 switch (cmd->cmd) {
3076 case ETHTOOL_SRXCLSRLINS:
3077 if ((cmd->fs.location >= bp->max_tuples)
3078 || (cmd->fs.ring_cookie >= bp->num_queues)) {
3079 ret = -EINVAL;
3080 break;
3081 }
3082 ret = gem_add_flow_filter(netdev, cmd);
3083 break;
3084 case ETHTOOL_SRXCLSRLDEL:
3085 ret = gem_del_flow_filter(netdev, cmd);
3086 break;
3087 default:
3088 netdev_err(netdev,
3089 "Command parameter %d is not supported\n", cmd->cmd);
3090 ret = -EOPNOTSUPP;
3091 }
3092
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003093 return ret;
3094}
3095
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003096static const struct ethtool_ops macb_ethtool_ops = {
Nicolas Ferred1d1b532012-10-31 06:04:56 +00003097 .get_regs_len = macb_get_regs_len,
3098 .get_regs = macb_get_regs,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003099 .get_link = ethtool_op_get_link,
Richard Cochran17f393e2012-04-03 22:59:31 +00003100 .get_ts_info = ethtool_op_get_ts_info,
Sergio Prado3e2a5e12016-02-09 12:07:16 -02003101 .get_wol = macb_get_wol,
3102 .set_wol = macb_set_wol,
Philippe Reynes176275a2016-06-22 00:32:36 +02003103 .get_link_ksettings = phy_ethtool_get_link_ksettings,
3104 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Zach Brown8441bb32016-10-19 09:56:58 -05003105 .get_ringparam = macb_get_ringparam,
3106 .set_ringparam = macb_set_ringparam,
Xander Huff8cd5a562015-01-15 15:55:20 -06003107};
Xander Huff8cd5a562015-01-15 15:55:20 -06003108
Lad, Prabhakar8093b1c2015-02-05 16:21:07 +00003109static const struct ethtool_ops gem_ethtool_ops = {
Xander Huff8cd5a562015-01-15 15:55:20 -06003110 .get_regs_len = macb_get_regs_len,
3111 .get_regs = macb_get_regs,
3112 .get_link = ethtool_op_get_link,
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02003113 .get_ts_info = macb_get_ts_info,
Xander Huff3ff13f12015-01-13 16:15:51 -06003114 .get_ethtool_stats = gem_get_ethtool_stats,
3115 .get_strings = gem_get_ethtool_strings,
3116 .get_sset_count = gem_get_sset_count,
Philippe Reynes176275a2016-06-22 00:32:36 +02003117 .get_link_ksettings = phy_ethtool_get_link_ksettings,
3118 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Zach Brown8441bb32016-10-19 09:56:58 -05003119 .get_ringparam = macb_get_ringparam,
3120 .set_ringparam = macb_set_ringparam,
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003121 .get_rxnfc = gem_get_rxnfc,
3122 .set_rxnfc = gem_set_rxnfc,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003123};
3124
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003125static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003126{
Philippe Reynes0a912812016-06-22 00:32:35 +02003127 struct phy_device *phydev = dev->phydev;
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02003128 struct macb *bp = netdev_priv(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003129
3130 if (!netif_running(dev))
3131 return -EINVAL;
3132
frederic RODO6c36a702007-07-12 19:07:24 +02003133 if (!phydev)
3134 return -ENODEV;
3135
Andrei.Pistirica@microchip.comc2594d82017-01-19 17:56:15 +02003136 if (!bp->ptp_info)
3137 return phy_mii_ioctl(phydev, rq, cmd);
3138
3139 switch (cmd) {
3140 case SIOCSHWTSTAMP:
3141 return bp->ptp_info->set_hwtst(dev, rq, cmd);
3142 case SIOCGHWTSTAMP:
3143 return bp->ptp_info->get_hwtst(dev, rq);
3144 default:
3145 return phy_mii_ioctl(phydev, rq, cmd);
3146 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003147}
3148
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02003149static int macb_set_features(struct net_device *netdev,
3150 netdev_features_t features)
3151{
3152 struct macb *bp = netdev_priv(netdev);
3153 netdev_features_t changed = features ^ netdev->features;
3154
3155 /* TX checksum offload */
3156 if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) {
3157 u32 dmacfg;
3158
3159 dmacfg = gem_readl(bp, DMACFG);
3160 if (features & NETIF_F_HW_CSUM)
3161 dmacfg |= GEM_BIT(TXCOEN);
3162 else
3163 dmacfg &= ~GEM_BIT(TXCOEN);
3164 gem_writel(bp, DMACFG, dmacfg);
3165 }
3166
Cyrille Pitchen924ec532014-07-24 13:51:01 +02003167 /* RX checksum offload */
3168 if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) {
3169 u32 netcfg;
3170
3171 netcfg = gem_readl(bp, NCFGR);
3172 if (features & NETIF_F_RXCSUM &&
3173 !(netdev->flags & IFF_PROMISC))
3174 netcfg |= GEM_BIT(RXCOEN);
3175 else
3176 netcfg &= ~GEM_BIT(RXCOEN);
3177 gem_writel(bp, NCFGR, netcfg);
3178 }
3179
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003180 /* RX Flow Filters */
3181 if ((changed & NETIF_F_NTUPLE) && macb_is_gem(bp)) {
3182 bool turn_on = features & NETIF_F_NTUPLE;
3183
3184 gem_enable_flow_filters(bp, turn_on);
3185 }
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02003186 return 0;
3187}
3188
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003189static const struct net_device_ops macb_netdev_ops = {
3190 .ndo_open = macb_open,
3191 .ndo_stop = macb_close,
3192 .ndo_start_xmit = macb_start_xmit,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00003193 .ndo_set_rx_mode = macb_set_rx_mode,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003194 .ndo_get_stats = macb_get_stats,
3195 .ndo_do_ioctl = macb_ioctl,
3196 .ndo_validate_addr = eth_validate_addr,
Harini Katakama5898ea2015-05-06 22:27:18 +05303197 .ndo_change_mtu = macb_change_mtu,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003198 .ndo_set_mac_address = eth_mac_addr,
Thomas Petazzoni6e8cf5c2009-05-04 11:08:41 -07003199#ifdef CONFIG_NET_POLL_CONTROLLER
3200 .ndo_poll_controller = macb_poll_controller,
3201#endif
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02003202 .ndo_set_features = macb_set_features,
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00003203 .ndo_features_check = macb_features_check,
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003204};
3205
Moritz Fischer64ec42f2016-03-29 19:11:12 -07003206/* Configure peripheral capabilities according to device tree
Nicolas Ferree1755872014-07-24 13:50:58 +02003207 * and integration options used
3208 */
Moritz Fischer64ec42f2016-03-29 19:11:12 -07003209static void macb_configure_caps(struct macb *bp,
3210 const struct macb_config *dt_conf)
Nicolas Ferree1755872014-07-24 13:50:58 +02003211{
3212 u32 dcfg;
Nicolas Ferree1755872014-07-24 13:50:58 +02003213
Nicolas Ferref6970502015-03-31 15:02:01 +02003214 if (dt_conf)
3215 bp->caps = dt_conf->caps;
3216
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003217 if (hw_is_gem(bp->regs, bp->native_io)) {
Nicolas Ferree1755872014-07-24 13:50:58 +02003218 bp->caps |= MACB_CAPS_MACB_IS_GEM;
3219
Nicolas Ferree1755872014-07-24 13:50:58 +02003220 dcfg = gem_readl(bp, DCFG1);
3221 if (GEM_BFEXT(IRQCOR, dcfg) == 0)
3222 bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
3223 dcfg = gem_readl(bp, DCFG2);
3224 if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
3225 bp->caps |= MACB_CAPS_FIFO_MODE;
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003226#ifdef CONFIG_MACB_USE_HWSTAMP
3227 if (gem_has_ptp(bp)) {
Rafal Ozieblo7b429612017-06-29 07:12:51 +01003228 if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5)))
3229 pr_err("GEM doesn't support hardware ptp.\n");
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003230 else {
Rafal Ozieblo7b429612017-06-29 07:12:51 +01003231 bp->hw_dma_cap |= HW_DMA_CAP_PTP;
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003232 bp->ptp_info = &gem_ptp_info;
3233 }
Rafal Ozieblo7b429612017-06-29 07:12:51 +01003234 }
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003235#endif
Nicolas Ferree1755872014-07-24 13:50:58 +02003236 }
3237
Andy Shevchenkoa35919e2015-07-24 21:24:01 +03003238 dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
Nicolas Ferree1755872014-07-24 13:50:58 +02003239}
3240
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003241static void macb_probe_queues(void __iomem *mem,
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003242 bool native_io,
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003243 unsigned int *queue_mask,
3244 unsigned int *num_queues)
3245{
3246 unsigned int hw_q;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003247
3248 *queue_mask = 0x1;
3249 *num_queues = 1;
3250
Nicolas Ferreda120112015-03-31 15:02:00 +02003251 /* is it macb or gem ?
3252 *
3253 * We need to read directly from the hardware here because
3254 * we are early in the probe process and don't have the
3255 * MACB_CAPS_MACB_IS_GEM flag positioned
3256 */
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003257 if (!hw_is_gem(mem, native_io))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003258 return;
3259
3260 /* bit 0 is never set but queue 0 always exists */
Arun Chandrana50dad32015-02-18 16:59:35 +05303261 *queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff;
3262
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003263 *queue_mask |= 0x1;
3264
3265 for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
3266 if (*queue_mask & (1 << hw_q))
3267 (*num_queues)++;
3268}
3269
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003270static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303271 struct clk **hclk, struct clk **tx_clk,
3272 struct clk **rx_clk)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003273{
Bartosz Folta83a77e92016-12-14 06:39:15 +00003274 struct macb_platform_data *pdata;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003275 int err;
3276
Bartosz Folta83a77e92016-12-14 06:39:15 +00003277 pdata = dev_get_platdata(&pdev->dev);
3278 if (pdata) {
3279 *pclk = pdata->pclk;
3280 *hclk = pdata->hclk;
3281 } else {
3282 *pclk = devm_clk_get(&pdev->dev, "pclk");
3283 *hclk = devm_clk_get(&pdev->dev, "hclk");
3284 }
3285
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003286 if (IS_ERR(*pclk)) {
3287 err = PTR_ERR(*pclk);
3288 dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err);
3289 return err;
3290 }
3291
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003292 if (IS_ERR(*hclk)) {
3293 err = PTR_ERR(*hclk);
3294 dev_err(&pdev->dev, "failed to get hclk (%u)\n", err);
3295 return err;
3296 }
3297
3298 *tx_clk = devm_clk_get(&pdev->dev, "tx_clk");
3299 if (IS_ERR(*tx_clk))
3300 *tx_clk = NULL;
3301
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303302 *rx_clk = devm_clk_get(&pdev->dev, "rx_clk");
3303 if (IS_ERR(*rx_clk))
3304 *rx_clk = NULL;
3305
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003306 err = clk_prepare_enable(*pclk);
3307 if (err) {
3308 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3309 return err;
3310 }
3311
3312 err = clk_prepare_enable(*hclk);
3313 if (err) {
3314 dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err);
3315 goto err_disable_pclk;
3316 }
3317
3318 err = clk_prepare_enable(*tx_clk);
3319 if (err) {
3320 dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
3321 goto err_disable_hclk;
3322 }
3323
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303324 err = clk_prepare_enable(*rx_clk);
3325 if (err) {
3326 dev_err(&pdev->dev, "failed to enable rx_clk (%u)\n", err);
3327 goto err_disable_txclk;
3328 }
3329
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003330 return 0;
3331
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303332err_disable_txclk:
3333 clk_disable_unprepare(*tx_clk);
3334
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003335err_disable_hclk:
3336 clk_disable_unprepare(*hclk);
3337
3338err_disable_pclk:
3339 clk_disable_unprepare(*pclk);
3340
3341 return err;
3342}
3343
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003344static int macb_init(struct platform_device *pdev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003345{
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003346 struct net_device *dev = platform_get_drvdata(pdev);
Nicolas Ferrebfa09142015-03-31 15:01:59 +02003347 unsigned int hw_q, q;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003348 struct macb *bp = netdev_priv(dev);
3349 struct macb_queue *queue;
3350 int err;
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003351 u32 val, reg;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003352
Zach Brownb410d132016-10-19 09:56:57 -05003353 bp->tx_ring_size = DEFAULT_TX_RING_SIZE;
3354 bp->rx_ring_size = DEFAULT_RX_RING_SIZE;
3355
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003356 /* set the queue register mapping once for all: queue0 has a special
3357 * register mapping but we don't want to test the queue index then
3358 * compute the corresponding register offset at run time.
3359 */
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003360 for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
Nicolas Ferrebfa09142015-03-31 15:01:59 +02003361 if (!(bp->queue_mask & (1 << hw_q)))
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003362 continue;
Jamie Iles461845d2011-03-08 20:19:23 +00003363
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003364 queue = &bp->queues[q];
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003365 queue->bp = bp;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003366 netif_napi_add(dev, &queue->napi, macb_poll, 64);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003367 if (hw_q) {
3368 queue->ISR = GEM_ISR(hw_q - 1);
3369 queue->IER = GEM_IER(hw_q - 1);
3370 queue->IDR = GEM_IDR(hw_q - 1);
3371 queue->IMR = GEM_IMR(hw_q - 1);
3372 queue->TBQP = GEM_TBQP(hw_q - 1);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003373 queue->RBQP = GEM_RBQP(hw_q - 1);
3374 queue->RBQS = GEM_RBQS(hw_q - 1);
Harini Katakamfff80192016-08-09 13:15:53 +05303375#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003376 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003377 queue->TBQPH = GEM_TBQPH(hw_q - 1);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003378 queue->RBQPH = GEM_RBQPH(hw_q - 1);
3379 }
Harini Katakamfff80192016-08-09 13:15:53 +05303380#endif
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003381 } else {
3382 /* queue0 uses legacy registers */
3383 queue->ISR = MACB_ISR;
3384 queue->IER = MACB_IER;
3385 queue->IDR = MACB_IDR;
3386 queue->IMR = MACB_IMR;
3387 queue->TBQP = MACB_TBQP;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003388 queue->RBQP = MACB_RBQP;
Harini Katakamfff80192016-08-09 13:15:53 +05303389#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003390 if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003391 queue->TBQPH = MACB_TBQPH;
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003392 queue->RBQPH = MACB_RBQPH;
3393 }
Harini Katakamfff80192016-08-09 13:15:53 +05303394#endif
Soren Brinkmanne1824df2013-12-10 16:07:23 -08003395 }
Soren Brinkmanne1824df2013-12-10 16:07:23 -08003396
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003397 /* get irq: here we use the linux queue index, not the hardware
3398 * queue index. the queue irq definitions in the device tree
3399 * must remove the optional gaps that could exist in the
3400 * hardware queue mask.
3401 */
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003402 queue->irq = platform_get_irq(pdev, q);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003403 err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
Punnaiah Choudary Kalluri20488232015-03-06 18:29:12 +01003404 IRQF_SHARED, dev->name, queue);
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003405 if (err) {
3406 dev_err(&pdev->dev,
3407 "Unable to request IRQ %d (error %d)\n",
3408 queue->irq, err);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003409 return err;
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003410 }
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003411
Cyrille Pitchen02c958d2014-12-12 13:26:44 +01003412 INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
Cyrille Pitchencf250de2014-12-15 15:13:32 +01003413 q++;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003414 }
3415
Alexander Beregalov5f1fa992009-04-11 07:42:26 +00003416 dev->netdev_ops = &macb_netdev_ops;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003417
Nicolas Ferre4df95132013-06-04 21:57:12 +00003418 /* setup appropriated routines according to adapter type */
3419 if (macb_is_gem(bp)) {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02003420 bp->max_tx_length = GEM_MAX_TX_LEN;
Nicolas Ferre4df95132013-06-04 21:57:12 +00003421 bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
3422 bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
3423 bp->macbgem_ops.mog_init_rings = gem_init_rings;
3424 bp->macbgem_ops.mog_rx = gem_rx;
Xander Huff8cd5a562015-01-15 15:55:20 -06003425 dev->ethtool_ops = &gem_ethtool_ops;
Nicolas Ferre4df95132013-06-04 21:57:12 +00003426 } else {
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02003427 bp->max_tx_length = MACB_MAX_TX_LEN;
Nicolas Ferre4df95132013-06-04 21:57:12 +00003428 bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
3429 bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
3430 bp->macbgem_ops.mog_init_rings = macb_init_rings;
3431 bp->macbgem_ops.mog_rx = macb_rx;
Xander Huff8cd5a562015-01-15 15:55:20 -06003432 dev->ethtool_ops = &macb_ethtool_ops;
Nicolas Ferre4df95132013-06-04 21:57:12 +00003433 }
3434
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02003435 /* Set features */
3436 dev->hw_features = NETIF_F_SG;
Rafal Ozieblo1629dd42016-11-16 10:02:34 +00003437
3438 /* Check LSO capability */
3439 if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6)))
3440 dev->hw_features |= MACB_NETIF_LSO;
3441
Cyrille Pitchen85ff3d82014-07-24 13:51:00 +02003442 /* Checksum offload is only available on gem with packet buffer */
3443 if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
Cyrille Pitchen924ec532014-07-24 13:51:01 +02003444 dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
Cyrille Pitchena4c35ed32014-07-24 13:50:59 +02003445 if (bp->caps & MACB_CAPS_SG_DISABLED)
3446 dev->hw_features &= ~NETIF_F_SG;
3447 dev->features = dev->hw_features;
3448
Rafal Oziebloae8223de2017-11-30 18:20:44 +00003449 /* Check RX Flow Filters support.
3450 * Max Rx flows set by availability of screeners & compare regs:
3451 * each 4-tuple define requires 1 T2 screener reg + 3 compare regs
3452 */
3453 reg = gem_readl(bp, DCFG8);
3454 bp->max_tuples = min((GEM_BFEXT(SCR2CMP, reg) / 3),
3455 GEM_BFEXT(T2SCR, reg));
3456 if (bp->max_tuples > 0) {
3457 /* also needs one ethtype match to check IPv4 */
3458 if (GEM_BFEXT(SCR2ETH, reg) > 0) {
3459 /* program this reg now */
3460 reg = 0;
3461 reg = GEM_BFINS(ETHTCMP, (uint16_t)ETH_P_IP, reg);
3462 gem_writel_n(bp, ETHT, SCRT2_ETHT, reg);
3463 /* Filtering is supported in hw but don't enable it in kernel now */
3464 dev->hw_features |= NETIF_F_NTUPLE;
3465 /* init Rx flow definitions */
3466 INIT_LIST_HEAD(&bp->rx_fs_list.list);
3467 bp->rx_fs_list.count = 0;
3468 spin_lock_init(&bp->rx_fs_lock);
3469 } else
3470 bp->max_tuples = 0;
3471 }
3472
Neil Armstrongce721a72016-01-05 14:39:16 +01003473 if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
3474 val = 0;
3475 if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII)
3476 val = GEM_BIT(RGMII);
3477 else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003478 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
Neil Armstrongce721a72016-01-05 14:39:16 +01003479 val = MACB_BIT(RMII);
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003480 else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
Neil Armstrongce721a72016-01-05 14:39:16 +01003481 val = MACB_BIT(MII);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01003482
Neil Armstrongce721a72016-01-05 14:39:16 +01003483 if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
3484 val |= MACB_BIT(CLKEN);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003485
Neil Armstrongce721a72016-01-05 14:39:16 +01003486 macb_or_gem_writel(bp, USRIO, val);
3487 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003488
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003489 /* Set MII management clock divider */
3490 val = macb_mdc_clk_div(bp);
3491 val |= macb_dbw(bp);
Punnaiah Choudary Kalluri022be252015-11-18 09:03:50 +05303492 if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
3493 val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003494 macb_writel(bp, NCFGR, val);
3495
3496 return 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003497}
3498
3499#if defined(CONFIG_OF)
3500/* 1518 rounded up */
3501#define AT91ETHER_MAX_RBUFF_SZ 0x600
3502/* max number of receive buffers */
3503#define AT91ETHER_MAX_RX_DESCR 9
3504
3505/* Initialize and start the Receiver and Transmit subsystems */
3506static int at91ether_start(struct net_device *dev)
3507{
3508 struct macb *lp = netdev_priv(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003509 struct macb_queue *q = &lp->queues[0];
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003510 struct macb_dma_desc *desc;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003511 dma_addr_t addr;
3512 u32 ctl;
3513 int i;
3514
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003515 q->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003516 (AT91ETHER_MAX_RX_DESCR *
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003517 macb_dma_desc_get_size(lp)),
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003518 &q->rx_ring_dma, GFP_KERNEL);
3519 if (!q->rx_ring)
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003520 return -ENOMEM;
3521
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003522 q->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003523 AT91ETHER_MAX_RX_DESCR *
3524 AT91ETHER_MAX_RBUFF_SZ,
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003525 &q->rx_buffers_dma, GFP_KERNEL);
3526 if (!q->rx_buffers) {
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003527 dma_free_coherent(&lp->pdev->dev,
3528 AT91ETHER_MAX_RX_DESCR *
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003529 macb_dma_desc_get_size(lp),
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003530 q->rx_ring, q->rx_ring_dma);
3531 q->rx_ring = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003532 return -ENOMEM;
3533 }
3534
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003535 addr = q->rx_buffers_dma;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003536 for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003537 desc = macb_rx_desc(q, i);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003538 macb_set_addr(lp, desc, addr);
3539 desc->ctrl = 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003540 addr += AT91ETHER_MAX_RBUFF_SZ;
3541 }
3542
3543 /* Set the Wrap bit on the last descriptor */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003544 desc->addr |= MACB_BIT(RX_WRAP);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003545
3546 /* Reset buffer index */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003547 q->rx_tail = 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003548
3549 /* Program address of descriptor list in Rx Buffer Queue register */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003550 macb_writel(lp, RBQP, q->rx_ring_dma);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003551
3552 /* Enable Receive and Transmit */
3553 ctl = macb_readl(lp, NCR);
3554 macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));
3555
3556 return 0;
3557}
3558
3559/* Open the ethernet interface */
3560static int at91ether_open(struct net_device *dev)
3561{
3562 struct macb *lp = netdev_priv(dev);
3563 u32 ctl;
3564 int ret;
3565
3566 /* Clear internal statistics */
3567 ctl = macb_readl(lp, NCR);
3568 macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));
3569
3570 macb_set_hwaddr(lp);
3571
3572 ret = at91ether_start(dev);
3573 if (ret)
3574 return ret;
3575
3576 /* Enable MAC interrupts */
3577 macb_writel(lp, IER, MACB_BIT(RCOMP) |
3578 MACB_BIT(RXUBR) |
3579 MACB_BIT(ISR_TUND) |
3580 MACB_BIT(ISR_RLE) |
3581 MACB_BIT(TCOMP) |
3582 MACB_BIT(ISR_ROVR) |
3583 MACB_BIT(HRESP));
3584
3585 /* schedule a link state check */
Philippe Reynes0a912812016-06-22 00:32:35 +02003586 phy_start(dev->phydev);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003587
3588 netif_start_queue(dev);
3589
3590 return 0;
3591}
3592
3593/* Close the interface */
3594static int at91ether_close(struct net_device *dev)
3595{
3596 struct macb *lp = netdev_priv(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003597 struct macb_queue *q = &lp->queues[0];
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003598 u32 ctl;
3599
3600 /* Disable Receiver and Transmitter */
3601 ctl = macb_readl(lp, NCR);
3602 macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));
3603
3604 /* Disable MAC interrupts */
3605 macb_writel(lp, IDR, MACB_BIT(RCOMP) |
3606 MACB_BIT(RXUBR) |
3607 MACB_BIT(ISR_TUND) |
3608 MACB_BIT(ISR_RLE) |
3609 MACB_BIT(TCOMP) |
3610 MACB_BIT(ISR_ROVR) |
3611 MACB_BIT(HRESP));
3612
3613 netif_stop_queue(dev);
3614
3615 dma_free_coherent(&lp->pdev->dev,
3616 AT91ETHER_MAX_RX_DESCR *
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003617 macb_dma_desc_get_size(lp),
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003618 q->rx_ring, q->rx_ring_dma);
3619 q->rx_ring = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003620
3621 dma_free_coherent(&lp->pdev->dev,
3622 AT91ETHER_MAX_RX_DESCR * AT91ETHER_MAX_RBUFF_SZ,
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003623 q->rx_buffers, q->rx_buffers_dma);
3624 q->rx_buffers = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003625
3626 return 0;
3627}
3628
3629/* Transmit packet */
Claudiu Beznead1c38952018-08-07 12:25:12 +03003630static netdev_tx_t at91ether_start_xmit(struct sk_buff *skb,
3631 struct net_device *dev)
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003632{
3633 struct macb *lp = netdev_priv(dev);
3634
3635 if (macb_readl(lp, TSR) & MACB_BIT(RM9200_BNQ)) {
3636 netif_stop_queue(dev);
3637
3638 /* Store packet information (to free when Tx completed) */
3639 lp->skb = skb;
3640 lp->skb_length = skb->len;
3641 lp->skb_physaddr = dma_map_single(NULL, skb->data, skb->len,
3642 DMA_TO_DEVICE);
Alexey Khoroshilov178c7ae2016-11-19 01:40:10 +03003643 if (dma_mapping_error(NULL, lp->skb_physaddr)) {
3644 dev_kfree_skb_any(skb);
3645 dev->stats.tx_dropped++;
3646 netdev_err(dev, "%s: DMA mapping error\n", __func__);
3647 return NETDEV_TX_OK;
3648 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003649
3650 /* Set address of the data in the Transmit Address register */
3651 macb_writel(lp, TAR, lp->skb_physaddr);
3652 /* Set length of the packet in the Transmit Control register */
3653 macb_writel(lp, TCR, skb->len);
3654
3655 } else {
3656 netdev_err(dev, "%s called, but device is busy!\n", __func__);
3657 return NETDEV_TX_BUSY;
3658 }
3659
3660 return NETDEV_TX_OK;
3661}
3662
3663/* Extract received frame from buffer descriptors and sent to upper layers.
3664 * (Called from interrupt context)
3665 */
3666static void at91ether_rx(struct net_device *dev)
3667{
3668 struct macb *lp = netdev_priv(dev);
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003669 struct macb_queue *q = &lp->queues[0];
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003670 struct macb_dma_desc *desc;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003671 unsigned char *p_recv;
3672 struct sk_buff *skb;
3673 unsigned int pktlen;
3674
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003675 desc = macb_rx_desc(q, q->rx_tail);
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003676 while (desc->addr & MACB_BIT(RX_USED)) {
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003677 p_recv = q->rx_buffers + q->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003678 pktlen = MACB_BF(RX_FRMLEN, desc->ctrl);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003679 skb = netdev_alloc_skb(dev, pktlen + 2);
3680 if (skb) {
3681 skb_reserve(skb, 2);
Johannes Berg59ae1d12017-06-16 14:29:20 +02003682 skb_put_data(skb, p_recv, pktlen);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003683
3684 skb->protocol = eth_type_trans(skb, dev);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003685 dev->stats.rx_packets++;
3686 dev->stats.rx_bytes += pktlen;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003687 netif_rx(skb);
3688 } else {
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003689 dev->stats.rx_dropped++;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003690 }
3691
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003692 if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH))
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003693 dev->stats.multicast++;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003694
3695 /* reset ownership bit */
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003696 desc->addr &= ~MACB_BIT(RX_USED);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003697
3698 /* wrap after last buffer */
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003699 if (q->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
3700 q->rx_tail = 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003701 else
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003702 q->rx_tail++;
Rafal Ozieblodc97a892017-01-27 15:08:20 +00003703
Rafal Oziebloae1f2a52017-11-30 18:19:15 +00003704 desc = macb_rx_desc(q, q->rx_tail);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003705 }
3706}
3707
3708/* MAC interrupt handler */
3709static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
3710{
3711 struct net_device *dev = dev_id;
3712 struct macb *lp = netdev_priv(dev);
3713 u32 intstatus, ctl;
3714
3715 /* MAC Interrupt Status register indicates what interrupts are pending.
3716 * It is automatically cleared once read.
3717 */
3718 intstatus = macb_readl(lp, ISR);
3719
3720 /* Receive complete */
3721 if (intstatus & MACB_BIT(RCOMP))
3722 at91ether_rx(dev);
3723
3724 /* Transmit complete */
3725 if (intstatus & MACB_BIT(TCOMP)) {
3726 /* The TCOM bit is set even if the transmission failed */
3727 if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003728 dev->stats.tx_errors++;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003729
3730 if (lp->skb) {
3731 dev_kfree_skb_irq(lp->skb);
3732 lp->skb = NULL;
3733 dma_unmap_single(NULL, lp->skb_physaddr,
3734 lp->skb_length, DMA_TO_DEVICE);
Tobias Klauser5f1d3a52017-04-07 10:17:30 +02003735 dev->stats.tx_packets++;
3736 dev->stats.tx_bytes += lp->skb_length;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003737 }
3738 netif_wake_queue(dev);
3739 }
3740
3741 /* Work-around for EMAC Errata section 41.3.1 */
3742 if (intstatus & MACB_BIT(RXUBR)) {
3743 ctl = macb_readl(lp, NCR);
3744 macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
Zumeng Chenffac0e92016-11-28 21:55:00 +08003745 wmb();
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003746 macb_writel(lp, NCR, ctl | MACB_BIT(RE));
3747 }
3748
3749 if (intstatus & MACB_BIT(ISR_ROVR))
3750 netdev_err(dev, "ROVR error\n");
3751
3752 return IRQ_HANDLED;
3753}
3754
3755#ifdef CONFIG_NET_POLL_CONTROLLER
3756static void at91ether_poll_controller(struct net_device *dev)
3757{
3758 unsigned long flags;
3759
3760 local_irq_save(flags);
3761 at91ether_interrupt(dev->irq, dev);
3762 local_irq_restore(flags);
3763}
3764#endif
3765
3766static const struct net_device_ops at91ether_netdev_ops = {
3767 .ndo_open = at91ether_open,
3768 .ndo_stop = at91ether_close,
3769 .ndo_start_xmit = at91ether_start_xmit,
3770 .ndo_get_stats = macb_get_stats,
3771 .ndo_set_rx_mode = macb_set_rx_mode,
3772 .ndo_set_mac_address = eth_mac_addr,
3773 .ndo_do_ioctl = macb_ioctl,
3774 .ndo_validate_addr = eth_validate_addr,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003775#ifdef CONFIG_NET_POLL_CONTROLLER
3776 .ndo_poll_controller = at91ether_poll_controller,
3777#endif
3778};
3779
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003780static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303781 struct clk **hclk, struct clk **tx_clk,
3782 struct clk **rx_clk)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003783{
3784 int err;
3785
3786 *hclk = NULL;
3787 *tx_clk = NULL;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303788 *rx_clk = NULL;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003789
3790 *pclk = devm_clk_get(&pdev->dev, "ether_clk");
3791 if (IS_ERR(*pclk))
3792 return PTR_ERR(*pclk);
3793
3794 err = clk_prepare_enable(*pclk);
3795 if (err) {
3796 dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3797 return err;
3798 }
3799
3800 return 0;
3801}
3802
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003803static int at91ether_init(struct platform_device *pdev)
3804{
3805 struct net_device *dev = platform_get_drvdata(pdev);
3806 struct macb *bp = netdev_priv(dev);
3807 int err;
3808 u32 reg;
3809
Alexandre Bellonifec9d3b2018-06-26 10:44:01 +02003810 bp->queues[0].bp = bp;
3811
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003812 dev->netdev_ops = &at91ether_netdev_ops;
3813 dev->ethtool_ops = &macb_ethtool_ops;
3814
3815 err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
3816 0, dev->name, dev);
3817 if (err)
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003818 return err;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003819
3820 macb_writel(bp, NCR, 0);
3821
3822 reg = MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG);
3823 if (bp->phy_interface == PHY_INTERFACE_MODE_RMII)
3824 reg |= MACB_BIT(RM9200_RMII);
3825
3826 macb_writel(bp, NCFGR, reg);
3827
3828 return 0;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003829}
3830
David S. Miller3cef5c52015-03-09 23:38:02 -04003831static const struct macb_config at91sam9260_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003832 .caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003833 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003834 .init = macb_init,
3835};
3836
David S. Miller3cef5c52015-03-09 23:38:02 -04003837static const struct macb_config pc302gem_config = {
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003838 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
3839 .dma_burst_length = 16,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003840 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003841 .init = macb_init,
3842};
3843
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02003844static const struct macb_config sama5d2_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003845 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02003846 .dma_burst_length = 16,
3847 .clk_init = macb_clk_init,
3848 .init = macb_init,
3849};
3850
David S. Miller3cef5c52015-03-09 23:38:02 -04003851static const struct macb_config sama5d3_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003852 .caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
vishnuvardhan233a1582017-07-05 17:36:16 +02003853 | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003854 .dma_burst_length = 16,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003855 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003856 .init = macb_init,
vishnuvardhan233a1582017-07-05 17:36:16 +02003857 .jumbo_max_len = 10240,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003858};
3859
David S. Miller3cef5c52015-03-09 23:38:02 -04003860static const struct macb_config sama5d4_config = {
Nicolas Ferre6bdaa5e2016-03-10 16:44:32 +01003861 .caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003862 .dma_burst_length = 4,
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003863 .clk_init = macb_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003864 .init = macb_init,
3865};
3866
David S. Miller3cef5c52015-03-09 23:38:02 -04003867static const struct macb_config emac_config = {
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003868 .clk_init = at91ether_clk_init,
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003869 .init = at91ether_init,
3870};
3871
Neil Armstronge611b5b2016-01-05 14:39:17 +01003872static const struct macb_config np4_config = {
3873 .caps = MACB_CAPS_USRIO_DISABLED,
3874 .clk_init = macb_clk_init,
3875 .init = macb_init,
3876};
David S. Miller36583eb2015-05-23 01:22:35 -04003877
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303878static const struct macb_config zynqmp_config = {
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003879 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
3880 MACB_CAPS_JUMBO |
Harini Katakam404cd082018-07-06 12:18:58 +05303881 MACB_CAPS_GEM_HAS_PTP | MACB_CAPS_BD_RD_PREFETCH,
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303882 .dma_burst_length = 16,
3883 .clk_init = macb_clk_init,
3884 .init = macb_init,
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303885 .jumbo_max_len = 10240,
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303886};
3887
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05003888static const struct macb_config zynq_config = {
Punnaiah Choudary Kalluri7baaa902015-07-06 10:02:53 +05303889 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF,
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05003890 .dma_burst_length = 16,
3891 .clk_init = macb_clk_init,
3892 .init = macb_init,
3893};
3894
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003895static const struct of_device_id macb_dt_ids[] = {
3896 { .compatible = "cdns,at32ap7000-macb" },
3897 { .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
3898 { .compatible = "cdns,macb" },
Neil Armstronge611b5b2016-01-05 14:39:17 +01003899 { .compatible = "cdns,np4-macb", .data = &np4_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003900 { .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
3901 { .compatible = "cdns,gem", .data = &pc302gem_config },
Cyrille Pitchen5c8fe712015-06-18 16:27:23 +02003902 { .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003903 { .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
3904 { .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
3905 { .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
3906 { .compatible = "cdns,emac", .data = &emac_config },
Harini Katakam7b61f9c2015-05-06 22:27:16 +05303907 { .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
Nathan Sullivan222ca8e2015-05-22 09:22:10 -05003908 { .compatible = "cdns,zynq-gem", .data = &zynq_config },
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003909 { /* sentinel */ }
3910};
3911MODULE_DEVICE_TABLE(of, macb_dt_ids);
3912#endif /* CONFIG_OF */
3913
Bartosz Folta83a77e92016-12-14 06:39:15 +00003914static const struct macb_config default_gem_config = {
Rafal Oziebloab91f0a2017-06-29 07:14:16 +01003915 .caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
3916 MACB_CAPS_JUMBO |
3917 MACB_CAPS_GEM_HAS_PTP,
Bartosz Folta83a77e92016-12-14 06:39:15 +00003918 .dma_burst_length = 16,
3919 .clk_init = macb_clk_init,
3920 .init = macb_init,
3921 .jumbo_max_len = 10240,
3922};
3923
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003924static int macb_probe(struct platform_device *pdev)
3925{
Bartosz Folta83a77e92016-12-14 06:39:15 +00003926 const struct macb_config *macb_config = &default_gem_config;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003927 int (*clk_init)(struct platform_device *, struct clk **,
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303928 struct clk **, struct clk **, struct clk **)
Bartosz Folta83a77e92016-12-14 06:39:15 +00003929 = macb_config->clk_init;
3930 int (*init)(struct platform_device *) = macb_config->init;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003931 struct device_node *np = pdev->dev.of_node;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303932 struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003933 unsigned int queue_mask, num_queues;
3934 struct macb_platform_data *pdata;
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003935 bool native_io;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003936 struct phy_device *phydev;
3937 struct net_device *dev;
3938 struct resource *regs;
3939 void __iomem *mem;
3940 const char *mac;
3941 struct macb *bp;
Harini Katakam404cd082018-07-06 12:18:58 +05303942 int err, val;
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003943
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003944 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3945 mem = devm_ioremap_resource(&pdev->dev, regs);
3946 if (IS_ERR(mem))
3947 return PTR_ERR(mem);
3948
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003949 if (np) {
3950 const struct of_device_id *match;
3951
3952 match = of_match_node(macb_dt_ids, np);
3953 if (match && match->data) {
3954 macb_config = match->data;
3955 clk_init = macb_config->clk_init;
3956 init = macb_config->init;
3957 }
3958 }
3959
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303960 err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003961 if (err)
3962 return err;
3963
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003964 native_io = hw_is_native_io(mem);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003965
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003966 macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003967 dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003968 if (!dev) {
3969 err = -ENOMEM;
3970 goto err_disable_clocks;
3971 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003972
3973 dev->base_addr = regs->start;
3974
3975 SET_NETDEV_DEV(dev, &pdev->dev);
3976
3977 bp = netdev_priv(dev);
3978 bp->pdev = pdev;
3979 bp->dev = dev;
3980 bp->regs = mem;
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003981 bp->native_io = native_io;
3982 if (native_io) {
David S. Miller7a6e0702015-07-27 14:24:48 -07003983 bp->macb_reg_readl = hw_readl_native;
3984 bp->macb_reg_writel = hw_writel_native;
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003985 } else {
David S. Miller7a6e0702015-07-27 14:24:48 -07003986 bp->macb_reg_readl = hw_readl;
3987 bp->macb_reg_writel = hw_writel;
Andy Shevchenkof2ce8a9e2015-07-24 21:23:59 +03003988 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01003989 bp->num_queues = num_queues;
Nicolas Ferrebfa09142015-03-31 15:01:59 +02003990 bp->queue_mask = queue_mask;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02003991 if (macb_config)
3992 bp->dma_burst_length = macb_config->dma_burst_length;
3993 bp->pclk = pclk;
3994 bp->hclk = hclk;
3995 bp->tx_clk = tx_clk;
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05303996 bp->rx_clk = rx_clk;
Andy Shevchenkof36dbe6a2015-07-24 21:24:00 +03003997 if (macb_config)
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303998 bp->jumbo_max_len = macb_config->jumbo_max_len;
Harini Katakam98b5a0f42015-05-06 22:27:17 +05303999
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004000 bp->wol = 0;
Sergio Prado7c4a1d02016-02-16 21:10:45 -02004001 if (of_get_property(np, "magic-packet", NULL))
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004002 bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
4003 device_init_wakeup(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);
4004
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01004005 spin_lock_init(&bp->lock);
4006
Nicolas Ferread783472015-03-31 15:02:02 +02004007 /* setup capabilities */
Nicolas Ferref6970502015-03-31 15:02:01 +02004008 macb_configure_caps(bp, macb_config);
4009
Rafal Ozieblo7b429612017-06-29 07:12:51 +01004010#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
4011 if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) {
4012 dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
4013 bp->hw_dma_cap |= HW_DMA_CAP_64B;
4014 }
4015#endif
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01004016 platform_set_drvdata(pdev, dev);
4017
4018 dev->irq = platform_get_irq(pdev, 0);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02004019 if (dev->irq < 0) {
4020 err = dev->irq;
Wei Yongjunb22ae0b2016-08-12 15:43:54 +00004021 goto err_out_free_netdev;
Nicolas Ferrec69618b2015-03-31 15:02:03 +02004022 }
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01004023
Jarod Wilson44770e12016-10-17 15:54:17 -04004024 /* MTU range: 68 - 1500 or 10240 */
4025 dev->min_mtu = GEM_MTU_MIN_SIZE;
4026 if (bp->caps & MACB_CAPS_JUMBO)
4027 dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
4028 else
4029 dev->max_mtu = ETH_DATA_LEN;
4030
Harini Katakam404cd082018-07-06 12:18:58 +05304031 if (bp->caps & MACB_CAPS_BD_RD_PREFETCH) {
4032 val = GEM_BFEXT(RXBD_RDBUFF, gem_readl(bp, DCFG10));
4033 if (val)
4034 bp->rx_bd_rd_prefetch = (2 << (val - 1)) *
4035 macb_dma_desc_get_size(bp);
4036
4037 val = GEM_BFEXT(TXBD_RDBUFF, gem_readl(bp, DCFG10));
4038 if (val)
4039 bp->tx_bd_rd_prefetch = (2 << (val - 1)) *
4040 macb_dma_desc_get_size(bp);
4041 }
4042
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01004043 mac = of_get_mac_address(np);
Mike Looijmansaa076e32018-03-29 07:29:49 +02004044 if (mac) {
Moritz Fischereefb52d2016-03-29 19:11:14 -07004045 ether_addr_copy(bp->dev->dev_addr, mac);
Mike Looijmansaa076e32018-03-29 07:29:49 +02004046 } else {
4047 err = of_get_nvmem_mac_address(np, bp->dev->dev_addr);
4048 if (err) {
4049 if (err == -EPROBE_DEFER)
4050 goto err_out_free_netdev;
4051 macb_get_hwaddr(bp);
4052 }
4053 }
frederic RODO6c36a702007-07-12 19:07:24 +02004054
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01004055 err = of_get_phy_mode(np);
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01004056 if (err < 0) {
Jingoo Hanc607a0d2013-08-30 14:12:21 +09004057 pdata = dev_get_platdata(&pdev->dev);
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01004058 if (pdata && pdata->is_rmii)
4059 bp->phy_interface = PHY_INTERFACE_MODE_RMII;
4060 else
4061 bp->phy_interface = PHY_INTERFACE_MODE_MII;
4062 } else {
4063 bp->phy_interface = err;
4064 }
4065
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01004066 /* IP specific init */
4067 err = init(pdev);
4068 if (err)
4069 goto err_out_free_netdev;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004070
Florian Fainellicf669662016-05-02 18:38:45 -07004071 err = macb_mii_init(bp);
4072 if (err)
4073 goto err_out_free_netdev;
4074
Philippe Reynes0a912812016-06-22 00:32:35 +02004075 phydev = dev->phydev;
Florian Fainellicf669662016-05-02 18:38:45 -07004076
4077 netif_carrier_off(dev);
4078
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004079 err = register_netdev(dev);
4080 if (err) {
4081 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
Florian Fainellicf669662016-05-02 18:38:45 -07004082 goto err_out_unregister_mdio;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004083 }
4084
Harini Katakam032dc412018-01-27 12:09:01 +05304085 tasklet_init(&bp->hresp_err_tasklet, macb_hresp_error_task,
4086 (unsigned long)bp);
4087
Florian Fainellicf669662016-05-02 18:38:45 -07004088 phy_attached_info(phydev);
Nicolas Ferre03fc4722012-07-03 23:14:13 +00004089
Bo Shen58798232014-09-13 01:57:49 +02004090 netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
4091 macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
4092 dev->base_addr, dev->irq, dev->dev_addr);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004093
4094 return 0;
4095
Florian Fainellicf669662016-05-02 18:38:45 -07004096err_out_unregister_mdio:
Philippe Reynes0a912812016-06-22 00:32:35 +02004097 phy_disconnect(dev->phydev);
Florian Fainellicf669662016-05-02 18:38:45 -07004098 mdiobus_unregister(bp->mii_bus);
Michael Grzeschik66ee6a02017-11-08 09:56:35 +01004099 of_node_put(bp->phy_node);
Michael Grzeschik9ce98142017-11-08 09:56:34 +01004100 if (np && of_phy_is_fixed_link(np))
4101 of_phy_deregister_fixed_link(np);
Florian Fainellicf669662016-05-02 18:38:45 -07004102 mdiobus_free(bp->mii_bus);
4103
Cyrille Pitchencf250de2014-12-15 15:13:32 +01004104err_out_free_netdev:
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004105 free_netdev(dev);
Cyrille Pitchen421d9df2015-03-07 07:23:32 +01004106
Nicolas Ferrec69618b2015-03-31 15:02:03 +02004107err_disable_clocks:
4108 clk_disable_unprepare(tx_clk);
4109 clk_disable_unprepare(hclk);
4110 clk_disable_unprepare(pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05304111 clk_disable_unprepare(rx_clk);
Nicolas Ferrec69618b2015-03-31 15:02:03 +02004112
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004113 return err;
4114}
4115
Nicolae Rosia9e86d7662015-01-22 17:31:05 +00004116static int macb_remove(struct platform_device *pdev)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004117{
4118 struct net_device *dev;
4119 struct macb *bp;
Michael Grzeschik9ce98142017-11-08 09:56:34 +01004120 struct device_node *np = pdev->dev.of_node;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004121
4122 dev = platform_get_drvdata(pdev);
4123
4124 if (dev) {
4125 bp = netdev_priv(dev);
Philippe Reynes0a912812016-06-22 00:32:35 +02004126 if (dev->phydev)
4127 phy_disconnect(dev->phydev);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07004128 mdiobus_unregister(bp->mii_bus);
Michael Grzeschik9ce98142017-11-08 09:56:34 +01004129 if (np && of_phy_is_fixed_link(np))
4130 of_phy_deregister_fixed_link(np);
Nathan Sullivanfa6114d2016-10-07 10:13:22 -05004131 dev->phydev = NULL;
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07004132 mdiobus_free(bp->mii_bus);
Gregory CLEMENT5833e052015-12-11 11:34:53 +01004133
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004134 unregister_netdev(dev);
Cyrille Pitchen93b31f42015-03-07 07:23:31 +01004135 clk_disable_unprepare(bp->tx_clk);
Steffen Trumtrarace58012013-03-27 23:07:07 +00004136 clk_disable_unprepare(bp->hclk);
Steffen Trumtrarace58012013-03-27 23:07:07 +00004137 clk_disable_unprepare(bp->pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05304138 clk_disable_unprepare(bp->rx_clk);
Michael Grzeschikdacdbb42017-06-23 16:54:10 +02004139 of_node_put(bp->phy_node);
Cyrille Pitchene965be72014-12-15 15:13:31 +01004140 free_netdev(dev);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004141 }
4142
4143 return 0;
4144}
4145
Michal Simekd23823d2015-01-23 09:36:03 +01004146static int __maybe_unused macb_suspend(struct device *dev)
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004147{
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08004148 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004149 struct net_device *netdev = platform_get_drvdata(pdev);
4150 struct macb *bp = netdev_priv(netdev);
4151
Nicolas Ferre03fc4722012-07-03 23:14:13 +00004152 netif_carrier_off(netdev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004153 netif_device_detach(netdev);
4154
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004155 if (bp->wol & MACB_WOL_ENABLED) {
4156 macb_writel(bp, IER, MACB_BIT(WOL));
4157 macb_writel(bp, WOL, MACB_BIT(MAG));
4158 enable_irq_wake(bp->queues[0].irq);
4159 } else {
4160 clk_disable_unprepare(bp->tx_clk);
4161 clk_disable_unprepare(bp->hclk);
4162 clk_disable_unprepare(bp->pclk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05304163 clk_disable_unprepare(bp->rx_clk);
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004164 }
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004165
4166 return 0;
4167}
4168
Michal Simekd23823d2015-01-23 09:36:03 +01004169static int __maybe_unused macb_resume(struct device *dev)
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004170{
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08004171 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004172 struct net_device *netdev = platform_get_drvdata(pdev);
4173 struct macb *bp = netdev_priv(netdev);
4174
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004175 if (bp->wol & MACB_WOL_ENABLED) {
4176 macb_writel(bp, IDR, MACB_BIT(WOL));
4177 macb_writel(bp, WOL, 0);
4178 disable_irq_wake(bp->queues[0].irq);
4179 } else {
4180 clk_prepare_enable(bp->pclk);
4181 clk_prepare_enable(bp->hclk);
4182 clk_prepare_enable(bp->tx_clk);
shubhrajyoti.datta@xilinx.comaead88b2016-08-16 10:14:50 +05304183 clk_prepare_enable(bp->rx_clk);
Sergio Prado3e2a5e12016-02-09 12:07:16 -02004184 }
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004185
4186 netif_device_attach(netdev);
4187
4188 return 0;
4189}
Haavard Skinnemoenc1f598f2008-03-04 13:39:29 +01004190
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08004191static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume);
4192
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004193static struct platform_driver macb_driver = {
Nicolae Rosia9e86d7662015-01-22 17:31:05 +00004194 .probe = macb_probe,
4195 .remove = macb_remove,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004196 .driver = {
4197 .name = "macb",
Jean-Christophe PLAGNIOL-VILLARDfb97a842011-11-18 15:29:25 +01004198 .of_match_table = of_match_ptr(macb_dt_ids),
Soren Brinkmann0dfc3e12013-12-10 16:07:19 -08004199 .pm = &macb_pm_ops,
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004200 },
4201};
4202
Nicolae Rosia9e86d7662015-01-22 17:31:05 +00004203module_platform_driver(macb_driver);
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01004204
4205MODULE_LICENSE("GPL");
Jamie Ilesf75ba502011-11-08 10:12:32 +00004206MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02004207MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Kay Sievers72abb462008-04-18 13:50:44 -07004208MODULE_ALIAS("platform:macb");