blob: e2980a22c4876d275b6323f163caa0a1c44ffcef [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045
46#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include <asm/io.h>
48#include <asm/processor.h>
49#include <asm/mmu.h>
50#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110051#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110052#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010054#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000056#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010057#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100058#ifdef CONFIG_PPC64
59#include <asm/firmware.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100060#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110061#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110062#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110063#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053064#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100065#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066
Luis Machadod6a61bf2008-07-24 02:10:41 +100067#include <linux/kprobes.h>
68#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100069
Michael Neuling8b3c34c2013-02-13 16:21:32 +000070/* Transactional Memory debug */
71#ifdef TM_DEBUG_SW
72#define TM_DEBUG(x...) printk(KERN_INFO x)
73#else
74#define TM_DEBUG(x...) do { } while(0)
75#endif
76
Paul Mackerras14cf11a2005-09-26 16:04:21 +100077extern unsigned long _get_SP(void);
78
Paul Mackerrasd31626f2014-01-13 15:56:29 +110079#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110080/*
81 * Are we running in "Suspend disabled" mode? If so we have to block any
82 * sigreturn that would get us into suspended state, and we also warn in some
83 * other paths that we should never reach with suspend disabled.
84 */
85bool tm_suspend_disabled __ro_after_init = false;
86
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110087static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110088{
89 /*
90 * If we are saving the current thread's registers, and the
91 * thread is in a transactional state, set the TIF_RESTORE_TM
92 * bit so that we know to restore the registers before
93 * returning to userspace.
94 */
95 if (tsk == current && tsk->thread.regs &&
96 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
97 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053098 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +110099 set_thread_flag(TIF_RESTORE_TM);
100 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100101}
Cyril Burdc16b552016-09-23 16:18:08 +1000102
103static inline bool msr_tm_active(unsigned long msr)
104{
105 return MSR_TM_ACTIVE(msr);
106}
Cyril Bura7771172017-11-02 14:09:03 +1100107
108static bool tm_active_with_fp(struct task_struct *tsk)
109{
110 return msr_tm_active(tsk->thread.regs->msr) &&
111 (tsk->thread.ckpt_regs.msr & MSR_FP);
112}
113
114static bool tm_active_with_altivec(struct task_struct *tsk)
115{
116 return msr_tm_active(tsk->thread.regs->msr) &&
117 (tsk->thread.ckpt_regs.msr & MSR_VEC);
118}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100119#else
Cyril Burdc16b552016-09-23 16:18:08 +1000120static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100121static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100122static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
123static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100124#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
125
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100126bool strict_msr_control;
127EXPORT_SYMBOL(strict_msr_control);
128
129static int __init enable_strict_msr_control(char *str)
130{
131 strict_msr_control = true;
132 pr_info("Enabling strict facility control\n");
133
134 return 0;
135}
136early_param("ppc_strict_facility_enable", enable_strict_msr_control);
137
Cyril Bur3cee0702016-09-23 16:18:10 +1000138unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100139{
140 unsigned long oldmsr = mfmsr();
141 unsigned long newmsr;
142
143 newmsr = oldmsr | bits;
144
145#ifdef CONFIG_VSX
146 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
147 newmsr |= MSR_VSX;
148#endif
149
150 if (oldmsr != newmsr)
151 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000152
153 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100154}
155
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100156void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100157{
158 unsigned long oldmsr = mfmsr();
159 unsigned long newmsr;
160
161 newmsr = oldmsr & ~bits;
162
163#ifdef CONFIG_VSX
164 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
165 newmsr &= ~MSR_VSX;
166#endif
167
168 if (oldmsr != newmsr)
169 mtmsr_isync(newmsr);
170}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100171EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100172
Kevin Hao037f0ee2013-07-14 17:02:05 +0800173#ifdef CONFIG_PPC_FPU
Cyril Bur87924682016-02-29 17:53:49 +1100174void __giveup_fpu(struct task_struct *tsk)
175{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000176 unsigned long msr;
177
Cyril Bur87924682016-02-29 17:53:49 +1100178 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000179 msr = tsk->thread.regs->msr;
180 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100181#ifdef CONFIG_VSX
182 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000183 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100184#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000185 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100186}
187
Anton Blanchard98da5812015-10-29 11:44:01 +1100188void giveup_fpu(struct task_struct *tsk)
189{
Anton Blanchard98da5812015-10-29 11:44:01 +1100190 check_if_tm_restore_required(tsk);
191
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100192 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100193 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100194 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100195}
196EXPORT_SYMBOL(giveup_fpu);
197
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000198/*
199 * Make sure the floating-point register state in the
200 * the thread_struct is up to date for task tsk.
201 */
202void flush_fp_to_thread(struct task_struct *tsk)
203{
204 if (tsk->thread.regs) {
205 /*
206 * We need to disable preemption here because if we didn't,
207 * another process could get scheduled after the regs->msr
208 * test but before we have finished saving the FP registers
209 * to the thread_struct. That process could take over the
210 * FPU, and then when we get scheduled again we would store
211 * bogus values for the remaining FP registers.
212 */
213 preempt_disable();
214 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000215 /*
216 * This should only ever be called for current or
217 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100218 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000219 * there is something wrong if a stopped child appears
220 * to still have its FP state in the CPU registers.
221 */
222 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100223 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224 }
225 preempt_enable();
226 }
227}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000228EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000229
230void enable_kernel_fp(void)
231{
Cyril Bure909fb82016-09-23 16:18:11 +1000232 unsigned long cpumsr;
233
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000234 WARN_ON(preemptible());
235
Cyril Bure909fb82016-09-23 16:18:11 +1000236 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100237
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100238 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
239 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000240 /*
241 * If a thread has already been reclaimed then the
242 * checkpointed registers are on the CPU but have definitely
243 * been saved by the reclaim code. Don't need to and *cannot*
244 * giveup as this would save to the 'live' structure not the
245 * checkpointed structure.
246 */
247 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
248 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100249 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100250 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251}
252EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100253
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000254static int restore_fp(struct task_struct *tsk)
255{
Cyril Bura7771172017-11-02 14:09:03 +1100256 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100257 load_fp_state(&current->thread.fp_state);
258 current->thread.load_fp++;
259 return 1;
260 }
261 return 0;
262}
263#else
264static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100265#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000266
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100268#define loadvec(thr) ((thr).load_vec)
269
Cyril Bur6f515d82016-02-29 17:53:50 +1100270static void __giveup_altivec(struct task_struct *tsk)
271{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000272 unsigned long msr;
273
Cyril Bur6f515d82016-02-29 17:53:50 +1100274 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000275 msr = tsk->thread.regs->msr;
276 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100277#ifdef CONFIG_VSX
278 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000279 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100280#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000281 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100282}
283
Anton Blanchard98da5812015-10-29 11:44:01 +1100284void giveup_altivec(struct task_struct *tsk)
285{
Anton Blanchard98da5812015-10-29 11:44:01 +1100286 check_if_tm_restore_required(tsk);
287
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100288 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100289 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100290 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100291}
292EXPORT_SYMBOL(giveup_altivec);
293
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294void enable_kernel_altivec(void)
295{
Cyril Bure909fb82016-09-23 16:18:11 +1000296 unsigned long cpumsr;
297
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298 WARN_ON(preemptible());
299
Cyril Bure909fb82016-09-23 16:18:11 +1000300 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100301
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100302 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
303 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000304 /*
305 * If a thread has already been reclaimed then the
306 * checkpointed registers are on the CPU but have definitely
307 * been saved by the reclaim code. Don't need to and *cannot*
308 * giveup as this would save to the 'live' structure not the
309 * checkpointed structure.
310 */
311 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
312 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100313 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100314 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000315}
316EXPORT_SYMBOL(enable_kernel_altivec);
317
318/*
319 * Make sure the VMX/Altivec register state in the
320 * the thread_struct is up to date for task tsk.
321 */
322void flush_altivec_to_thread(struct task_struct *tsk)
323{
324 if (tsk->thread.regs) {
325 preempt_disable();
326 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000327 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100328 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329 }
330 preempt_enable();
331 }
332}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000333EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100334
335static int restore_altivec(struct task_struct *tsk)
336{
Cyril Burdc16b552016-09-23 16:18:08 +1000337 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100338 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100339 load_vr_state(&tsk->thread.vr_state);
340 tsk->thread.used_vr = 1;
341 tsk->thread.load_vec++;
342
343 return 1;
344 }
345 return 0;
346}
347#else
348#define loadvec(thr) 0
349static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000350#endif /* CONFIG_ALTIVEC */
351
Michael Neulingce48b212008-06-25 14:07:18 +1000352#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100353static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100354{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000355 unsigned long msr = tsk->thread.regs->msr;
356
357 /*
358 * We should never be ssetting MSR_VSX without also setting
359 * MSR_FP and MSR_VEC
360 */
361 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
362
363 /* __giveup_fpu will clear MSR_VSX */
364 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100365 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000366 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100367 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100368}
369
370static void giveup_vsx(struct task_struct *tsk)
371{
372 check_if_tm_restore_required(tsk);
373
374 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100375 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100376 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100377}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100378
Michael Neulingce48b212008-06-25 14:07:18 +1000379void enable_kernel_vsx(void)
380{
Cyril Bure909fb82016-09-23 16:18:11 +1000381 unsigned long cpumsr;
382
Michael Neulingce48b212008-06-25 14:07:18 +1000383 WARN_ON(preemptible());
384
Cyril Bure909fb82016-09-23 16:18:11 +1000385 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100386
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000387 if (current->thread.regs &&
388 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100389 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000390 /*
391 * If a thread has already been reclaimed then the
392 * checkpointed registers are on the CPU but have definitely
393 * been saved by the reclaim code. Don't need to and *cannot*
394 * giveup as this would save to the 'live' structure not the
395 * checkpointed structure.
396 */
397 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
398 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100399 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100400 }
Michael Neulingce48b212008-06-25 14:07:18 +1000401}
402EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000403
404void flush_vsx_to_thread(struct task_struct *tsk)
405{
406 if (tsk->thread.regs) {
407 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000408 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000409 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000410 giveup_vsx(tsk);
411 }
412 preempt_enable();
413 }
414}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000415EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100416
417static int restore_vsx(struct task_struct *tsk)
418{
419 if (cpu_has_feature(CPU_FTR_VSX)) {
420 tsk->thread.used_vsr = 1;
421 return 1;
422 }
423
424 return 0;
425}
426#else
427static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000428#endif /* CONFIG_VSX */
429
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000430#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100431void giveup_spe(struct task_struct *tsk)
432{
Anton Blanchard98da5812015-10-29 11:44:01 +1100433 check_if_tm_restore_required(tsk);
434
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100435 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100436 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100437 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100438}
439EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000440
441void enable_kernel_spe(void)
442{
443 WARN_ON(preemptible());
444
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100445 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100446
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100447 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
448 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100449 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100450 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000451}
452EXPORT_SYMBOL(enable_kernel_spe);
453
454void flush_spe_to_thread(struct task_struct *tsk)
455{
456 if (tsk->thread.regs) {
457 preempt_disable();
458 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000459 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500460 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500461 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000462 }
463 preempt_enable();
464 }
465}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000466#endif /* CONFIG_SPE */
467
Anton Blanchardc2085052015-10-29 11:44:08 +1100468static unsigned long msr_all_available;
469
470static int __init init_msr_all_available(void)
471{
472#ifdef CONFIG_PPC_FPU
473 msr_all_available |= MSR_FP;
474#endif
475#ifdef CONFIG_ALTIVEC
476 if (cpu_has_feature(CPU_FTR_ALTIVEC))
477 msr_all_available |= MSR_VEC;
478#endif
479#ifdef CONFIG_VSX
480 if (cpu_has_feature(CPU_FTR_VSX))
481 msr_all_available |= MSR_VSX;
482#endif
483#ifdef CONFIG_SPE
484 if (cpu_has_feature(CPU_FTR_SPE))
485 msr_all_available |= MSR_SPE;
486#endif
487
488 return 0;
489}
490early_initcall(init_msr_all_available);
491
492void giveup_all(struct task_struct *tsk)
493{
494 unsigned long usermsr;
495
496 if (!tsk->thread.regs)
497 return;
498
499 usermsr = tsk->thread.regs->msr;
500
501 if ((usermsr & msr_all_available) == 0)
502 return;
503
504 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000505 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100506
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000507 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
508
Anton Blanchardc2085052015-10-29 11:44:08 +1100509#ifdef CONFIG_PPC_FPU
510 if (usermsr & MSR_FP)
511 __giveup_fpu(tsk);
512#endif
513#ifdef CONFIG_ALTIVEC
514 if (usermsr & MSR_VEC)
515 __giveup_altivec(tsk);
516#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100517#ifdef CONFIG_SPE
518 if (usermsr & MSR_SPE)
519 __giveup_spe(tsk);
520#endif
521
522 msr_check_and_clear(msr_all_available);
523}
524EXPORT_SYMBOL(giveup_all);
525
Cyril Bur70fe3d92016-02-29 17:53:47 +1100526void restore_math(struct pt_regs *regs)
527{
528 unsigned long msr;
529
Cyril Burdc16b552016-09-23 16:18:08 +1000530 if (!msr_tm_active(regs->msr) &&
531 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100532 return;
533
534 msr = regs->msr;
535 msr_check_and_set(msr_all_available);
536
537 /*
538 * Only reload if the bit is not set in the user MSR, the bit BEING set
539 * indicates that the registers are hot
540 */
541 if ((!(msr & MSR_FP)) && restore_fp(current))
542 msr |= MSR_FP | current->thread.fpexc_mode;
543
544 if ((!(msr & MSR_VEC)) && restore_altivec(current))
545 msr |= MSR_VEC;
546
547 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
548 restore_vsx(current)) {
549 msr |= MSR_VSX;
550 }
551
552 msr_check_and_clear(msr_all_available);
553
554 regs->msr = msr;
555}
556
Cyril Burde2a20a2016-02-29 17:53:48 +1100557void save_all(struct task_struct *tsk)
558{
559 unsigned long usermsr;
560
561 if (!tsk->thread.regs)
562 return;
563
564 usermsr = tsk->thread.regs->msr;
565
566 if ((usermsr & msr_all_available) == 0)
567 return;
568
569 msr_check_and_set(msr_all_available);
570
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000571 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100572
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000573 if (usermsr & MSR_FP)
574 save_fpu(tsk);
575
576 if (usermsr & MSR_VEC)
577 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100578
579 if (usermsr & MSR_SPE)
580 __giveup_spe(tsk);
581
582 msr_check_and_clear(msr_all_available);
583}
584
Anton Blanchard579e6332015-10-29 11:44:09 +1100585void flush_all_to_thread(struct task_struct *tsk)
586{
587 if (tsk->thread.regs) {
588 preempt_disable();
589 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100590 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100591
592#ifdef CONFIG_SPE
593 if (tsk->thread.regs->msr & MSR_SPE)
594 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
595#endif
596
597 preempt_enable();
598 }
599}
600EXPORT_SYMBOL(flush_all_to_thread);
601
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000602#ifdef CONFIG_PPC_ADV_DEBUG_REGS
603void do_send_trap(struct pt_regs *regs, unsigned long address,
604 unsigned long error_code, int signal_code, int breakpt)
605{
606 siginfo_t info;
607
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000608 current->thread.trap_nr = signal_code;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000609 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
610 11, SIGSEGV) == NOTIFY_STOP)
611 return;
612
613 /* Deliver the signal to userspace */
614 info.si_signo = SIGTRAP;
615 info.si_errno = breakpt; /* breakpoint or watchpoint id */
616 info.si_code = signal_code;
617 info.si_addr = (void __user *)address;
618 force_sig_info(SIGTRAP, &info, current);
619}
620#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000621void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000622 unsigned long error_code)
623{
624 siginfo_t info;
625
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000626 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000627 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
628 11, SIGSEGV) == NOTIFY_STOP)
629 return;
630
Michael Neuling9422de32012-12-20 14:06:44 +0000631 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000632 return;
633
Michael Neuling9422de32012-12-20 14:06:44 +0000634 /* Clear the breakpoint */
635 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000636
637 /* Deliver the signal to userspace */
638 info.si_signo = SIGTRAP;
639 info.si_errno = 0;
640 info.si_code = TRAP_HWBKPT;
641 info.si_addr = (void __user *)address;
642 force_sig_info(SIGTRAP, &info, current);
643}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000644#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000645
Michael Neuling9422de32012-12-20 14:06:44 +0000646static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100647
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000648#ifdef CONFIG_PPC_ADV_DEBUG_REGS
649/*
650 * Set the debug registers back to their default "safe" values.
651 */
652static void set_debug_reg_defaults(struct thread_struct *thread)
653{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530654 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000655#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530656 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000657#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530658 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000659#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530660 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000661#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530662 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000663#ifdef CONFIG_BOOKE
664 /*
665 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
666 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530667 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000668 DBCR1_IAC3US | DBCR1_IAC4US;
669 /*
670 * Force Data Address Compare User/Supervisor bits to be User-only
671 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
672 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530673 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000674#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530675 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000676#endif
677}
678
Scott Woodf5f97212013-11-22 15:52:29 -0600679static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000680{
Scott Wood6cecf762013-05-13 14:14:53 +0000681 /*
682 * We could have inherited MSR_DE from userspace, since
683 * it doesn't get cleared on exception entry. Make sure
684 * MSR_DE is clear before we enable any debug events.
685 */
686 mtmsr(mfmsr() & ~MSR_DE);
687
Scott Woodf5f97212013-11-22 15:52:29 -0600688 mtspr(SPRN_IAC1, debug->iac1);
689 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000690#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600691 mtspr(SPRN_IAC3, debug->iac3);
692 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000693#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600694 mtspr(SPRN_DAC1, debug->dac1);
695 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000696#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600697 mtspr(SPRN_DVC1, debug->dvc1);
698 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000699#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600700 mtspr(SPRN_DBCR0, debug->dbcr0);
701 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000702#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600703 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000704#endif
705}
706/*
707 * Unless neither the old or new thread are making use of the
708 * debug registers, set the debug registers from the values
709 * stored in the new thread.
710 */
Scott Woodf5f97212013-11-22 15:52:29 -0600711void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000712{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530713 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600714 || (new_debug->dbcr0 & DBCR0_IDM))
715 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000716}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530717EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000718#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000719#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000720static void set_debug_reg_defaults(struct thread_struct *thread)
721{
Michael Neuling9422de32012-12-20 14:06:44 +0000722 thread->hw_brk.address = 0;
723 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000724 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000725}
K.Prasade0780b72011-02-10 04:44:35 +0000726#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000727#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
728
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000729#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000730static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
731{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000732 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000733#ifdef CONFIG_PPC_47x
734 isync();
735#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000736 return 0;
737}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000738#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000739static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
740{
Michael Ellermancab0af92005-11-03 15:30:49 +1100741 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000742 if (cpu_has_feature(CPU_FTR_DABRX))
743 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100744 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000745}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100746#elif defined(CONFIG_PPC_8xx)
747static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
748{
749 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
750 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
751 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
752
753 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
754 lctrl1 |= 0xa0000;
755 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
756 lctrl1 |= 0xf0000;
757 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
758 lctrl2 = 0;
759
760 mtspr(SPRN_LCTRL2, 0);
761 mtspr(SPRN_CMPE, addr);
762 mtspr(SPRN_CMPF, addr + 4);
763 mtspr(SPRN_LCTRL1, lctrl1);
764 mtspr(SPRN_LCTRL2, lctrl2);
765
766 return 0;
767}
Michael Neuling9422de32012-12-20 14:06:44 +0000768#else
769static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
770{
771 return -EINVAL;
772}
773#endif
774
775static inline int set_dabr(struct arch_hw_breakpoint *brk)
776{
777 unsigned long dabr, dabrx;
778
779 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
780 dabrx = ((brk->type >> 3) & 0x7);
781
782 if (ppc_md.set_dabr)
783 return ppc_md.set_dabr(dabr, dabrx);
784
785 return __set_dabr(dabr, dabrx);
786}
787
Michael Neulingbf99de32012-12-20 14:06:45 +0000788static inline int set_dawr(struct arch_hw_breakpoint *brk)
789{
Michael Neuling05d694e2013-01-24 15:02:58 +0000790 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000791
792 dawr = brk->address;
793
794 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
795 << (63 - 58); //* read/write bits */
796 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
797 << (63 - 59); //* translate */
798 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
799 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000800 /* dawr length is stored in field MDR bits 48:53. Matches range in
801 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
802 0b111111=64DW.
803 brk->len is in bytes.
804 This aligns up to double word size, shifts and does the bias.
805 */
806 mrd = ((brk->len + 7) >> 3) - 1;
807 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000808
809 if (ppc_md.set_dawr)
810 return ppc_md.set_dawr(dawr, dawrx);
811 mtspr(SPRN_DAWR, dawr);
812 mtspr(SPRN_DAWRX, dawrx);
813 return 0;
814}
815
Paul Gortmaker21f58502014-04-29 15:25:17 -0400816void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000817{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500818 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000819
Michael Neulingbf99de32012-12-20 14:06:45 +0000820 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400821 set_dawr(brk);
822 else
823 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000824}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000825
Paul Gortmaker21f58502014-04-29 15:25:17 -0400826void set_breakpoint(struct arch_hw_breakpoint *brk)
827{
828 preempt_disable();
829 __set_breakpoint(brk);
830 preempt_enable();
831}
832
Paul Mackerras06d67d52005-10-10 22:29:05 +1000833#ifdef CONFIG_PPC64
834DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000835#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000836
Michael Neuling9422de32012-12-20 14:06:44 +0000837static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
838 struct arch_hw_breakpoint *b)
839{
840 if (a->address != b->address)
841 return false;
842 if (a->type != b->type)
843 return false;
844 if (a->len != b->len)
845 return false;
846 return true;
847}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100848
Michael Neulingfb096922013-02-13 16:21:37 +0000849#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000850
851static inline bool tm_enabled(struct task_struct *tsk)
852{
853 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
854}
855
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100856static void tm_reclaim_thread(struct thread_struct *thr,
857 struct thread_info *ti, uint8_t cause)
858{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100859 /*
860 * Use the current MSR TM suspended bit to track if we have
861 * checkpointed state outstanding.
862 * On signal delivery, we'd normally reclaim the checkpointed
863 * state to obtain stack pointer (see:get_tm_stackpointer()).
864 * This will then directly return to userspace without going
865 * through __switch_to(). However, if the stack frame is bad,
866 * we need to exit this thread which calls __switch_to() which
867 * will again attempt to reclaim the already saved tm state.
868 * Hence we need to check that we've not already reclaimed
869 * this state.
870 * We do this using the current MSR, rather tracking it in
871 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000872 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100873 */
874 if (!MSR_TM_SUSPENDED(mfmsr()))
875 return;
876
Michael Neulingf48e91e2017-05-08 17:16:26 +1000877 /*
878 * If we are in a transaction and FP is off then we can't have
879 * used FP inside that transaction. Hence the checkpointed
880 * state is the same as the live state. We need to copy the
881 * live state to the checkpointed state so that when the
882 * transaction is restored, the checkpointed state is correct
883 * and the aborted transaction sees the correct state. We use
884 * ckpt_regs.msr here as that's what tm_reclaim will use to
885 * determine if it's going to write the checkpointed state or
886 * not. So either this will write the checkpointed registers,
887 * or reclaim will. Similarly for VMX.
888 */
889 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
890 memcpy(&thr->ckfp_state, &thr->fp_state,
891 sizeof(struct thread_fp_state));
892 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
893 memcpy(&thr->ckvr_state, &thr->vr_state,
894 sizeof(struct thread_vr_state));
895
Cyril Burdc310662016-09-23 16:18:24 +1000896 giveup_all(container_of(thr, struct task_struct, thread));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100897
Cyril Burdc310662016-09-23 16:18:24 +1000898 tm_reclaim(thr, thr->ckpt_regs.msr, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100899}
900
901void tm_reclaim_current(uint8_t cause)
902{
903 tm_enable();
904 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
905}
906
Michael Neulingfb096922013-02-13 16:21:37 +0000907static inline void tm_reclaim_task(struct task_struct *tsk)
908{
909 /* We have to work out if we're switching from/to a task that's in the
910 * middle of a transaction.
911 *
912 * In switching we need to maintain a 2nd register state as
913 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000914 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
915 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000916 *
917 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
918 */
919 struct thread_struct *thr = &tsk->thread;
920
921 if (!thr->regs)
922 return;
923
924 if (!MSR_TM_ACTIVE(thr->regs->msr))
925 goto out_and_saveregs;
926
Michael Neuling92fb8692017-10-12 21:17:19 +1100927 WARN_ON(tm_suspend_disabled);
928
Michael Neulingfb096922013-02-13 16:21:37 +0000929 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
930 "ccr=%lx, msr=%lx, trap=%lx)\n",
931 tsk->pid, thr->regs->nip,
932 thr->regs->ccr, thr->regs->msr,
933 thr->regs->trap);
934
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100935 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000936
937 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
938 tsk->pid);
939
940out_and_saveregs:
941 /* Always save the regs here, even if a transaction's not active.
942 * This context-switches a thread's TM info SPRs. We do it here to
943 * be consistent with the restore path (in recheckpoint) which
944 * cannot happen later in _switch().
945 */
946 tm_save_sprs(thr);
947}
948
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100949extern void __tm_recheckpoint(struct thread_struct *thread,
950 unsigned long orig_msr);
951
952void tm_recheckpoint(struct thread_struct *thread,
953 unsigned long orig_msr)
954{
955 unsigned long flags;
956
Cyril Bur5d176f72016-09-14 18:02:16 +1000957 if (!(thread->regs->msr & MSR_TM))
958 return;
959
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100960 /* We really can't be interrupted here as the TEXASR registers can't
961 * change and later in the trecheckpoint code, we have a userspace R1.
962 * So let's hard disable over this region.
963 */
964 local_irq_save(flags);
965 hard_irq_disable();
966
967 /* The TM SPRs are restored here, so that TEXASR.FS can be set
968 * before the trecheckpoint and no explosion occurs.
969 */
970 tm_restore_sprs(thread);
971
972 __tm_recheckpoint(thread, orig_msr);
973
974 local_irq_restore(flags);
975}
976
Michael Neulingbc2a9402013-02-13 16:21:40 +0000977static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000978{
979 unsigned long msr;
980
981 if (!cpu_has_feature(CPU_FTR_TM))
982 return;
983
984 /* Recheckpoint the registers of the thread we're about to switch to.
985 *
986 * If the task was using FP, we non-lazily reload both the original and
987 * the speculative FP register states. This is because the kernel
988 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000989 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000990 * need to be restored.
991 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000992 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000993 return;
994
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100995 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
996 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000997 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100998 }
Anshuman Khandual829023d2015-07-06 16:24:10 +0530999 msr = new->thread.ckpt_regs.msr;
Michael Neulingfb096922013-02-13 16:21:37 +00001000 /* Recheckpoint to restore original checkpointed register state. */
1001 TM_DEBUG("*** tm_recheckpoint of pid %d "
1002 "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
1003 new->pid, new->thread.regs->msr, msr);
1004
Michael Neulingfb096922013-02-13 16:21:37 +00001005 tm_recheckpoint(&new->thread, msr);
1006
Cyril Burdc310662016-09-23 16:18:24 +10001007 /*
1008 * The checkpointed state has been restored but the live state has
1009 * not, ensure all the math functionality is turned off to trigger
1010 * restore_math() to reload.
1011 */
1012 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001013
1014 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1015 "(kernel msr 0x%lx)\n",
1016 new->pid, mfmsr());
1017}
1018
Cyril Burdc310662016-09-23 16:18:24 +10001019static inline void __switch_to_tm(struct task_struct *prev,
1020 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001021{
1022 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001023 if (tm_enabled(prev) || tm_enabled(new))
1024 tm_enable();
1025
1026 if (tm_enabled(prev)) {
1027 prev->thread.load_tm++;
1028 tm_reclaim_task(prev);
1029 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1030 prev->thread.regs->msr &= ~MSR_TM;
1031 }
1032
Cyril Burdc310662016-09-23 16:18:24 +10001033 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001034 }
1035}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001036
1037/*
1038 * This is called if we are on the way out to userspace and the
1039 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1040 * FP and/or vector state and does so if necessary.
1041 * If userspace is inside a transaction (whether active or
1042 * suspended) and FP/VMX/VSX instructions have ever been enabled
1043 * inside that transaction, then we have to keep them enabled
1044 * and keep the FP/VMX/VSX state loaded while ever the transaction
1045 * continues. The reason is that if we didn't, and subsequently
1046 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1047 * we don't know whether it's the same transaction, and thus we
1048 * don't know which of the checkpointed state and the transactional
1049 * state to use.
1050 */
1051void restore_tm_state(struct pt_regs *regs)
1052{
1053 unsigned long msr_diff;
1054
Cyril Burdc310662016-09-23 16:18:24 +10001055 /*
1056 * This is the only moment we should clear TIF_RESTORE_TM as
1057 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1058 * again, anything else could lead to an incorrect ckpt_msr being
1059 * saved and therefore incorrect signal contexts.
1060 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001061 clear_thread_flag(TIF_RESTORE_TM);
1062 if (!MSR_TM_ACTIVE(regs->msr))
1063 return;
1064
Anshuman Khandual829023d2015-07-06 16:24:10 +05301065 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001066 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001067
Cyril Burdc16b552016-09-23 16:18:08 +10001068 /* Ensure that restore_math() will restore */
1069 if (msr_diff & MSR_FP)
1070 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001071#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001072 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1073 current->thread.load_vec = 1;
1074#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001075 restore_math(regs);
1076
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001077 regs->msr |= msr_diff;
1078}
1079
Michael Neulingfb096922013-02-13 16:21:37 +00001080#else
1081#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001082#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001083#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001084
Anton Blanchard152d5232015-10-29 11:43:55 +11001085static inline void save_sprs(struct thread_struct *t)
1086{
1087#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001088 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001089 t->vrsave = mfspr(SPRN_VRSAVE);
1090#endif
1091#ifdef CONFIG_PPC_BOOK3S_64
1092 if (cpu_has_feature(CPU_FTR_DSCR))
1093 t->dscr = mfspr(SPRN_DSCR);
1094
1095 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1096 t->bescr = mfspr(SPRN_BESCR);
1097 t->ebbhr = mfspr(SPRN_EBBHR);
1098 t->ebbrr = mfspr(SPRN_EBBRR);
1099
1100 t->fscr = mfspr(SPRN_FSCR);
1101
1102 /*
1103 * Note that the TAR is not available for use in the kernel.
1104 * (To provide this, the TAR should be backed up/restored on
1105 * exception entry/exit instead, and be in pt_regs. FIXME,
1106 * this should be in pt_regs anyway (for debug).)
1107 */
1108 t->tar = mfspr(SPRN_TAR);
1109 }
1110#endif
1111}
1112
1113static inline void restore_sprs(struct thread_struct *old_thread,
1114 struct thread_struct *new_thread)
1115{
1116#ifdef CONFIG_ALTIVEC
1117 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1118 old_thread->vrsave != new_thread->vrsave)
1119 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1120#endif
1121#ifdef CONFIG_PPC_BOOK3S_64
1122 if (cpu_has_feature(CPU_FTR_DSCR)) {
1123 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001124 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001125 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001126
1127 if (old_thread->dscr != dscr)
1128 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001129 }
1130
1131 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1132 if (old_thread->bescr != new_thread->bescr)
1133 mtspr(SPRN_BESCR, new_thread->bescr);
1134 if (old_thread->ebbhr != new_thread->ebbhr)
1135 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1136 if (old_thread->ebbrr != new_thread->ebbrr)
1137 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1138
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001139 if (old_thread->fscr != new_thread->fscr)
1140 mtspr(SPRN_FSCR, new_thread->fscr);
1141
Anton Blanchard152d5232015-10-29 11:43:55 +11001142 if (old_thread->tar != new_thread->tar)
1143 mtspr(SPRN_TAR, new_thread->tar);
1144 }
1145#endif
1146}
1147
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001148#ifdef CONFIG_PPC_BOOK3S_64
1149#define CP_SIZE 128
1150static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1151#endif
1152
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001153struct task_struct *__switch_to(struct task_struct *prev,
1154 struct task_struct *new)
1155{
1156 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001157 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001158#ifdef CONFIG_PPC_BOOK3S_64
1159 struct ppc64_tlb_batch *batch;
1160#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001161
Anton Blanchard152d5232015-10-29 11:43:55 +11001162 new_thread = &new->thread;
1163 old_thread = &current->thread;
1164
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001165 WARN_ON(!irqs_disabled());
1166
Paul Mackerras06d67d52005-10-10 22:29:05 +10001167#ifdef CONFIG_PPC64
1168 /*
1169 * Collect processor utilization data per process
1170 */
1171 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -05001172 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001173 long unsigned start_tb, current_tb;
1174 start_tb = old_thread->start_tb;
1175 cu->current_tb = current_tb = mfspr(SPRN_PURR);
1176 old_thread->accum_tb += (current_tb - start_tb);
1177 new_thread->start_tb = current_tb;
1178 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001179#endif /* CONFIG_PPC64 */
1180
Michael Ellerman4e003742017-10-19 15:08:43 +11001181#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001182 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001183 if (batch->active) {
1184 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1185 if (batch->index)
1186 __flush_tlb_pending(batch);
1187 batch->active = 0;
1188 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001189#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001190
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001191#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1192 switch_booke_debug_regs(&new->thread.debug);
1193#else
1194/*
1195 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1196 * schedule DABR
1197 */
1198#ifndef CONFIG_HAVE_HW_BREAKPOINT
1199 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1200 __set_breakpoint(&new->thread.hw_brk);
1201#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1202#endif
1203
1204 /*
1205 * We need to save SPRs before treclaim/trecheckpoint as these will
1206 * change a number of them.
1207 */
1208 save_sprs(&prev->thread);
1209
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001210 /* Save FPU, Altivec, VSX and SPE state */
1211 giveup_all(prev);
1212
Cyril Burdc310662016-09-23 16:18:24 +10001213 __switch_to_tm(prev, new);
1214
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001215 if (!radix_enabled()) {
1216 /*
1217 * We can't take a PMU exception inside _switch() since there
1218 * is a window where the kernel stack SLB and the kernel stack
1219 * are out of sync. Hard disable here.
1220 */
1221 hard_irq_disable();
1222 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001223
Anton Blanchard20dbe672015-12-10 20:44:39 +11001224 /*
1225 * Call restore_sprs() before calling _switch(). If we move it after
1226 * _switch() then we miss out on calling it for new tasks. The reason
1227 * for this is we manually create a stack frame for new tasks that
1228 * directly returns through ret_from_fork() or
1229 * ret_from_kernel_thread(). See copy_thread() for details.
1230 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001231 restore_sprs(old_thread, new_thread);
1232
Anton Blanchard20dbe672015-12-10 20:44:39 +11001233 last = _switch(old_thread, new_thread);
1234
Michael Ellerman4e003742017-10-19 15:08:43 +11001235#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001236 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1237 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001238 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001239 batch->active = 1;
1240 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001241
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001242 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001243 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001244
1245 /*
1246 * The copy-paste buffer can only store into foreign real
1247 * addresses, so unprivileged processes can not see the
1248 * data or use it in any way unless they have foreign real
1249 * mappings. We don't have a VAS driver that allocates those
1250 * yet, so no cpabort is required.
1251 */
1252 if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
1253 /*
1254 * DD1 allows paste into normal system memory, so we
1255 * do an unpaired copy here to clear the buffer and
1256 * prevent a covert channel being set up.
1257 *
1258 * cpabort is not used because it is quite expensive.
1259 */
1260 asm volatile(PPC_COPY(%0, %1)
1261 : : "r"(dummy_copy_buffer), "r"(0));
1262 }
1263 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001264#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001265
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001266 return last;
1267}
1268
Paul Mackerras06d67d52005-10-10 22:29:05 +10001269static int instructions_to_print = 16;
1270
Paul Mackerras06d67d52005-10-10 22:29:05 +10001271static void show_instructions(struct pt_regs *regs)
1272{
1273 int i;
1274 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1275 sizeof(int));
1276
1277 printk("Instruction dump:");
1278
1279 for (i = 0; i < instructions_to_print; i++) {
1280 int instr;
1281
1282 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001283 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001284
Scott Wood0de2d822007-09-28 04:38:55 +10001285#if !defined(CONFIG_BOOKE)
1286 /* If executing with the IMMU off, adjust pc rather
1287 * than print XXXXXXXX.
1288 */
1289 if (!(regs->msr & MSR_IR))
1290 pc = (unsigned long)phys_to_virt(pc);
1291#endif
1292
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001293 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001294 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001295 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001296 } else {
1297 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001298 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001299 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001300 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001301 }
1302
1303 pc += sizeof(int);
1304 }
1305
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001306 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001307}
1308
Michael Neuling801c0b22015-11-20 15:15:32 +11001309struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001310 unsigned long bit;
1311 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001312};
1313
1314static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001315#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1316 {MSR_SF, "SF"},
1317 {MSR_HV, "HV"},
1318#endif
1319 {MSR_VEC, "VEC"},
1320 {MSR_VSX, "VSX"},
1321#ifdef CONFIG_BOOKE
1322 {MSR_CE, "CE"},
1323#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001324 {MSR_EE, "EE"},
1325 {MSR_PR, "PR"},
1326 {MSR_FP, "FP"},
1327 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001328#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001329 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001330#else
1331 {MSR_SE, "SE"},
1332 {MSR_BE, "BE"},
1333#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001334 {MSR_IR, "IR"},
1335 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001336 {MSR_PMM, "PMM"},
1337#ifndef CONFIG_BOOKE
1338 {MSR_RI, "RI"},
1339 {MSR_LE, "LE"},
1340#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001341 {0, NULL}
1342};
1343
Michael Neuling801c0b22015-11-20 15:15:32 +11001344static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001345{
Michael Neuling801c0b22015-11-20 15:15:32 +11001346 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001347
Paul Mackerras06d67d52005-10-10 22:29:05 +10001348 for (; bits->bit; ++bits)
1349 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001350 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001351 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001352 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001353}
1354
1355#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1356static struct regbit msr_tm_bits[] = {
1357 {MSR_TS_T, "T"},
1358 {MSR_TS_S, "S"},
1359 {MSR_TM, "E"},
1360 {0, NULL}
1361};
1362
1363static void print_tm_bits(unsigned long val)
1364{
1365/*
1366 * This only prints something if at least one of the TM bit is set.
1367 * Inside the TM[], the output means:
1368 * E: Enabled (bit 32)
1369 * S: Suspended (bit 33)
1370 * T: Transactional (bit 34)
1371 */
1372 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001373 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001374 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001375 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001376 }
1377}
1378#else
1379static void print_tm_bits(unsigned long val) {}
1380#endif
1381
1382static void print_msr_bits(unsigned long val)
1383{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001384 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001385 print_bits(val, msr_bits, ",");
1386 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001387 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001388}
1389
1390#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001391#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001392#define REGS_PER_LINE 4
1393#define LAST_VOLATILE 13
1394#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001395#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001396#define REGS_PER_LINE 8
1397#define LAST_VOLATILE 12
1398#endif
1399
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001400void show_regs(struct pt_regs * regs)
1401{
1402 int i, trap;
1403
Tejun Heoa43cb952013-04-30 15:27:17 -07001404 show_regs_print_info(KERN_DEFAULT);
1405
Michael Ellermana6036102017-08-23 23:56:24 +10001406 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001407 regs->nip, regs->link, regs->ctr);
1408 printk("REGS: %p TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001409 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001410 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001411 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001412 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001413 trap = TRAP(regs);
Michael Neuling5115a022011-07-14 19:25:12 +00001414 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001415 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001416 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001417#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001418 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001419#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001420 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001421#endif
1422#ifdef CONFIG_PPC64
Michael Ellerman7dae8652016-11-03 20:45:26 +11001423 pr_cont("SOFTE: %ld ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001424#endif
1425#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001426 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001427 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001428#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429
1430 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001431 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001432 pr_cont("\nGPR%02d: ", i);
1433 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001434 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001435 break;
1436 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001437 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438#ifdef CONFIG_KALLSYMS
1439 /*
1440 * Lookup NIP late so we have the best change of getting the
1441 * above info out without failing
1442 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001443 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1444 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001445#endif
1446 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001447 if (!user_mode(regs))
1448 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001449}
1450
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001451void flush_thread(void)
1452{
K.Prasade0780b72011-02-10 04:44:35 +00001453#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301454 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001455#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001456 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001457#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001458}
1459
1460void
1461release_thread(struct task_struct *t)
1462{
1463}
1464
1465/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001466 * this gets called so that we can store coprocessor state into memory and
1467 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001468 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001469int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001470{
Anton Blanchard579e6332015-10-29 11:44:09 +11001471 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001472 /*
1473 * Flush TM state out so we can copy it. __switch_to_tm() does this
1474 * flush but it removes the checkpointed state from the current CPU and
1475 * transitions the CPU out of TM mode. Hence we need to call
1476 * tm_recheckpoint_new_task() (on the same task) to restore the
1477 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001478 *
1479 * Can't pass dst because it isn't ready. Doesn't matter, passing
1480 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001481 */
Cyril Burdc310662016-09-23 16:18:24 +10001482 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001483
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001484 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001485
1486 clear_task_ebb(dst);
1487
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001488 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001489}
1490
Michael Ellermancec15482014-07-10 12:29:21 +10001491static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1492{
Michael Ellerman4e003742017-10-19 15:08:43 +11001493#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001494 unsigned long sp_vsid;
1495 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1496
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001497 if (radix_enabled())
1498 return;
1499
Michael Ellermancec15482014-07-10 12:29:21 +10001500 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1501 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1502 << SLB_VSID_SHIFT_1T;
1503 else
1504 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1505 << SLB_VSID_SHIFT;
1506 sp_vsid |= SLB_VSID_KERNEL | llp;
1507 p->thread.ksp_vsid = sp_vsid;
1508#endif
1509}
1510
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001511/*
1512 * Copy a thread..
1513 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001514
Alex Dowad6eca8932015-03-13 20:14:46 +02001515/*
1516 * Copy architecture-specific thread state
1517 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001518int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001519 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001520{
1521 struct pt_regs *childregs, *kregs;
1522 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001523 extern void ret_from_kernel_thread(void);
1524 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001525 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001526 struct thread_info *ti = task_thread_info(p);
1527
1528 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001529
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001530 /* Copy registers */
1531 sp -= sizeof(struct pt_regs);
1532 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001533 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001534 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001535 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001536 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001537 /* function */
1538 if (usp)
1539 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001540#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001541 clear_tsk_thread_flag(p, TIF_32BIT);
Al Viro138d1ce2012-10-11 08:41:43 -04001542 childregs->softe = 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001543#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001544 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001545 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001546 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001547 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001548 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001549 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001550 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001551 CHECK_FULL_REGS(regs);
1552 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001553 if (usp)
1554 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001555 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001556 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001557 if (clone_flags & CLONE_SETTLS) {
1558#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001559 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001560 childregs->gpr[13] = childregs->gpr[6];
1561 else
1562#endif
1563 childregs->gpr[2] = childregs->gpr[6];
1564 }
Al Viro58254e12012-09-12 18:32:42 -04001565
1566 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001567 }
Cyril Burd272f662016-02-29 17:53:46 +11001568 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001569 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001570
1571 /*
1572 * The way this works is that at some point in the future
1573 * some task will call _switch to switch to the new task.
1574 * That will pop off the stack frame created below and start
1575 * the new task running at ret_from_fork. The new task will
1576 * do some house keeping and then return from the fork or clone
1577 * system call, using the stack frame created above.
1578 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001579 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001580 sp -= sizeof(struct pt_regs);
1581 kregs = (struct pt_regs *) sp;
1582 sp -= STACK_FRAME_OVERHEAD;
1583 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001584#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001585 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1586 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001587#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001588#ifdef CONFIG_HAVE_HW_BREAKPOINT
1589 p->thread.ptrace_bps[0] = NULL;
1590#endif
1591
Paul Mackerras18461962013-09-10 20:21:10 +10001592 p->thread.fp_save_area = NULL;
1593#ifdef CONFIG_ALTIVEC
1594 p->thread.vr_save_area = NULL;
1595#endif
1596
Michael Ellermancec15482014-07-10 12:29:21 +10001597 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001598
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001599#ifdef CONFIG_PPC64
1600 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001601 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001602 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001603 }
Haren Myneni92779242012-12-06 21:49:56 +00001604 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1605 p->thread.ppr = INIT_PPR;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001606#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001607 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001608 return 0;
1609}
1610
1611/*
1612 * Set up a thread for executing a new program
1613 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001614void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001615{
Michael Ellerman90eac722005-10-21 16:01:33 +10001616#ifdef CONFIG_PPC64
1617 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1618#endif
1619
Paul Mackerras06d67d52005-10-10 22:29:05 +10001620 /*
1621 * If we exec out of a kernel thread then thread.regs will not be
1622 * set. Do it now.
1623 */
1624 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001625 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1626 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001627 }
1628
Cyril Bur8e96a872016-06-17 14:58:34 +10001629#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1630 /*
1631 * Clear any transactional state, we're exec()ing. The cause is
1632 * not important as there will never be a recheckpoint so it's not
1633 * user visible.
1634 */
1635 if (MSR_TM_SUSPENDED(mfmsr()))
1636 tm_reclaim_current(0);
1637#endif
1638
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001639 memset(regs->gpr, 0, sizeof(regs->gpr));
1640 regs->ctr = 0;
1641 regs->link = 0;
1642 regs->xer = 0;
1643 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001644 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001645
Roland McGrath474f8192007-09-24 16:52:44 -07001646 /*
1647 * We have just cleared all the nonvolatile GPRs, so make
1648 * FULL_REGS(regs) return true. This is necessary to allow
1649 * ptrace to examine the thread immediately after exec.
1650 */
1651 regs->trap &= ~1UL;
1652
Paul Mackerras06d67d52005-10-10 22:29:05 +10001653#ifdef CONFIG_PPC32
1654 regs->mq = 0;
1655 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001656 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001657#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001658 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001659 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001660
Rusty Russell94af3ab2013-11-20 22:15:02 +11001661 if (is_elf2_task()) {
1662 /* Look ma, no function descriptors! */
1663 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001664
Rusty Russell94af3ab2013-11-20 22:15:02 +11001665 /*
1666 * Ulrich says:
1667 * The latest iteration of the ABI requires that when
1668 * calling a function (at its global entry point),
1669 * the caller must ensure r12 holds the entry point
1670 * address (so that the function can quickly
1671 * establish addressability).
1672 */
1673 regs->gpr[12] = start;
1674 /* Make sure that's restored on entry to userspace. */
1675 set_thread_flag(TIF_RESTOREALL);
1676 } else {
1677 unsigned long toc;
1678
1679 /* start is a relocated pointer to the function
1680 * descriptor for the elf _start routine. The first
1681 * entry in the function descriptor is the entry
1682 * address of _start and the second entry is the TOC
1683 * value we need to use.
1684 */
1685 __get_user(entry, (unsigned long __user *)start);
1686 __get_user(toc, (unsigned long __user *)start+1);
1687
1688 /* Check whether the e_entry function descriptor entries
1689 * need to be relocated before we can use them.
1690 */
1691 if (load_addr != 0) {
1692 entry += load_addr;
1693 toc += load_addr;
1694 }
1695 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001696 }
1697 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001698 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001699 } else {
1700 regs->nip = start;
1701 regs->gpr[2] = 0;
1702 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001703 }
1704#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001705#ifdef CONFIG_VSX
1706 current->thread.used_vsr = 0;
1707#endif
Breno Leitao11958922017-06-02 18:43:30 -03001708 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001709 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001710 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001711#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001712 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1713 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001714 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001715 current->thread.vrsave = 0;
1716 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001717 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001718#endif /* CONFIG_ALTIVEC */
1719#ifdef CONFIG_SPE
1720 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1721 current->thread.acc = 0;
1722 current->thread.spefscr = 0;
1723 current->thread.used_spe = 0;
1724#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001725#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001726 current->thread.tm_tfhar = 0;
1727 current->thread.tm_texasr = 0;
1728 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001729 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001730#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001731}
Anton Blancharde1802b02014-08-20 08:00:02 +10001732EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001733
1734#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1735 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1736
1737int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1738{
1739 struct pt_regs *regs = tsk->thread.regs;
1740
1741 /* This is a bit hairy. If we are an SPE enabled processor
1742 * (have embedded fp) we store the IEEE exception enable flags in
1743 * fpexc_mode. fpexc_mode is also used for setting FP exception
1744 * mode (asyn, precise, disabled) for 'Classic' FP. */
1745 if (val & PR_FP_EXC_SW_ENABLE) {
1746#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001747 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001748 /*
1749 * When the sticky exception bits are set
1750 * directly by userspace, it must call prctl
1751 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1752 * in the existing prctl settings) or
1753 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1754 * the bits being set). <fenv.h> functions
1755 * saving and restoring the whole
1756 * floating-point environment need to do so
1757 * anyway to restore the prctl settings from
1758 * the saved environment.
1759 */
1760 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001761 tsk->thread.fpexc_mode = val &
1762 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1763 return 0;
1764 } else {
1765 return -EINVAL;
1766 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001767#else
1768 return -EINVAL;
1769#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001770 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001771
1772 /* on a CONFIG_SPE this does not hurt us. The bits that
1773 * __pack_fe01 use do not overlap with bits used for
1774 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1775 * on CONFIG_SPE implementations are reserved so writing to
1776 * them does not change anything */
1777 if (val > PR_FP_EXC_PRECISE)
1778 return -EINVAL;
1779 tsk->thread.fpexc_mode = __pack_fe01(val);
1780 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1781 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1782 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001783 return 0;
1784}
1785
1786int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1787{
1788 unsigned int val;
1789
1790 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1791#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001792 if (cpu_has_feature(CPU_FTR_SPE)) {
1793 /*
1794 * When the sticky exception bits are set
1795 * directly by userspace, it must call prctl
1796 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1797 * in the existing prctl settings) or
1798 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1799 * the bits being set). <fenv.h> functions
1800 * saving and restoring the whole
1801 * floating-point environment need to do so
1802 * anyway to restore the prctl settings from
1803 * the saved environment.
1804 */
1805 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001806 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001807 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001808 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001809#else
1810 return -EINVAL;
1811#endif
1812 else
1813 val = __unpack_fe01(tsk->thread.fpexc_mode);
1814 return put_user(val, (unsigned int __user *) adr);
1815}
1816
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001817int set_endian(struct task_struct *tsk, unsigned int val)
1818{
1819 struct pt_regs *regs = tsk->thread.regs;
1820
1821 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1822 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1823 return -EINVAL;
1824
1825 if (regs == NULL)
1826 return -EINVAL;
1827
1828 if (val == PR_ENDIAN_BIG)
1829 regs->msr &= ~MSR_LE;
1830 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1831 regs->msr |= MSR_LE;
1832 else
1833 return -EINVAL;
1834
1835 return 0;
1836}
1837
1838int get_endian(struct task_struct *tsk, unsigned long adr)
1839{
1840 struct pt_regs *regs = tsk->thread.regs;
1841 unsigned int val;
1842
1843 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1844 !cpu_has_feature(CPU_FTR_REAL_LE))
1845 return -EINVAL;
1846
1847 if (regs == NULL)
1848 return -EINVAL;
1849
1850 if (regs->msr & MSR_LE) {
1851 if (cpu_has_feature(CPU_FTR_REAL_LE))
1852 val = PR_ENDIAN_LITTLE;
1853 else
1854 val = PR_ENDIAN_PPC_LITTLE;
1855 } else
1856 val = PR_ENDIAN_BIG;
1857
1858 return put_user(val, (unsigned int __user *)adr);
1859}
1860
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001861int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1862{
1863 tsk->thread.align_ctl = val;
1864 return 0;
1865}
1866
1867int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1868{
1869 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1870}
1871
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001872static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1873 unsigned long nbytes)
1874{
1875 unsigned long stack_page;
1876 unsigned long cpu = task_cpu(p);
1877
1878 /*
1879 * Avoid crashing if the stack has overflowed and corrupted
1880 * task_cpu(p), which is in the thread_info struct.
1881 */
1882 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1883 stack_page = (unsigned long) hardirq_ctx[cpu];
1884 if (sp >= stack_page + sizeof(struct thread_struct)
1885 && sp <= stack_page + THREAD_SIZE - nbytes)
1886 return 1;
1887
1888 stack_page = (unsigned long) softirq_ctx[cpu];
1889 if (sp >= stack_page + sizeof(struct thread_struct)
1890 && sp <= stack_page + THREAD_SIZE - nbytes)
1891 return 1;
1892 }
1893 return 0;
1894}
1895
Anton Blanchard2f251942006-03-27 11:46:18 +11001896int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001897 unsigned long nbytes)
1898{
Al Viro0cec6fd2006-01-12 01:06:02 -08001899 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001900
1901 if (sp >= stack_page + sizeof(struct thread_struct)
1902 && sp <= stack_page + THREAD_SIZE - nbytes)
1903 return 1;
1904
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001905 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001906}
1907
Anton Blanchard2f251942006-03-27 11:46:18 +11001908EXPORT_SYMBOL(validate_sp);
1909
Paul Mackerras06d67d52005-10-10 22:29:05 +10001910unsigned long get_wchan(struct task_struct *p)
1911{
1912 unsigned long ip, sp;
1913 int count = 0;
1914
1915 if (!p || p == current || p->state == TASK_RUNNING)
1916 return 0;
1917
1918 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001919 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001920 return 0;
1921
1922 do {
1923 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05301924 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
1925 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001926 return 0;
1927 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001928 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001929 if (!in_sched_functions(ip))
1930 return ip;
1931 }
1932 } while (count++ < 16);
1933 return 0;
1934}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001935
Johannes Bergc4d04be2008-11-20 03:24:07 +00001936static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001937
1938void show_stack(struct task_struct *tsk, unsigned long *stack)
1939{
Paul Mackerras06d67d52005-10-10 22:29:05 +10001940 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001941 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001942 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08001943#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1944 int curr_frame = current->curr_ret_stack;
1945 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07001946 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08001947#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001948
1949 sp = (unsigned long) stack;
1950 if (tsk == NULL)
1951 tsk = current;
1952 if (sp == 0) {
1953 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11001954 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001955 else
1956 sp = tsk->thread.ksp;
1957 }
1958
Paul Mackerras06d67d52005-10-10 22:29:05 +10001959 lr = 0;
1960 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001961 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001962 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001963 return;
1964
1965 stack = (unsigned long *) sp;
1966 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001967 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001968 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001969 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08001970#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10001971 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001972 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08001973 (void *)current->ret_stack[curr_frame].ret);
1974 curr_frame--;
1975 }
1976#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001977 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001978 pr_cont(" (unreliable)");
1979 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001980 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001981 firstframe = 0;
1982
1983 /*
1984 * See if this is an exception frame.
1985 * We look for the "regshere" marker in the current frame.
1986 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001987 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1988 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001989 struct pt_regs *regs = (struct pt_regs *)
1990 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001991 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10001992 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001993 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001994 firstframe = 1;
1995 }
1996
1997 sp = newsp;
1998 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001999}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002000
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002001#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002002/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002003void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002004{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002005 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002006
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002007 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2008 /*
2009 * Least significant bit (RUN) is the only writable bit of
2010 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2011 * earliest ISA where this is the case, but it's convenient.
2012 */
2013 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2014 } else {
2015 unsigned long ctrl;
2016
2017 /*
2018 * Some architectures (e.g., Cell) have writable fields other
2019 * than RUN, so do the read-modify-write.
2020 */
2021 ctrl = mfspr(SPRN_CTRLF);
2022 ctrl |= CTRL_RUNLATCH;
2023 mtspr(SPRN_CTRLT, ctrl);
2024 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002025
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002026 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002027}
2028
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002029/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002030void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002031{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002032 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002033
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002034 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002035
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002036 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2037 mtspr(SPRN_CTRLT, 0);
2038 } else {
2039 unsigned long ctrl;
2040
2041 ctrl = mfspr(SPRN_CTRLF);
2042 ctrl &= ~CTRL_RUNLATCH;
2043 mtspr(SPRN_CTRLT, ctrl);
2044 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002045}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002046#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002047
Anton Blanchardd8390882009-02-22 01:50:03 +00002048unsigned long arch_align_stack(unsigned long sp)
2049{
2050 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2051 sp -= get_random_int() & ~PAGE_MASK;
2052 return sp & ~0xf;
2053}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002054
2055static inline unsigned long brk_rnd(void)
2056{
2057 unsigned long rnd = 0;
2058
2059 /* 8MB for 32bit, 1GB for 64bit */
2060 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002061 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002062 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002063 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002064
2065 return rnd << PAGE_SHIFT;
2066}
2067
2068unsigned long arch_randomize_brk(struct mm_struct *mm)
2069{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002070 unsigned long base = mm->brk;
2071 unsigned long ret;
2072
Michael Ellerman4e003742017-10-19 15:08:43 +11002073#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002074 /*
2075 * If we are using 1TB segments and we are allowed to randomise
2076 * the heap, we can put it above 1TB so it is backed by a 1TB
2077 * segment. Otherwise the heap will be in the bottom 1TB
2078 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002079 * performance penalty. We don't need to worry about radix. For
2080 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002081 */
2082 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2083 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2084#endif
2085
2086 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002087
2088 if (ret < mm->brk)
2089 return mm->brk;
2090
2091 return ret;
2092}
Anton Blanchard501cb162009-02-22 01:50:07 +00002093