blob: 2b602d60a9c7bbfdb6ae995cc12b66d8e08ccd7f [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045
46#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include <asm/io.h>
48#include <asm/processor.h>
49#include <asm/mmu.h>
50#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110051#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110052#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010054#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000056#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010057#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100058#ifdef CONFIG_PPC64
59#include <asm/firmware.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100060#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110061#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110062#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110063#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053064#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100065#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066
Luis Machadod6a61bf2008-07-24 02:10:41 +100067#include <linux/kprobes.h>
68#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100069
Michael Neuling8b3c34c2013-02-13 16:21:32 +000070/* Transactional Memory debug */
71#ifdef TM_DEBUG_SW
72#define TM_DEBUG(x...) printk(KERN_INFO x)
73#else
74#define TM_DEBUG(x...) do { } while(0)
75#endif
76
Paul Mackerras14cf11a2005-09-26 16:04:21 +100077extern unsigned long _get_SP(void);
78
Paul Mackerrasd31626f2014-01-13 15:56:29 +110079#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110080/*
81 * Are we running in "Suspend disabled" mode? If so we have to block any
82 * sigreturn that would get us into suspended state, and we also warn in some
83 * other paths that we should never reach with suspend disabled.
84 */
85bool tm_suspend_disabled __ro_after_init = false;
86
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110087static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110088{
89 /*
90 * If we are saving the current thread's registers, and the
91 * thread is in a transactional state, set the TIF_RESTORE_TM
92 * bit so that we know to restore the registers before
93 * returning to userspace.
94 */
95 if (tsk == current && tsk->thread.regs &&
96 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
97 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053098 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +110099 set_thread_flag(TIF_RESTORE_TM);
100 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100101}
Cyril Burdc16b552016-09-23 16:18:08 +1000102
103static inline bool msr_tm_active(unsigned long msr)
104{
105 return MSR_TM_ACTIVE(msr);
106}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100107#else
Cyril Burdc16b552016-09-23 16:18:08 +1000108static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100109static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100110#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
111
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100112bool strict_msr_control;
113EXPORT_SYMBOL(strict_msr_control);
114
115static int __init enable_strict_msr_control(char *str)
116{
117 strict_msr_control = true;
118 pr_info("Enabling strict facility control\n");
119
120 return 0;
121}
122early_param("ppc_strict_facility_enable", enable_strict_msr_control);
123
Cyril Bur3cee0702016-09-23 16:18:10 +1000124unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100125{
126 unsigned long oldmsr = mfmsr();
127 unsigned long newmsr;
128
129 newmsr = oldmsr | bits;
130
131#ifdef CONFIG_VSX
132 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
133 newmsr |= MSR_VSX;
134#endif
135
136 if (oldmsr != newmsr)
137 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000138
139 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100140}
141
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100142void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100143{
144 unsigned long oldmsr = mfmsr();
145 unsigned long newmsr;
146
147 newmsr = oldmsr & ~bits;
148
149#ifdef CONFIG_VSX
150 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
151 newmsr &= ~MSR_VSX;
152#endif
153
154 if (oldmsr != newmsr)
155 mtmsr_isync(newmsr);
156}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100157EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100158
Kevin Hao037f0ee2013-07-14 17:02:05 +0800159#ifdef CONFIG_PPC_FPU
Cyril Bur87924682016-02-29 17:53:49 +1100160void __giveup_fpu(struct task_struct *tsk)
161{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000162 unsigned long msr;
163
Cyril Bur87924682016-02-29 17:53:49 +1100164 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000165 msr = tsk->thread.regs->msr;
166 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100167#ifdef CONFIG_VSX
168 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000169 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100170#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000171 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100172}
173
Anton Blanchard98da5812015-10-29 11:44:01 +1100174void giveup_fpu(struct task_struct *tsk)
175{
Anton Blanchard98da5812015-10-29 11:44:01 +1100176 check_if_tm_restore_required(tsk);
177
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100178 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100179 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100180 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100181}
182EXPORT_SYMBOL(giveup_fpu);
183
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000184/*
185 * Make sure the floating-point register state in the
186 * the thread_struct is up to date for task tsk.
187 */
188void flush_fp_to_thread(struct task_struct *tsk)
189{
190 if (tsk->thread.regs) {
191 /*
192 * We need to disable preemption here because if we didn't,
193 * another process could get scheduled after the regs->msr
194 * test but before we have finished saving the FP registers
195 * to the thread_struct. That process could take over the
196 * FPU, and then when we get scheduled again we would store
197 * bogus values for the remaining FP registers.
198 */
199 preempt_disable();
200 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201 /*
202 * This should only ever be called for current or
203 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100204 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000205 * there is something wrong if a stopped child appears
206 * to still have its FP state in the CPU registers.
207 */
208 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100209 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210 }
211 preempt_enable();
212 }
213}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000214EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000215
216void enable_kernel_fp(void)
217{
Cyril Bure909fb82016-09-23 16:18:11 +1000218 unsigned long cpumsr;
219
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220 WARN_ON(preemptible());
221
Cyril Bure909fb82016-09-23 16:18:11 +1000222 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100223
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100224 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
225 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000226 /*
227 * If a thread has already been reclaimed then the
228 * checkpointed registers are on the CPU but have definitely
229 * been saved by the reclaim code. Don't need to and *cannot*
230 * giveup as this would save to the 'live' structure not the
231 * checkpointed structure.
232 */
233 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
234 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100235 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100236 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000237}
238EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100239
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000240static int restore_fp(struct task_struct *tsk)
241{
Cyril Burdc16b552016-09-23 16:18:08 +1000242 if (tsk->thread.load_fp || msr_tm_active(tsk->thread.regs->msr)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100243 load_fp_state(&current->thread.fp_state);
244 current->thread.load_fp++;
245 return 1;
246 }
247 return 0;
248}
249#else
250static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100251#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000252
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000253#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100254#define loadvec(thr) ((thr).load_vec)
255
Cyril Bur6f515d82016-02-29 17:53:50 +1100256static void __giveup_altivec(struct task_struct *tsk)
257{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000258 unsigned long msr;
259
Cyril Bur6f515d82016-02-29 17:53:50 +1100260 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000261 msr = tsk->thread.regs->msr;
262 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100263#ifdef CONFIG_VSX
264 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000265 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100266#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000267 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100268}
269
Anton Blanchard98da5812015-10-29 11:44:01 +1100270void giveup_altivec(struct task_struct *tsk)
271{
Anton Blanchard98da5812015-10-29 11:44:01 +1100272 check_if_tm_restore_required(tsk);
273
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100274 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100275 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100276 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100277}
278EXPORT_SYMBOL(giveup_altivec);
279
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000280void enable_kernel_altivec(void)
281{
Cyril Bure909fb82016-09-23 16:18:11 +1000282 unsigned long cpumsr;
283
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000284 WARN_ON(preemptible());
285
Cyril Bure909fb82016-09-23 16:18:11 +1000286 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100287
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100288 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
289 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000290 /*
291 * If a thread has already been reclaimed then the
292 * checkpointed registers are on the CPU but have definitely
293 * been saved by the reclaim code. Don't need to and *cannot*
294 * giveup as this would save to the 'live' structure not the
295 * checkpointed structure.
296 */
297 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
298 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100299 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100300 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000301}
302EXPORT_SYMBOL(enable_kernel_altivec);
303
304/*
305 * Make sure the VMX/Altivec register state in the
306 * the thread_struct is up to date for task tsk.
307 */
308void flush_altivec_to_thread(struct task_struct *tsk)
309{
310 if (tsk->thread.regs) {
311 preempt_disable();
312 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000313 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100314 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000315 }
316 preempt_enable();
317 }
318}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000319EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100320
321static int restore_altivec(struct task_struct *tsk)
322{
Cyril Burdc16b552016-09-23 16:18:08 +1000323 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
324 (tsk->thread.load_vec || msr_tm_active(tsk->thread.regs->msr))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100325 load_vr_state(&tsk->thread.vr_state);
326 tsk->thread.used_vr = 1;
327 tsk->thread.load_vec++;
328
329 return 1;
330 }
331 return 0;
332}
333#else
334#define loadvec(thr) 0
335static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000336#endif /* CONFIG_ALTIVEC */
337
Michael Neulingce48b212008-06-25 14:07:18 +1000338#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100339static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100340{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000341 unsigned long msr = tsk->thread.regs->msr;
342
343 /*
344 * We should never be ssetting MSR_VSX without also setting
345 * MSR_FP and MSR_VEC
346 */
347 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
348
349 /* __giveup_fpu will clear MSR_VSX */
350 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100351 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000352 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100353 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100354}
355
356static void giveup_vsx(struct task_struct *tsk)
357{
358 check_if_tm_restore_required(tsk);
359
360 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100361 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100362 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100363}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100364
Michael Neulingce48b212008-06-25 14:07:18 +1000365void enable_kernel_vsx(void)
366{
Cyril Bure909fb82016-09-23 16:18:11 +1000367 unsigned long cpumsr;
368
Michael Neulingce48b212008-06-25 14:07:18 +1000369 WARN_ON(preemptible());
370
Cyril Bure909fb82016-09-23 16:18:11 +1000371 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100372
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000373 if (current->thread.regs &&
374 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100375 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000376 /*
377 * If a thread has already been reclaimed then the
378 * checkpointed registers are on the CPU but have definitely
379 * been saved by the reclaim code. Don't need to and *cannot*
380 * giveup as this would save to the 'live' structure not the
381 * checkpointed structure.
382 */
383 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
384 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100385 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100386 }
Michael Neulingce48b212008-06-25 14:07:18 +1000387}
388EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000389
390void flush_vsx_to_thread(struct task_struct *tsk)
391{
392 if (tsk->thread.regs) {
393 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000394 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000395 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000396 giveup_vsx(tsk);
397 }
398 preempt_enable();
399 }
400}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000401EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100402
403static int restore_vsx(struct task_struct *tsk)
404{
405 if (cpu_has_feature(CPU_FTR_VSX)) {
406 tsk->thread.used_vsr = 1;
407 return 1;
408 }
409
410 return 0;
411}
412#else
413static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000414#endif /* CONFIG_VSX */
415
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000416#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100417void giveup_spe(struct task_struct *tsk)
418{
Anton Blanchard98da5812015-10-29 11:44:01 +1100419 check_if_tm_restore_required(tsk);
420
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100421 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100422 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100423 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100424}
425EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000426
427void enable_kernel_spe(void)
428{
429 WARN_ON(preemptible());
430
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100431 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100432
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100433 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
434 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100435 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100436 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000437}
438EXPORT_SYMBOL(enable_kernel_spe);
439
440void flush_spe_to_thread(struct task_struct *tsk)
441{
442 if (tsk->thread.regs) {
443 preempt_disable();
444 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000445 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500446 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500447 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000448 }
449 preempt_enable();
450 }
451}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000452#endif /* CONFIG_SPE */
453
Anton Blanchardc2085052015-10-29 11:44:08 +1100454static unsigned long msr_all_available;
455
456static int __init init_msr_all_available(void)
457{
458#ifdef CONFIG_PPC_FPU
459 msr_all_available |= MSR_FP;
460#endif
461#ifdef CONFIG_ALTIVEC
462 if (cpu_has_feature(CPU_FTR_ALTIVEC))
463 msr_all_available |= MSR_VEC;
464#endif
465#ifdef CONFIG_VSX
466 if (cpu_has_feature(CPU_FTR_VSX))
467 msr_all_available |= MSR_VSX;
468#endif
469#ifdef CONFIG_SPE
470 if (cpu_has_feature(CPU_FTR_SPE))
471 msr_all_available |= MSR_SPE;
472#endif
473
474 return 0;
475}
476early_initcall(init_msr_all_available);
477
478void giveup_all(struct task_struct *tsk)
479{
480 unsigned long usermsr;
481
482 if (!tsk->thread.regs)
483 return;
484
485 usermsr = tsk->thread.regs->msr;
486
487 if ((usermsr & msr_all_available) == 0)
488 return;
489
490 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000491 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100492
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000493 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
494
Anton Blanchardc2085052015-10-29 11:44:08 +1100495#ifdef CONFIG_PPC_FPU
496 if (usermsr & MSR_FP)
497 __giveup_fpu(tsk);
498#endif
499#ifdef CONFIG_ALTIVEC
500 if (usermsr & MSR_VEC)
501 __giveup_altivec(tsk);
502#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100503#ifdef CONFIG_SPE
504 if (usermsr & MSR_SPE)
505 __giveup_spe(tsk);
506#endif
507
508 msr_check_and_clear(msr_all_available);
509}
510EXPORT_SYMBOL(giveup_all);
511
Cyril Bur70fe3d92016-02-29 17:53:47 +1100512void restore_math(struct pt_regs *regs)
513{
514 unsigned long msr;
515
Cyril Burdc16b552016-09-23 16:18:08 +1000516 if (!msr_tm_active(regs->msr) &&
517 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100518 return;
519
520 msr = regs->msr;
521 msr_check_and_set(msr_all_available);
522
523 /*
524 * Only reload if the bit is not set in the user MSR, the bit BEING set
525 * indicates that the registers are hot
526 */
527 if ((!(msr & MSR_FP)) && restore_fp(current))
528 msr |= MSR_FP | current->thread.fpexc_mode;
529
530 if ((!(msr & MSR_VEC)) && restore_altivec(current))
531 msr |= MSR_VEC;
532
533 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
534 restore_vsx(current)) {
535 msr |= MSR_VSX;
536 }
537
538 msr_check_and_clear(msr_all_available);
539
540 regs->msr = msr;
541}
542
Cyril Burde2a20a2016-02-29 17:53:48 +1100543void save_all(struct task_struct *tsk)
544{
545 unsigned long usermsr;
546
547 if (!tsk->thread.regs)
548 return;
549
550 usermsr = tsk->thread.regs->msr;
551
552 if ((usermsr & msr_all_available) == 0)
553 return;
554
555 msr_check_and_set(msr_all_available);
556
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000557 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100558
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000559 if (usermsr & MSR_FP)
560 save_fpu(tsk);
561
562 if (usermsr & MSR_VEC)
563 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100564
565 if (usermsr & MSR_SPE)
566 __giveup_spe(tsk);
567
568 msr_check_and_clear(msr_all_available);
569}
570
Anton Blanchard579e6332015-10-29 11:44:09 +1100571void flush_all_to_thread(struct task_struct *tsk)
572{
573 if (tsk->thread.regs) {
574 preempt_disable();
575 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100576 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100577
578#ifdef CONFIG_SPE
579 if (tsk->thread.regs->msr & MSR_SPE)
580 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
581#endif
582
583 preempt_enable();
584 }
585}
586EXPORT_SYMBOL(flush_all_to_thread);
587
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000588#ifdef CONFIG_PPC_ADV_DEBUG_REGS
589void do_send_trap(struct pt_regs *regs, unsigned long address,
590 unsigned long error_code, int signal_code, int breakpt)
591{
592 siginfo_t info;
593
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000594 current->thread.trap_nr = signal_code;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000595 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
596 11, SIGSEGV) == NOTIFY_STOP)
597 return;
598
599 /* Deliver the signal to userspace */
600 info.si_signo = SIGTRAP;
601 info.si_errno = breakpt; /* breakpoint or watchpoint id */
602 info.si_code = signal_code;
603 info.si_addr = (void __user *)address;
604 force_sig_info(SIGTRAP, &info, current);
605}
606#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000607void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000608 unsigned long error_code)
609{
610 siginfo_t info;
611
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000612 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000613 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
614 11, SIGSEGV) == NOTIFY_STOP)
615 return;
616
Michael Neuling9422de32012-12-20 14:06:44 +0000617 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000618 return;
619
Michael Neuling9422de32012-12-20 14:06:44 +0000620 /* Clear the breakpoint */
621 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000622
623 /* Deliver the signal to userspace */
624 info.si_signo = SIGTRAP;
625 info.si_errno = 0;
626 info.si_code = TRAP_HWBKPT;
627 info.si_addr = (void __user *)address;
628 force_sig_info(SIGTRAP, &info, current);
629}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000630#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000631
Michael Neuling9422de32012-12-20 14:06:44 +0000632static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100633
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000634#ifdef CONFIG_PPC_ADV_DEBUG_REGS
635/*
636 * Set the debug registers back to their default "safe" values.
637 */
638static void set_debug_reg_defaults(struct thread_struct *thread)
639{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530640 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000641#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530642 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000643#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530644 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000645#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530646 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000647#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530648 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000649#ifdef CONFIG_BOOKE
650 /*
651 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
652 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530653 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000654 DBCR1_IAC3US | DBCR1_IAC4US;
655 /*
656 * Force Data Address Compare User/Supervisor bits to be User-only
657 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
658 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530659 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000660#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530661 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000662#endif
663}
664
Scott Woodf5f97212013-11-22 15:52:29 -0600665static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000666{
Scott Wood6cecf762013-05-13 14:14:53 +0000667 /*
668 * We could have inherited MSR_DE from userspace, since
669 * it doesn't get cleared on exception entry. Make sure
670 * MSR_DE is clear before we enable any debug events.
671 */
672 mtmsr(mfmsr() & ~MSR_DE);
673
Scott Woodf5f97212013-11-22 15:52:29 -0600674 mtspr(SPRN_IAC1, debug->iac1);
675 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000676#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600677 mtspr(SPRN_IAC3, debug->iac3);
678 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000679#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600680 mtspr(SPRN_DAC1, debug->dac1);
681 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000682#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600683 mtspr(SPRN_DVC1, debug->dvc1);
684 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000685#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600686 mtspr(SPRN_DBCR0, debug->dbcr0);
687 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000688#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600689 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000690#endif
691}
692/*
693 * Unless neither the old or new thread are making use of the
694 * debug registers, set the debug registers from the values
695 * stored in the new thread.
696 */
Scott Woodf5f97212013-11-22 15:52:29 -0600697void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000698{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530699 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600700 || (new_debug->dbcr0 & DBCR0_IDM))
701 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000702}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530703EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000704#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000705#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000706static void set_debug_reg_defaults(struct thread_struct *thread)
707{
Michael Neuling9422de32012-12-20 14:06:44 +0000708 thread->hw_brk.address = 0;
709 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000710 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000711}
K.Prasade0780b72011-02-10 04:44:35 +0000712#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000713#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
714
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000715#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000716static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
717{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000718 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000719#ifdef CONFIG_PPC_47x
720 isync();
721#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000722 return 0;
723}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000724#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000725static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
726{
Michael Ellermancab0af92005-11-03 15:30:49 +1100727 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000728 if (cpu_has_feature(CPU_FTR_DABRX))
729 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100730 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000731}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100732#elif defined(CONFIG_PPC_8xx)
733static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
734{
735 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
736 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
737 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
738
739 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
740 lctrl1 |= 0xa0000;
741 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
742 lctrl1 |= 0xf0000;
743 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
744 lctrl2 = 0;
745
746 mtspr(SPRN_LCTRL2, 0);
747 mtspr(SPRN_CMPE, addr);
748 mtspr(SPRN_CMPF, addr + 4);
749 mtspr(SPRN_LCTRL1, lctrl1);
750 mtspr(SPRN_LCTRL2, lctrl2);
751
752 return 0;
753}
Michael Neuling9422de32012-12-20 14:06:44 +0000754#else
755static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
756{
757 return -EINVAL;
758}
759#endif
760
761static inline int set_dabr(struct arch_hw_breakpoint *brk)
762{
763 unsigned long dabr, dabrx;
764
765 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
766 dabrx = ((brk->type >> 3) & 0x7);
767
768 if (ppc_md.set_dabr)
769 return ppc_md.set_dabr(dabr, dabrx);
770
771 return __set_dabr(dabr, dabrx);
772}
773
Michael Neulingbf99de32012-12-20 14:06:45 +0000774static inline int set_dawr(struct arch_hw_breakpoint *brk)
775{
Michael Neuling05d694e2013-01-24 15:02:58 +0000776 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000777
778 dawr = brk->address;
779
780 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
781 << (63 - 58); //* read/write bits */
782 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
783 << (63 - 59); //* translate */
784 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
785 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000786 /* dawr length is stored in field MDR bits 48:53. Matches range in
787 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
788 0b111111=64DW.
789 brk->len is in bytes.
790 This aligns up to double word size, shifts and does the bias.
791 */
792 mrd = ((brk->len + 7) >> 3) - 1;
793 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000794
795 if (ppc_md.set_dawr)
796 return ppc_md.set_dawr(dawr, dawrx);
797 mtspr(SPRN_DAWR, dawr);
798 mtspr(SPRN_DAWRX, dawrx);
799 return 0;
800}
801
Paul Gortmaker21f58502014-04-29 15:25:17 -0400802void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000803{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500804 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000805
Michael Neulingbf99de32012-12-20 14:06:45 +0000806 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400807 set_dawr(brk);
808 else
809 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000810}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000811
Paul Gortmaker21f58502014-04-29 15:25:17 -0400812void set_breakpoint(struct arch_hw_breakpoint *brk)
813{
814 preempt_disable();
815 __set_breakpoint(brk);
816 preempt_enable();
817}
818
Paul Mackerras06d67d52005-10-10 22:29:05 +1000819#ifdef CONFIG_PPC64
820DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000821#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000822
Michael Neuling9422de32012-12-20 14:06:44 +0000823static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
824 struct arch_hw_breakpoint *b)
825{
826 if (a->address != b->address)
827 return false;
828 if (a->type != b->type)
829 return false;
830 if (a->len != b->len)
831 return false;
832 return true;
833}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100834
Michael Neulingfb096922013-02-13 16:21:37 +0000835#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000836
837static inline bool tm_enabled(struct task_struct *tsk)
838{
839 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
840}
841
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100842static void tm_reclaim_thread(struct thread_struct *thr,
843 struct thread_info *ti, uint8_t cause)
844{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100845 /*
846 * Use the current MSR TM suspended bit to track if we have
847 * checkpointed state outstanding.
848 * On signal delivery, we'd normally reclaim the checkpointed
849 * state to obtain stack pointer (see:get_tm_stackpointer()).
850 * This will then directly return to userspace without going
851 * through __switch_to(). However, if the stack frame is bad,
852 * we need to exit this thread which calls __switch_to() which
853 * will again attempt to reclaim the already saved tm state.
854 * Hence we need to check that we've not already reclaimed
855 * this state.
856 * We do this using the current MSR, rather tracking it in
857 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000858 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100859 */
860 if (!MSR_TM_SUSPENDED(mfmsr()))
861 return;
862
Michael Neulingf48e91e2017-05-08 17:16:26 +1000863 /*
864 * If we are in a transaction and FP is off then we can't have
865 * used FP inside that transaction. Hence the checkpointed
866 * state is the same as the live state. We need to copy the
867 * live state to the checkpointed state so that when the
868 * transaction is restored, the checkpointed state is correct
869 * and the aborted transaction sees the correct state. We use
870 * ckpt_regs.msr here as that's what tm_reclaim will use to
871 * determine if it's going to write the checkpointed state or
872 * not. So either this will write the checkpointed registers,
873 * or reclaim will. Similarly for VMX.
874 */
875 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
876 memcpy(&thr->ckfp_state, &thr->fp_state,
877 sizeof(struct thread_fp_state));
878 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
879 memcpy(&thr->ckvr_state, &thr->vr_state,
880 sizeof(struct thread_vr_state));
881
Cyril Burdc310662016-09-23 16:18:24 +1000882 giveup_all(container_of(thr, struct task_struct, thread));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100883
Cyril Burdc310662016-09-23 16:18:24 +1000884 tm_reclaim(thr, thr->ckpt_regs.msr, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100885}
886
887void tm_reclaim_current(uint8_t cause)
888{
889 tm_enable();
890 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
891}
892
Michael Neulingfb096922013-02-13 16:21:37 +0000893static inline void tm_reclaim_task(struct task_struct *tsk)
894{
895 /* We have to work out if we're switching from/to a task that's in the
896 * middle of a transaction.
897 *
898 * In switching we need to maintain a 2nd register state as
899 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000900 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
901 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000902 *
903 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
904 */
905 struct thread_struct *thr = &tsk->thread;
906
907 if (!thr->regs)
908 return;
909
910 if (!MSR_TM_ACTIVE(thr->regs->msr))
911 goto out_and_saveregs;
912
Michael Neuling92fb8692017-10-12 21:17:19 +1100913 WARN_ON(tm_suspend_disabled);
914
Michael Neulingfb096922013-02-13 16:21:37 +0000915 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
916 "ccr=%lx, msr=%lx, trap=%lx)\n",
917 tsk->pid, thr->regs->nip,
918 thr->regs->ccr, thr->regs->msr,
919 thr->regs->trap);
920
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100921 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000922
923 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
924 tsk->pid);
925
926out_and_saveregs:
927 /* Always save the regs here, even if a transaction's not active.
928 * This context-switches a thread's TM info SPRs. We do it here to
929 * be consistent with the restore path (in recheckpoint) which
930 * cannot happen later in _switch().
931 */
932 tm_save_sprs(thr);
933}
934
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100935extern void __tm_recheckpoint(struct thread_struct *thread,
936 unsigned long orig_msr);
937
938void tm_recheckpoint(struct thread_struct *thread,
939 unsigned long orig_msr)
940{
941 unsigned long flags;
942
Cyril Bur5d176f72016-09-14 18:02:16 +1000943 if (!(thread->regs->msr & MSR_TM))
944 return;
945
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100946 /* We really can't be interrupted here as the TEXASR registers can't
947 * change and later in the trecheckpoint code, we have a userspace R1.
948 * So let's hard disable over this region.
949 */
950 local_irq_save(flags);
951 hard_irq_disable();
952
953 /* The TM SPRs are restored here, so that TEXASR.FS can be set
954 * before the trecheckpoint and no explosion occurs.
955 */
956 tm_restore_sprs(thread);
957
958 __tm_recheckpoint(thread, orig_msr);
959
960 local_irq_restore(flags);
961}
962
Michael Neulingbc2a9402013-02-13 16:21:40 +0000963static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000964{
965 unsigned long msr;
966
967 if (!cpu_has_feature(CPU_FTR_TM))
968 return;
969
970 /* Recheckpoint the registers of the thread we're about to switch to.
971 *
972 * If the task was using FP, we non-lazily reload both the original and
973 * the speculative FP register states. This is because the kernel
974 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000975 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000976 * need to be restored.
977 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000978 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000979 return;
980
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100981 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
982 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000983 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100984 }
Anshuman Khandual829023d2015-07-06 16:24:10 +0530985 msr = new->thread.ckpt_regs.msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000986 /* Recheckpoint to restore original checkpointed register state. */
987 TM_DEBUG("*** tm_recheckpoint of pid %d "
988 "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
989 new->pid, new->thread.regs->msr, msr);
990
Michael Neulingfb096922013-02-13 16:21:37 +0000991 tm_recheckpoint(&new->thread, msr);
992
Cyril Burdc310662016-09-23 16:18:24 +1000993 /*
994 * The checkpointed state has been restored but the live state has
995 * not, ensure all the math functionality is turned off to trigger
996 * restore_math() to reload.
997 */
998 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +0000999
1000 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1001 "(kernel msr 0x%lx)\n",
1002 new->pid, mfmsr());
1003}
1004
Cyril Burdc310662016-09-23 16:18:24 +10001005static inline void __switch_to_tm(struct task_struct *prev,
1006 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001007{
1008 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001009 if (tm_enabled(prev) || tm_enabled(new))
1010 tm_enable();
1011
1012 if (tm_enabled(prev)) {
1013 prev->thread.load_tm++;
1014 tm_reclaim_task(prev);
1015 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1016 prev->thread.regs->msr &= ~MSR_TM;
1017 }
1018
Cyril Burdc310662016-09-23 16:18:24 +10001019 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001020 }
1021}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001022
1023/*
1024 * This is called if we are on the way out to userspace and the
1025 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1026 * FP and/or vector state and does so if necessary.
1027 * If userspace is inside a transaction (whether active or
1028 * suspended) and FP/VMX/VSX instructions have ever been enabled
1029 * inside that transaction, then we have to keep them enabled
1030 * and keep the FP/VMX/VSX state loaded while ever the transaction
1031 * continues. The reason is that if we didn't, and subsequently
1032 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1033 * we don't know whether it's the same transaction, and thus we
1034 * don't know which of the checkpointed state and the transactional
1035 * state to use.
1036 */
1037void restore_tm_state(struct pt_regs *regs)
1038{
1039 unsigned long msr_diff;
1040
Cyril Burdc310662016-09-23 16:18:24 +10001041 /*
1042 * This is the only moment we should clear TIF_RESTORE_TM as
1043 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1044 * again, anything else could lead to an incorrect ckpt_msr being
1045 * saved and therefore incorrect signal contexts.
1046 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001047 clear_thread_flag(TIF_RESTORE_TM);
1048 if (!MSR_TM_ACTIVE(regs->msr))
1049 return;
1050
Anshuman Khandual829023d2015-07-06 16:24:10 +05301051 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001052 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001053
Cyril Burdc16b552016-09-23 16:18:08 +10001054 /* Ensure that restore_math() will restore */
1055 if (msr_diff & MSR_FP)
1056 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001057#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001058 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1059 current->thread.load_vec = 1;
1060#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001061 restore_math(regs);
1062
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001063 regs->msr |= msr_diff;
1064}
1065
Michael Neulingfb096922013-02-13 16:21:37 +00001066#else
1067#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001068#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001069#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001070
Anton Blanchard152d5232015-10-29 11:43:55 +11001071static inline void save_sprs(struct thread_struct *t)
1072{
1073#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001074 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001075 t->vrsave = mfspr(SPRN_VRSAVE);
1076#endif
1077#ifdef CONFIG_PPC_BOOK3S_64
1078 if (cpu_has_feature(CPU_FTR_DSCR))
1079 t->dscr = mfspr(SPRN_DSCR);
1080
1081 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1082 t->bescr = mfspr(SPRN_BESCR);
1083 t->ebbhr = mfspr(SPRN_EBBHR);
1084 t->ebbrr = mfspr(SPRN_EBBRR);
1085
1086 t->fscr = mfspr(SPRN_FSCR);
1087
1088 /*
1089 * Note that the TAR is not available for use in the kernel.
1090 * (To provide this, the TAR should be backed up/restored on
1091 * exception entry/exit instead, and be in pt_regs. FIXME,
1092 * this should be in pt_regs anyway (for debug).)
1093 */
1094 t->tar = mfspr(SPRN_TAR);
1095 }
1096#endif
1097}
1098
1099static inline void restore_sprs(struct thread_struct *old_thread,
1100 struct thread_struct *new_thread)
1101{
1102#ifdef CONFIG_ALTIVEC
1103 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1104 old_thread->vrsave != new_thread->vrsave)
1105 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1106#endif
1107#ifdef CONFIG_PPC_BOOK3S_64
1108 if (cpu_has_feature(CPU_FTR_DSCR)) {
1109 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001110 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001111 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001112
1113 if (old_thread->dscr != dscr)
1114 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001115 }
1116
1117 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1118 if (old_thread->bescr != new_thread->bescr)
1119 mtspr(SPRN_BESCR, new_thread->bescr);
1120 if (old_thread->ebbhr != new_thread->ebbhr)
1121 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1122 if (old_thread->ebbrr != new_thread->ebbrr)
1123 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1124
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001125 if (old_thread->fscr != new_thread->fscr)
1126 mtspr(SPRN_FSCR, new_thread->fscr);
1127
Anton Blanchard152d5232015-10-29 11:43:55 +11001128 if (old_thread->tar != new_thread->tar)
1129 mtspr(SPRN_TAR, new_thread->tar);
1130 }
1131#endif
1132}
1133
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001134#ifdef CONFIG_PPC_BOOK3S_64
1135#define CP_SIZE 128
1136static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1137#endif
1138
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001139struct task_struct *__switch_to(struct task_struct *prev,
1140 struct task_struct *new)
1141{
1142 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001143 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001144#ifdef CONFIG_PPC_BOOK3S_64
1145 struct ppc64_tlb_batch *batch;
1146#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001147
Anton Blanchard152d5232015-10-29 11:43:55 +11001148 new_thread = &new->thread;
1149 old_thread = &current->thread;
1150
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001151 WARN_ON(!irqs_disabled());
1152
Paul Mackerras06d67d52005-10-10 22:29:05 +10001153#ifdef CONFIG_PPC64
1154 /*
1155 * Collect processor utilization data per process
1156 */
1157 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -05001158 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001159 long unsigned start_tb, current_tb;
1160 start_tb = old_thread->start_tb;
1161 cu->current_tb = current_tb = mfspr(SPRN_PURR);
1162 old_thread->accum_tb += (current_tb - start_tb);
1163 new_thread->start_tb = current_tb;
1164 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001165#endif /* CONFIG_PPC64 */
1166
Michael Ellerman4e003742017-10-19 15:08:43 +11001167#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001168 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001169 if (batch->active) {
1170 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1171 if (batch->index)
1172 __flush_tlb_pending(batch);
1173 batch->active = 0;
1174 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001175#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001176
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001177#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1178 switch_booke_debug_regs(&new->thread.debug);
1179#else
1180/*
1181 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1182 * schedule DABR
1183 */
1184#ifndef CONFIG_HAVE_HW_BREAKPOINT
1185 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1186 __set_breakpoint(&new->thread.hw_brk);
1187#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1188#endif
1189
1190 /*
1191 * We need to save SPRs before treclaim/trecheckpoint as these will
1192 * change a number of them.
1193 */
1194 save_sprs(&prev->thread);
1195
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001196 /* Save FPU, Altivec, VSX and SPE state */
1197 giveup_all(prev);
1198
Cyril Burdc310662016-09-23 16:18:24 +10001199 __switch_to_tm(prev, new);
1200
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001201 if (!radix_enabled()) {
1202 /*
1203 * We can't take a PMU exception inside _switch() since there
1204 * is a window where the kernel stack SLB and the kernel stack
1205 * are out of sync. Hard disable here.
1206 */
1207 hard_irq_disable();
1208 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001209
Anton Blanchard20dbe672015-12-10 20:44:39 +11001210 /*
1211 * Call restore_sprs() before calling _switch(). If we move it after
1212 * _switch() then we miss out on calling it for new tasks. The reason
1213 * for this is we manually create a stack frame for new tasks that
1214 * directly returns through ret_from_fork() or
1215 * ret_from_kernel_thread(). See copy_thread() for details.
1216 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001217 restore_sprs(old_thread, new_thread);
1218
Anton Blanchard20dbe672015-12-10 20:44:39 +11001219 last = _switch(old_thread, new_thread);
1220
Michael Ellerman4e003742017-10-19 15:08:43 +11001221#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001222 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1223 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001224 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001225 batch->active = 1;
1226 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001227
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001228 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001229 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001230
1231 /*
1232 * The copy-paste buffer can only store into foreign real
1233 * addresses, so unprivileged processes can not see the
1234 * data or use it in any way unless they have foreign real
1235 * mappings. We don't have a VAS driver that allocates those
1236 * yet, so no cpabort is required.
1237 */
1238 if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
1239 /*
1240 * DD1 allows paste into normal system memory, so we
1241 * do an unpaired copy here to clear the buffer and
1242 * prevent a covert channel being set up.
1243 *
1244 * cpabort is not used because it is quite expensive.
1245 */
1246 asm volatile(PPC_COPY(%0, %1)
1247 : : "r"(dummy_copy_buffer), "r"(0));
1248 }
1249 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001250#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001251
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001252 return last;
1253}
1254
Paul Mackerras06d67d52005-10-10 22:29:05 +10001255static int instructions_to_print = 16;
1256
Paul Mackerras06d67d52005-10-10 22:29:05 +10001257static void show_instructions(struct pt_regs *regs)
1258{
1259 int i;
1260 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1261 sizeof(int));
1262
1263 printk("Instruction dump:");
1264
1265 for (i = 0; i < instructions_to_print; i++) {
1266 int instr;
1267
1268 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001269 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001270
Scott Wood0de2d822007-09-28 04:38:55 +10001271#if !defined(CONFIG_BOOKE)
1272 /* If executing with the IMMU off, adjust pc rather
1273 * than print XXXXXXXX.
1274 */
1275 if (!(regs->msr & MSR_IR))
1276 pc = (unsigned long)phys_to_virt(pc);
1277#endif
1278
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001279 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001280 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001281 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001282 } else {
1283 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001284 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001285 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001286 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001287 }
1288
1289 pc += sizeof(int);
1290 }
1291
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001292 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001293}
1294
Michael Neuling801c0b22015-11-20 15:15:32 +11001295struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001296 unsigned long bit;
1297 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001298};
1299
1300static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001301#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1302 {MSR_SF, "SF"},
1303 {MSR_HV, "HV"},
1304#endif
1305 {MSR_VEC, "VEC"},
1306 {MSR_VSX, "VSX"},
1307#ifdef CONFIG_BOOKE
1308 {MSR_CE, "CE"},
1309#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001310 {MSR_EE, "EE"},
1311 {MSR_PR, "PR"},
1312 {MSR_FP, "FP"},
1313 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001314#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001315 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001316#else
1317 {MSR_SE, "SE"},
1318 {MSR_BE, "BE"},
1319#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001320 {MSR_IR, "IR"},
1321 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001322 {MSR_PMM, "PMM"},
1323#ifndef CONFIG_BOOKE
1324 {MSR_RI, "RI"},
1325 {MSR_LE, "LE"},
1326#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001327 {0, NULL}
1328};
1329
Michael Neuling801c0b22015-11-20 15:15:32 +11001330static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001331{
Michael Neuling801c0b22015-11-20 15:15:32 +11001332 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001333
Paul Mackerras06d67d52005-10-10 22:29:05 +10001334 for (; bits->bit; ++bits)
1335 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001336 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001337 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001338 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001339}
1340
1341#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1342static struct regbit msr_tm_bits[] = {
1343 {MSR_TS_T, "T"},
1344 {MSR_TS_S, "S"},
1345 {MSR_TM, "E"},
1346 {0, NULL}
1347};
1348
1349static void print_tm_bits(unsigned long val)
1350{
1351/*
1352 * This only prints something if at least one of the TM bit is set.
1353 * Inside the TM[], the output means:
1354 * E: Enabled (bit 32)
1355 * S: Suspended (bit 33)
1356 * T: Transactional (bit 34)
1357 */
1358 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001359 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001360 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001361 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001362 }
1363}
1364#else
1365static void print_tm_bits(unsigned long val) {}
1366#endif
1367
1368static void print_msr_bits(unsigned long val)
1369{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001370 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001371 print_bits(val, msr_bits, ",");
1372 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001373 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001374}
1375
1376#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001377#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001378#define REGS_PER_LINE 4
1379#define LAST_VOLATILE 13
1380#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001381#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001382#define REGS_PER_LINE 8
1383#define LAST_VOLATILE 12
1384#endif
1385
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001386void show_regs(struct pt_regs * regs)
1387{
1388 int i, trap;
1389
Tejun Heoa43cb952013-04-30 15:27:17 -07001390 show_regs_print_info(KERN_DEFAULT);
1391
Michael Ellermana6036102017-08-23 23:56:24 +10001392 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001393 regs->nip, regs->link, regs->ctr);
1394 printk("REGS: %p TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001395 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001396 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001397 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001398 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001399 trap = TRAP(regs);
Michael Neuling5115a022011-07-14 19:25:12 +00001400 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001401 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001402 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001403#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001404 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001405#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001406 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001407#endif
1408#ifdef CONFIG_PPC64
Michael Ellerman7dae8652016-11-03 20:45:26 +11001409 pr_cont("SOFTE: %ld ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001410#endif
1411#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001412 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001413 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001414#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001415
1416 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001417 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001418 pr_cont("\nGPR%02d: ", i);
1419 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001420 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001421 break;
1422 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001423 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001424#ifdef CONFIG_KALLSYMS
1425 /*
1426 * Lookup NIP late so we have the best change of getting the
1427 * above info out without failing
1428 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001429 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1430 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001431#endif
1432 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001433 if (!user_mode(regs))
1434 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001435}
1436
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001437void flush_thread(void)
1438{
K.Prasade0780b72011-02-10 04:44:35 +00001439#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301440 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001441#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001442 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001443#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001444}
1445
1446void
1447release_thread(struct task_struct *t)
1448{
1449}
1450
1451/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001452 * this gets called so that we can store coprocessor state into memory and
1453 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001454 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001455int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001456{
Anton Blanchard579e6332015-10-29 11:44:09 +11001457 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001458 /*
1459 * Flush TM state out so we can copy it. __switch_to_tm() does this
1460 * flush but it removes the checkpointed state from the current CPU and
1461 * transitions the CPU out of TM mode. Hence we need to call
1462 * tm_recheckpoint_new_task() (on the same task) to restore the
1463 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001464 *
1465 * Can't pass dst because it isn't ready. Doesn't matter, passing
1466 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001467 */
Cyril Burdc310662016-09-23 16:18:24 +10001468 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001469
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001470 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001471
1472 clear_task_ebb(dst);
1473
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001474 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001475}
1476
Michael Ellermancec15482014-07-10 12:29:21 +10001477static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1478{
Michael Ellerman4e003742017-10-19 15:08:43 +11001479#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001480 unsigned long sp_vsid;
1481 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1482
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001483 if (radix_enabled())
1484 return;
1485
Michael Ellermancec15482014-07-10 12:29:21 +10001486 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1487 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1488 << SLB_VSID_SHIFT_1T;
1489 else
1490 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1491 << SLB_VSID_SHIFT;
1492 sp_vsid |= SLB_VSID_KERNEL | llp;
1493 p->thread.ksp_vsid = sp_vsid;
1494#endif
1495}
1496
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001497/*
1498 * Copy a thread..
1499 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001500
Alex Dowad6eca8932015-03-13 20:14:46 +02001501/*
1502 * Copy architecture-specific thread state
1503 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001504int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001505 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001506{
1507 struct pt_regs *childregs, *kregs;
1508 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001509 extern void ret_from_kernel_thread(void);
1510 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001511 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001512 struct thread_info *ti = task_thread_info(p);
1513
1514 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001515
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001516 /* Copy registers */
1517 sp -= sizeof(struct pt_regs);
1518 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001519 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001520 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001521 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001522 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001523 /* function */
1524 if (usp)
1525 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001526#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001527 clear_tsk_thread_flag(p, TIF_32BIT);
Al Viro138d1ce2012-10-11 08:41:43 -04001528 childregs->softe = 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001529#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001530 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001531 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001532 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001533 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001534 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001535 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001536 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001537 CHECK_FULL_REGS(regs);
1538 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001539 if (usp)
1540 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001541 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001542 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001543 if (clone_flags & CLONE_SETTLS) {
1544#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001545 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001546 childregs->gpr[13] = childregs->gpr[6];
1547 else
1548#endif
1549 childregs->gpr[2] = childregs->gpr[6];
1550 }
Al Viro58254e12012-09-12 18:32:42 -04001551
1552 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001553 }
Cyril Burd272f662016-02-29 17:53:46 +11001554 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001555 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001556
1557 /*
1558 * The way this works is that at some point in the future
1559 * some task will call _switch to switch to the new task.
1560 * That will pop off the stack frame created below and start
1561 * the new task running at ret_from_fork. The new task will
1562 * do some house keeping and then return from the fork or clone
1563 * system call, using the stack frame created above.
1564 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001565 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001566 sp -= sizeof(struct pt_regs);
1567 kregs = (struct pt_regs *) sp;
1568 sp -= STACK_FRAME_OVERHEAD;
1569 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001570#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001571 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1572 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001573#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001574#ifdef CONFIG_HAVE_HW_BREAKPOINT
1575 p->thread.ptrace_bps[0] = NULL;
1576#endif
1577
Paul Mackerras18461962013-09-10 20:21:10 +10001578 p->thread.fp_save_area = NULL;
1579#ifdef CONFIG_ALTIVEC
1580 p->thread.vr_save_area = NULL;
1581#endif
1582
Michael Ellermancec15482014-07-10 12:29:21 +10001583 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001584
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001585#ifdef CONFIG_PPC64
1586 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001587 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001588 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001589 }
Haren Myneni92779242012-12-06 21:49:56 +00001590 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1591 p->thread.ppr = INIT_PPR;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001592#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001593 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001594 return 0;
1595}
1596
1597/*
1598 * Set up a thread for executing a new program
1599 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001600void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001601{
Michael Ellerman90eac722005-10-21 16:01:33 +10001602#ifdef CONFIG_PPC64
1603 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1604#endif
1605
Paul Mackerras06d67d52005-10-10 22:29:05 +10001606 /*
1607 * If we exec out of a kernel thread then thread.regs will not be
1608 * set. Do it now.
1609 */
1610 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001611 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1612 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001613 }
1614
Cyril Bur8e96a872016-06-17 14:58:34 +10001615#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1616 /*
1617 * Clear any transactional state, we're exec()ing. The cause is
1618 * not important as there will never be a recheckpoint so it's not
1619 * user visible.
1620 */
1621 if (MSR_TM_SUSPENDED(mfmsr()))
1622 tm_reclaim_current(0);
1623#endif
1624
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001625 memset(regs->gpr, 0, sizeof(regs->gpr));
1626 regs->ctr = 0;
1627 regs->link = 0;
1628 regs->xer = 0;
1629 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001630 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001631
Roland McGrath474f8192007-09-24 16:52:44 -07001632 /*
1633 * We have just cleared all the nonvolatile GPRs, so make
1634 * FULL_REGS(regs) return true. This is necessary to allow
1635 * ptrace to examine the thread immediately after exec.
1636 */
1637 regs->trap &= ~1UL;
1638
Paul Mackerras06d67d52005-10-10 22:29:05 +10001639#ifdef CONFIG_PPC32
1640 regs->mq = 0;
1641 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001642 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001643#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001644 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001645 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001646
Rusty Russell94af3ab2013-11-20 22:15:02 +11001647 if (is_elf2_task()) {
1648 /* Look ma, no function descriptors! */
1649 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001650
Rusty Russell94af3ab2013-11-20 22:15:02 +11001651 /*
1652 * Ulrich says:
1653 * The latest iteration of the ABI requires that when
1654 * calling a function (at its global entry point),
1655 * the caller must ensure r12 holds the entry point
1656 * address (so that the function can quickly
1657 * establish addressability).
1658 */
1659 regs->gpr[12] = start;
1660 /* Make sure that's restored on entry to userspace. */
1661 set_thread_flag(TIF_RESTOREALL);
1662 } else {
1663 unsigned long toc;
1664
1665 /* start is a relocated pointer to the function
1666 * descriptor for the elf _start routine. The first
1667 * entry in the function descriptor is the entry
1668 * address of _start and the second entry is the TOC
1669 * value we need to use.
1670 */
1671 __get_user(entry, (unsigned long __user *)start);
1672 __get_user(toc, (unsigned long __user *)start+1);
1673
1674 /* Check whether the e_entry function descriptor entries
1675 * need to be relocated before we can use them.
1676 */
1677 if (load_addr != 0) {
1678 entry += load_addr;
1679 toc += load_addr;
1680 }
1681 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001682 }
1683 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001684 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001685 } else {
1686 regs->nip = start;
1687 regs->gpr[2] = 0;
1688 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001689 }
1690#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001691#ifdef CONFIG_VSX
1692 current->thread.used_vsr = 0;
1693#endif
Breno Leitao11958922017-06-02 18:43:30 -03001694 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001695 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001696 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001697#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001698 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1699 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001700 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001701 current->thread.vrsave = 0;
1702 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001703 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001704#endif /* CONFIG_ALTIVEC */
1705#ifdef CONFIG_SPE
1706 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1707 current->thread.acc = 0;
1708 current->thread.spefscr = 0;
1709 current->thread.used_spe = 0;
1710#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001711#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001712 current->thread.tm_tfhar = 0;
1713 current->thread.tm_texasr = 0;
1714 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001715 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001716#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001717}
Anton Blancharde1802b02014-08-20 08:00:02 +10001718EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001719
1720#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1721 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1722
1723int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1724{
1725 struct pt_regs *regs = tsk->thread.regs;
1726
1727 /* This is a bit hairy. If we are an SPE enabled processor
1728 * (have embedded fp) we store the IEEE exception enable flags in
1729 * fpexc_mode. fpexc_mode is also used for setting FP exception
1730 * mode (asyn, precise, disabled) for 'Classic' FP. */
1731 if (val & PR_FP_EXC_SW_ENABLE) {
1732#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001733 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001734 /*
1735 * When the sticky exception bits are set
1736 * directly by userspace, it must call prctl
1737 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1738 * in the existing prctl settings) or
1739 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1740 * the bits being set). <fenv.h> functions
1741 * saving and restoring the whole
1742 * floating-point environment need to do so
1743 * anyway to restore the prctl settings from
1744 * the saved environment.
1745 */
1746 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001747 tsk->thread.fpexc_mode = val &
1748 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1749 return 0;
1750 } else {
1751 return -EINVAL;
1752 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001753#else
1754 return -EINVAL;
1755#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001756 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001757
1758 /* on a CONFIG_SPE this does not hurt us. The bits that
1759 * __pack_fe01 use do not overlap with bits used for
1760 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1761 * on CONFIG_SPE implementations are reserved so writing to
1762 * them does not change anything */
1763 if (val > PR_FP_EXC_PRECISE)
1764 return -EINVAL;
1765 tsk->thread.fpexc_mode = __pack_fe01(val);
1766 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1767 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1768 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001769 return 0;
1770}
1771
1772int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1773{
1774 unsigned int val;
1775
1776 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1777#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001778 if (cpu_has_feature(CPU_FTR_SPE)) {
1779 /*
1780 * When the sticky exception bits are set
1781 * directly by userspace, it must call prctl
1782 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1783 * in the existing prctl settings) or
1784 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1785 * the bits being set). <fenv.h> functions
1786 * saving and restoring the whole
1787 * floating-point environment need to do so
1788 * anyway to restore the prctl settings from
1789 * the saved environment.
1790 */
1791 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001792 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001793 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001794 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001795#else
1796 return -EINVAL;
1797#endif
1798 else
1799 val = __unpack_fe01(tsk->thread.fpexc_mode);
1800 return put_user(val, (unsigned int __user *) adr);
1801}
1802
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001803int set_endian(struct task_struct *tsk, unsigned int val)
1804{
1805 struct pt_regs *regs = tsk->thread.regs;
1806
1807 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1808 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1809 return -EINVAL;
1810
1811 if (regs == NULL)
1812 return -EINVAL;
1813
1814 if (val == PR_ENDIAN_BIG)
1815 regs->msr &= ~MSR_LE;
1816 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1817 regs->msr |= MSR_LE;
1818 else
1819 return -EINVAL;
1820
1821 return 0;
1822}
1823
1824int get_endian(struct task_struct *tsk, unsigned long adr)
1825{
1826 struct pt_regs *regs = tsk->thread.regs;
1827 unsigned int val;
1828
1829 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1830 !cpu_has_feature(CPU_FTR_REAL_LE))
1831 return -EINVAL;
1832
1833 if (regs == NULL)
1834 return -EINVAL;
1835
1836 if (regs->msr & MSR_LE) {
1837 if (cpu_has_feature(CPU_FTR_REAL_LE))
1838 val = PR_ENDIAN_LITTLE;
1839 else
1840 val = PR_ENDIAN_PPC_LITTLE;
1841 } else
1842 val = PR_ENDIAN_BIG;
1843
1844 return put_user(val, (unsigned int __user *)adr);
1845}
1846
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001847int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1848{
1849 tsk->thread.align_ctl = val;
1850 return 0;
1851}
1852
1853int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1854{
1855 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1856}
1857
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001858static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1859 unsigned long nbytes)
1860{
1861 unsigned long stack_page;
1862 unsigned long cpu = task_cpu(p);
1863
1864 /*
1865 * Avoid crashing if the stack has overflowed and corrupted
1866 * task_cpu(p), which is in the thread_info struct.
1867 */
1868 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1869 stack_page = (unsigned long) hardirq_ctx[cpu];
1870 if (sp >= stack_page + sizeof(struct thread_struct)
1871 && sp <= stack_page + THREAD_SIZE - nbytes)
1872 return 1;
1873
1874 stack_page = (unsigned long) softirq_ctx[cpu];
1875 if (sp >= stack_page + sizeof(struct thread_struct)
1876 && sp <= stack_page + THREAD_SIZE - nbytes)
1877 return 1;
1878 }
1879 return 0;
1880}
1881
Anton Blanchard2f251942006-03-27 11:46:18 +11001882int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001883 unsigned long nbytes)
1884{
Al Viro0cec6fd2006-01-12 01:06:02 -08001885 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001886
1887 if (sp >= stack_page + sizeof(struct thread_struct)
1888 && sp <= stack_page + THREAD_SIZE - nbytes)
1889 return 1;
1890
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001891 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001892}
1893
Anton Blanchard2f251942006-03-27 11:46:18 +11001894EXPORT_SYMBOL(validate_sp);
1895
Paul Mackerras06d67d52005-10-10 22:29:05 +10001896unsigned long get_wchan(struct task_struct *p)
1897{
1898 unsigned long ip, sp;
1899 int count = 0;
1900
1901 if (!p || p == current || p->state == TASK_RUNNING)
1902 return 0;
1903
1904 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001905 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001906 return 0;
1907
1908 do {
1909 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05301910 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
1911 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001912 return 0;
1913 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001914 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001915 if (!in_sched_functions(ip))
1916 return ip;
1917 }
1918 } while (count++ < 16);
1919 return 0;
1920}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001921
Johannes Bergc4d04be2008-11-20 03:24:07 +00001922static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001923
1924void show_stack(struct task_struct *tsk, unsigned long *stack)
1925{
Paul Mackerras06d67d52005-10-10 22:29:05 +10001926 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001927 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001928 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08001929#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1930 int curr_frame = current->curr_ret_stack;
1931 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07001932 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08001933#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001934
1935 sp = (unsigned long) stack;
1936 if (tsk == NULL)
1937 tsk = current;
1938 if (sp == 0) {
1939 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11001940 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001941 else
1942 sp = tsk->thread.ksp;
1943 }
1944
Paul Mackerras06d67d52005-10-10 22:29:05 +10001945 lr = 0;
1946 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001947 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001948 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001949 return;
1950
1951 stack = (unsigned long *) sp;
1952 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001953 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001954 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001955 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08001956#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10001957 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001958 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08001959 (void *)current->ret_stack[curr_frame].ret);
1960 curr_frame--;
1961 }
1962#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001963 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001964 pr_cont(" (unreliable)");
1965 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001966 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001967 firstframe = 0;
1968
1969 /*
1970 * See if this is an exception frame.
1971 * We look for the "regshere" marker in the current frame.
1972 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001973 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1974 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001975 struct pt_regs *regs = (struct pt_regs *)
1976 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001977 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10001978 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001979 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001980 firstframe = 1;
1981 }
1982
1983 sp = newsp;
1984 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001985}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001986
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001987#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001988/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001989void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001990{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001991 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001992
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10001993 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
1994 /*
1995 * Least significant bit (RUN) is the only writable bit of
1996 * the CTRL register, so we can avoid mfspr. 2.06 is not the
1997 * earliest ISA where this is the case, but it's convenient.
1998 */
1999 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2000 } else {
2001 unsigned long ctrl;
2002
2003 /*
2004 * Some architectures (e.g., Cell) have writable fields other
2005 * than RUN, so do the read-modify-write.
2006 */
2007 ctrl = mfspr(SPRN_CTRLF);
2008 ctrl |= CTRL_RUNLATCH;
2009 mtspr(SPRN_CTRLT, ctrl);
2010 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002011
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002012 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002013}
2014
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002015/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002016void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002017{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002018 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002019
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002020 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002021
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002022 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2023 mtspr(SPRN_CTRLT, 0);
2024 } else {
2025 unsigned long ctrl;
2026
2027 ctrl = mfspr(SPRN_CTRLF);
2028 ctrl &= ~CTRL_RUNLATCH;
2029 mtspr(SPRN_CTRLT, ctrl);
2030 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002031}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002032#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002033
Anton Blanchardd8390882009-02-22 01:50:03 +00002034unsigned long arch_align_stack(unsigned long sp)
2035{
2036 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2037 sp -= get_random_int() & ~PAGE_MASK;
2038 return sp & ~0xf;
2039}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002040
2041static inline unsigned long brk_rnd(void)
2042{
2043 unsigned long rnd = 0;
2044
2045 /* 8MB for 32bit, 1GB for 64bit */
2046 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002047 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002048 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002049 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002050
2051 return rnd << PAGE_SHIFT;
2052}
2053
2054unsigned long arch_randomize_brk(struct mm_struct *mm)
2055{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002056 unsigned long base = mm->brk;
2057 unsigned long ret;
2058
Michael Ellerman4e003742017-10-19 15:08:43 +11002059#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002060 /*
2061 * If we are using 1TB segments and we are allowed to randomise
2062 * the heap, we can put it above 1TB so it is backed by a 1TB
2063 * segment. Otherwise the heap will be in the bottom 1TB
2064 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002065 * performance penalty. We don't need to worry about radix. For
2066 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002067 */
2068 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2069 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2070#endif
2071
2072 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002073
2074 if (ret < mm->brk)
2075 return mm->brk;
2076
2077 return ret;
2078}
Anton Blanchard501cb162009-02-22 01:50:07 +00002079