blob: e2ecee6b70ca487f8f38407381bb77155bb3b786 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040010#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/stddef.h>
13#include <linux/ioport.h>
14#include <linux/delay.h>
15#include <linux/utsname.h>
16#include <linux/initrd.h>
17#include <linux/console.h>
18#include <linux/bootmem.h>
19#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070020#include <linux/screen_info.h>
Will Deaconaf4dda72014-08-27 17:51:16 +010021#include <linux/of_iommu.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000022#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010024#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060025#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/cpu.h>
27#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000028#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000029#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010030#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010031#include <linux/bug.h>
32#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040033#include <linux/sort.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Catalin Marinasb86040a2009-07-24 12:32:54 +010035#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010036#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010038#include <asm/cputype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/elf.h>
Stefan Agnera5f4c562015-08-13 00:01:52 +010040#include <asm/fixmap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000042#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000043#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010045#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/mach-types.h>
47#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010048#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/tlbflush.h>
Stefano Stabellini5882bfe2015-05-06 14:13:31 +000050#include <asm/xen/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Grant Likely93c02ab2011-04-28 14:27:21 -060052#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/mach/arch.h>
54#include <asm/mach/irq.h>
55#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010056#include <asm/system_info.h>
57#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060058#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010059#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080060#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000061#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010063#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000064
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
66#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
67char fpe_type[8];
68
69static int __init fpe_setup(char *line)
70{
71 memcpy(fpe_type, line, 8);
72 return 1;
73}
74
75__setup("fpe=", fpe_setup);
76#endif
77
Russell Kingca8f0b02014-05-27 20:34:28 +010078extern void init_default_cache_policy(unsigned long);
Russell Kingff69a4c2013-07-26 14:55:59 +010079extern void paging_init(const struct machine_desc *desc);
Russell King1221ed12015-04-04 17:25:20 +010080extern void early_paging_init(const struct machine_desc *);
Russell King0371d3f2011-07-05 19:58:29 +010081extern void sanity_check_meminfo(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070082extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010083extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010086EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000087unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070088EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000089unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010090EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010092unsigned int __atags_pointer __initdata;
93
Linus Torvalds1da177e2005-04-16 15:20:36 -070094unsigned int system_rev;
95EXPORT_SYMBOL(system_rev);
96
Paul Kocialkowski3f599872015-05-06 15:23:56 +010097const char *system_serial;
98EXPORT_SYMBOL(system_serial);
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100unsigned int system_serial_low;
101EXPORT_SYMBOL(system_serial_low);
102
103unsigned int system_serial_high;
104EXPORT_SYMBOL(system_serial_high);
105
Russell King0385ebc2010-12-04 17:45:55 +0000106unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107EXPORT_SYMBOL(elf_hwcap);
108
Ard Biesheuvelb342ea42014-02-19 22:28:40 +0100109unsigned int elf_hwcap2 __read_mostly;
110EXPORT_SYMBOL(elf_hwcap2);
111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113#ifdef MULTI_CPU
Russell King0385ebc2010-12-04 17:45:55 +0000114struct processor processor __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115#endif
116#ifdef MULTI_TLB
Russell King0385ebc2010-12-04 17:45:55 +0000117struct cpu_tlb_fns cpu_tlb __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#endif
119#ifdef MULTI_USER
Russell King0385ebc2010-12-04 17:45:55 +0000120struct cpu_user_fns cpu_user __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#endif
122#ifdef MULTI_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000123struct cpu_cache_fns cpu_cache __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100125#ifdef CONFIG_OUTER_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000126struct outer_cache_fns outer_cache __read_mostly;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100127EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100128#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Dave Martin2ecccf92011-08-19 17:58:35 +0100130/*
131 * Cached cpu_architecture() result for use by assembler code.
132 * C code should use the cpu_architecture() function instead of accessing this
133 * variable directly.
134 */
135int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
136
Russell Kingccea7a12005-05-31 22:22:32 +0100137struct stack {
138 u32 irq[3];
139 u32 abt[3];
140 u32 und[3];
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100141 u32 fiq[3];
Russell Kingccea7a12005-05-31 22:22:32 +0100142} ____cacheline_aligned;
143
Catalin Marinas55bdd692010-05-21 18:06:41 +0100144#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100145static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100146#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148char elf_platform[ELF_PLATFORM_SIZE];
149EXPORT_SYMBOL(elf_platform);
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151static const char *cpu_name;
152static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100153static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100154const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
157#define ENDIANNESS ((char)endian_test.l)
158
159DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
160
161/*
162 * Standard memory resources
163 */
164static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700165 {
166 .name = "Video RAM",
167 .start = 0,
168 .end = 0,
169 .flags = IORESOURCE_MEM
170 },
171 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100172 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700173 .start = 0,
174 .end = 0,
175 .flags = IORESOURCE_MEM
176 },
177 {
178 .name = "Kernel data",
179 .start = 0,
180 .end = 0,
181 .flags = IORESOURCE_MEM
182 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183};
184
185#define video_ram mem_res[0]
186#define kernel_code mem_res[1]
187#define kernel_data mem_res[2]
188
189static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700190 {
191 .name = "reserved",
192 .start = 0x3bc,
193 .end = 0x3be,
194 .flags = IORESOURCE_IO | IORESOURCE_BUSY
195 },
196 {
197 .name = "reserved",
198 .start = 0x378,
199 .end = 0x37f,
200 .flags = IORESOURCE_IO | IORESOURCE_BUSY
201 },
202 {
203 .name = "reserved",
204 .start = 0x278,
205 .end = 0x27f,
206 .flags = IORESOURCE_IO | IORESOURCE_BUSY
207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208};
209
210#define lp0 io_res[0]
211#define lp1 io_res[1]
212#define lp2 io_res[2]
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214static const char *proc_arch[] = {
215 "undefined/unknown",
216 "3",
217 "4",
218 "4T",
219 "5",
220 "5T",
221 "5TE",
222 "5TEJ",
223 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000224 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100225 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 "?(12)",
227 "?(13)",
228 "?(14)",
229 "?(15)",
230 "?(16)",
231 "?(17)",
232};
233
Catalin Marinas55bdd692010-05-21 18:06:41 +0100234#ifdef CONFIG_CPU_V7M
235static int __get_cpu_architecture(void)
236{
237 return CPU_ARCH_ARMv7M;
238}
239#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100240static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241{
242 int cpu_arch;
243
Russell King0ba8b9b2008-08-10 18:08:10 +0100244 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100246 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
247 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
248 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
249 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 if (cpu_arch)
251 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100252 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100253 /* Revised CPUID format. Read the Memory Model Feature
254 * Register 0 and check for VMSAv7 or PMSAv7 */
Mason526299c2015-03-17 21:37:25 +0100255 unsigned int mmfr0 = read_cpuid_ext(CPUID_EXT_MMFR0);
Catalin Marinas315cfe72011-02-15 18:06:57 +0100256 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
257 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100258 cpu_arch = CPU_ARCH_ARMv7;
259 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
260 (mmfr0 & 0x000000f0) == 0x00000020)
261 cpu_arch = CPU_ARCH_ARMv6;
262 else
263 cpu_arch = CPU_ARCH_UNKNOWN;
264 } else
265 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
267 return cpu_arch;
268}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100269#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
Dave Martin2ecccf92011-08-19 17:58:35 +0100271int __pure cpu_architecture(void)
272{
273 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
274
275 return __cpu_architecture;
276}
277
Will Deacon8925ec42010-09-13 16:18:30 +0100278static int cpu_has_aliasing_icache(unsigned int arch)
279{
280 int aliasing_icache;
281 unsigned int id_reg, num_sets, line_size;
282
Will Deacon7f94e9c2011-08-23 22:22:11 +0100283 /* PIPT caches never alias. */
284 if (icache_is_pipt())
285 return 0;
286
Will Deacon8925ec42010-09-13 16:18:30 +0100287 /* arch specifies the register format */
288 switch (arch) {
289 case CPU_ARCH_ARMv7:
Linus Walleij5fb31a92010-10-06 11:07:28 +0100290 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
291 : /* No output operands */
Will Deacon8925ec42010-09-13 16:18:30 +0100292 : "r" (1));
Linus Walleij5fb31a92010-10-06 11:07:28 +0100293 isb();
294 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
295 : "=r" (id_reg));
Will Deacon8925ec42010-09-13 16:18:30 +0100296 line_size = 4 << ((id_reg & 0x7) + 2);
297 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
298 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
299 break;
300 case CPU_ARCH_ARMv6:
301 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
302 break;
303 default:
304 /* I-cache aliases will be handled by D-cache aliasing code */
305 aliasing_icache = 0;
306 }
307
308 return aliasing_icache;
309}
310
Russell Kingc0e95872008-09-25 15:35:28 +0100311static void __init cacheid_init(void)
312{
Russell Kingc0e95872008-09-25 15:35:28 +0100313 unsigned int arch = cpu_architecture();
314
Catalin Marinas55bdd692010-05-21 18:06:41 +0100315 if (arch == CPU_ARCH_ARMv7M) {
316 cacheid = 0;
317 } else if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100318 unsigned int cachetype = read_cpuid_cachetype();
Catalin Marinasb57ee992009-03-03 11:44:12 +0100319 if ((cachetype & (7 << 29)) == 4 << 29) {
320 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100321 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100322 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100323 switch (cachetype & (3 << 14)) {
324 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100325 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100326 break;
327 case (3 << 14):
328 cacheid |= CACHEID_PIPT;
329 break;
330 }
Will Deacon8925ec42010-09-13 16:18:30 +0100331 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100332 arch = CPU_ARCH_ARMv6;
333 if (cachetype & (1 << 23))
334 cacheid = CACHEID_VIPT_ALIASING;
335 else
336 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100337 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100338 if (cpu_has_aliasing_icache(arch))
339 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100340 } else {
341 cacheid = CACHEID_VIVT;
342 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100343
Olof Johansson1b0f6682013-12-05 18:29:35 +0100344 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100345 cache_is_vivt() ? "VIVT" :
346 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100347 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100348 cache_is_vivt() ? "VIVT" :
349 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100350 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100351 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100352 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100353}
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355/*
356 * These functions re-use the assembly code in head.S, which
357 * already provide the required functionality.
358 */
Russell King0f44ba12006-02-24 21:04:56 +0000359extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000360
Grant Likely93c02ab2011-04-28 14:27:21 -0600361void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000362{
363 extern void printascii(const char *);
364 char buf[256];
365 va_list ap;
366
367 va_start(ap, str);
368 vsnprintf(buf, sizeof(buf), str, ap);
369 va_end(ap);
370
371#ifdef CONFIG_DEBUG_LL
372 printascii(buf);
373#endif
374 printk("%s", buf);
375}
376
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100377static void __init cpuid_init_hwcaps(void)
378{
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100379 int block;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100380 u32 isar5;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100381
382 if (cpu_architecture() < CPU_ARCH_ARMv7)
383 return;
384
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100385 block = cpuid_feature_extract(CPUID_EXT_ISAR0, 24);
386 if (block >= 2)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100387 elf_hwcap |= HWCAP_IDIVA;
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100388 if (block >= 1)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100389 elf_hwcap |= HWCAP_IDIVT;
Will Deacona469abd2013-04-08 17:13:12 +0100390
391 /* LPAE implies atomic ldrd/strd instructions */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100392 block = cpuid_feature_extract(CPUID_EXT_MMFR0, 0);
393 if (block >= 5)
Will Deacona469abd2013-04-08 17:13:12 +0100394 elf_hwcap |= HWCAP_LPAE;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100395
396 /* check for supported v8 Crypto instructions */
397 isar5 = read_cpuid_ext(CPUID_EXT_ISAR5);
398
399 block = cpuid_feature_extract_field(isar5, 4);
400 if (block >= 2)
401 elf_hwcap2 |= HWCAP2_PMULL;
402 if (block >= 1)
403 elf_hwcap2 |= HWCAP2_AES;
404
405 block = cpuid_feature_extract_field(isar5, 8);
406 if (block >= 1)
407 elf_hwcap2 |= HWCAP2_SHA1;
408
409 block = cpuid_feature_extract_field(isar5, 12);
410 if (block >= 1)
411 elf_hwcap2 |= HWCAP2_SHA2;
412
413 block = cpuid_feature_extract_field(isar5, 16);
414 if (block >= 1)
415 elf_hwcap2 |= HWCAP2_CRC32;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100416}
417
Russell King58171bf2014-07-04 16:41:21 +0100418static void __init elf_hwcap_fixup(void)
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100419{
Russell King58171bf2014-07-04 16:41:21 +0100420 unsigned id = read_cpuid_id();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100421
422 /*
423 * HWCAP_TLS is available only on 1136 r1p0 and later,
424 * see also kuser_get_tls_init.
425 */
Russell King58171bf2014-07-04 16:41:21 +0100426 if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
427 ((id >> 20) & 3) == 0) {
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100428 elf_hwcap &= ~HWCAP_TLS;
Russell King58171bf2014-07-04 16:41:21 +0100429 return;
430 }
431
432 /* Verify if CPUID scheme is implemented */
433 if ((id & 0x000f0000) != 0x000f0000)
434 return;
435
436 /*
437 * If the CPU supports LDREX/STREX and LDREXB/STREXB,
438 * avoid advertising SWP; it may not be atomic with
439 * multiprocessing cores.
440 */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100441 if (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) > 1 ||
442 (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) == 1 &&
443 cpuid_feature_extract(CPUID_EXT_ISAR3, 20) >= 3))
Russell King58171bf2014-07-04 16:41:21 +0100444 elf_hwcap &= ~HWCAP_SWP;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100445}
446
Russell Kingb69874e2011-06-21 18:57:31 +0100447/*
448 * cpu_init - initialise one CPU.
449 *
450 * cpu_init sets up the per-CPU stacks.
451 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100452void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100453{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100454#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100455 unsigned int cpu = smp_processor_id();
456 struct stack *stk = &stacks[cpu];
457
458 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100459 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100460 BUG();
461 }
462
Rob Herring14318efb2012-11-29 20:39:54 +0100463 /*
464 * This only works on resume and secondary cores. For booting on the
465 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
466 */
467 set_my_cpu_offset(per_cpu_offset(cpu));
468
Russell Kingb69874e2011-06-21 18:57:31 +0100469 cpu_proc_init();
470
471 /*
472 * Define the placement constraint for the inline asm directive below.
473 * In Thumb-2, msr with an immediate value is not allowed.
474 */
475#ifdef CONFIG_THUMB2_KERNEL
476#define PLC "r"
477#else
478#define PLC "I"
479#endif
480
481 /*
482 * setup stacks for re-entrant exception handlers
483 */
484 __asm__ (
485 "msr cpsr_c, %1\n\t"
486 "add r14, %0, %2\n\t"
487 "mov sp, r14\n\t"
488 "msr cpsr_c, %3\n\t"
489 "add r14, %0, %4\n\t"
490 "mov sp, r14\n\t"
491 "msr cpsr_c, %5\n\t"
492 "add r14, %0, %6\n\t"
493 "mov sp, r14\n\t"
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100494 "msr cpsr_c, %7\n\t"
495 "add r14, %0, %8\n\t"
496 "mov sp, r14\n\t"
497 "msr cpsr_c, %9"
Russell Kingb69874e2011-06-21 18:57:31 +0100498 :
499 : "r" (stk),
500 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
501 "I" (offsetof(struct stack, irq[0])),
502 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
503 "I" (offsetof(struct stack, abt[0])),
504 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
505 "I" (offsetof(struct stack, und[0])),
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100506 PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
507 "I" (offsetof(struct stack, fiq[0])),
Russell Kingb69874e2011-06-21 18:57:31 +0100508 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
509 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100510#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100511}
512
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100513u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100514
515void __init smp_setup_processor_id(void)
516{
517 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000518 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
519 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100520
521 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000522 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100523 cpu_logical_map(i) = i == cpu ? 0 : i;
524
Ming Lei9394c1c2013-03-11 13:52:12 +0100525 /*
526 * clear __my_cpu_offset on boot CPU to avoid hang caused by
527 * using percpu variable early, for example, lockdep will
528 * access percpu variable inside lock_release
529 */
530 set_my_cpu_offset(0);
531
Olof Johansson1b0f6682013-12-05 18:29:35 +0100532 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100533}
534
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100535struct mpidr_hash mpidr_hash;
536#ifdef CONFIG_SMP
537/**
538 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
539 * level in order to build a linear index from an
540 * MPIDR value. Resulting algorithm is a collision
541 * free hash carried out through shifting and ORing
542 */
543static void __init smp_build_mpidr_hash(void)
544{
545 u32 i, affinity;
546 u32 fs[3], bits[3], ls, mask = 0;
547 /*
548 * Pre-scan the list of MPIDRS and filter out bits that do
549 * not contribute to affinity levels, ie they never toggle.
550 */
551 for_each_possible_cpu(i)
552 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
553 pr_debug("mask of set bits 0x%x\n", mask);
554 /*
555 * Find and stash the last and first bit set at all affinity levels to
556 * check how many bits are required to represent them.
557 */
558 for (i = 0; i < 3; i++) {
559 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
560 /*
561 * Find the MSB bit and LSB bits position
562 * to determine how many bits are required
563 * to express the affinity level.
564 */
565 ls = fls(affinity);
566 fs[i] = affinity ? ffs(affinity) - 1 : 0;
567 bits[i] = ls - fs[i];
568 }
569 /*
570 * An index can be created from the MPIDR by isolating the
571 * significant bits at each affinity level and by shifting
572 * them in order to compress the 24 bits values space to a
573 * compressed set of values. This is equivalent to hashing
574 * the MPIDR through shifting and ORing. It is a collision free
575 * hash though not minimal since some levels might contain a number
576 * of CPUs that is not an exact power of 2 and their bit
577 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
578 */
579 mpidr_hash.shift_aff[0] = fs[0];
580 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
581 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
582 (bits[1] + bits[0]);
583 mpidr_hash.mask = mask;
584 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
585 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
586 mpidr_hash.shift_aff[0],
587 mpidr_hash.shift_aff[1],
588 mpidr_hash.shift_aff[2],
589 mpidr_hash.mask,
590 mpidr_hash.bits);
591 /*
592 * 4x is an arbitrary value used to warn on a hash table much bigger
593 * than expected on most systems.
594 */
595 if (mpidr_hash_size() > 4 * num_possible_cpus())
596 pr_warn("Large number of MPIDR hash buckets detected\n");
597 sync_cache_w(&mpidr_hash);
598}
599#endif
600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601static void __init setup_processor(void)
602{
603 struct proc_info_list *list;
604
605 /*
606 * locate processor in the list of supported processor
607 * types. The linker builds this table for us from the
608 * entries in arch/arm/mm/proc-*.S
609 */
Russell King0ba8b9b2008-08-10 18:08:10 +0100610 list = lookup_processor_type(read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 if (!list) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100612 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
613 read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 while (1);
615 }
616
617 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100618 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
620#ifdef MULTI_CPU
621 processor = *list->proc;
622#endif
623#ifdef MULTI_TLB
624 cpu_tlb = *list->tlb;
625#endif
626#ifdef MULTI_USER
627 cpu_user = *list->user;
628#endif
629#ifdef MULTI_CACHE
630 cpu_cache = *list->cache;
631#endif
632
Olof Johansson1b0f6682013-12-05 18:29:35 +0100633 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
634 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
Russell King4585eaf2014-04-13 18:47:34 +0100635 proc_arch[cpu_architecture()], get_cr());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
Will Deacona34dbfb2011-11-11 11:35:58 +0100637 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
638 list->arch_name, ENDIANNESS);
639 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
640 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100642
643 cpuid_init_hwcaps();
644
Catalin Marinasadeff422006-04-10 21:32:35 +0100645#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100646 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100647#endif
Russell Kingca8f0b02014-05-27 20:34:28 +0100648#ifdef CONFIG_MMU
649 init_default_cache_policy(list->__cpu_mm_mmu_flags);
650#endif
Rob Herring92871b92013-10-09 17:26:44 +0100651 erratum_a15_798181_init();
652
Russell King58171bf2014-07-04 16:41:21 +0100653 elf_hwcap_fixup();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100654
Russell Kingc0e95872008-09-25 15:35:28 +0100655 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100656 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100657}
658
Grant Likely93c02ab2011-04-28 14:27:21 -0600659void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660{
Russell Kingff69a4c2013-07-26 14:55:59 +0100661 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Grant Likely62913192011-04-28 14:27:21 -0600663 early_print("Available machine support:\n\nID (hex)\tNAME\n");
664 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100665 early_print("%08x\t%s\n", p->nr, p->name);
666
667 early_print("\nPlease check your kernel config and/or bootloader.\n");
668
669 while (true)
670 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671}
672
Magnus Damm6a5014a2013-10-22 17:53:16 +0100673int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100674{
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100675 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400676
Russell King3a669412005-06-22 21:43:10 +0100677 /*
678 * Ensure that start/size are aligned to a page boundary.
Masahiro Yamada909ba292015-01-20 04:38:25 +0100679 * Size is rounded down, start is rounded up.
Russell King3a669412005-06-22 21:43:10 +0100680 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100681 aligned_start = PAGE_ALIGN(start);
Masahiro Yamada909ba292015-01-20 04:38:25 +0100682 if (aligned_start > start + size)
683 size = 0;
684 else
685 size -= aligned_start - start;
Will Deacone5ab8582012-04-12 17:15:08 +0100686
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100687#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
688 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100689 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
690 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100691 return -EINVAL;
692 }
693
694 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100695 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
696 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100697 /*
698 * To ensure bank->start + bank->size is representable in
699 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
700 * This means we lose a page after masking.
701 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100702 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100703 }
704#endif
705
Russell King571b1432014-01-11 11:22:18 +0000706 if (aligned_start < PHYS_OFFSET) {
707 if (aligned_start + size <= PHYS_OFFSET) {
708 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
709 aligned_start, aligned_start + size);
710 return -EINVAL;
711 }
712
713 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
714 aligned_start, (u64)PHYS_OFFSET);
715
716 size -= PHYS_OFFSET - aligned_start;
717 aligned_start = PHYS_OFFSET;
718 }
719
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100720 start = aligned_start;
721 size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400722
723 /*
724 * Check whether this memory region has non-zero size or
725 * invalid node number.
726 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100727 if (size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400728 return -EINVAL;
729
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100730 memblock_add(start, size);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400731 return 0;
Russell King3a669412005-06-22 21:43:10 +0100732}
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734/*
735 * Pick out the memory size. We look for mem=size@start,
736 * where start and size are "size[KkMm]"
737 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100738
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100739static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740{
741 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100742 u64 size;
743 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100744 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
746 /*
747 * If the user specifies memory size, we
748 * blow away any automatically generated
749 * size.
750 */
751 if (usermem == 0) {
752 usermem = 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100753 memblock_remove(memblock_start_of_DRAM(),
754 memblock_end_of_DRAM() - memblock_start_of_DRAM());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 }
756
757 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100758 size = memparse(p, &endp);
759 if (*endp == '@')
760 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Andrew Morton1c97b732006-04-20 21:41:18 +0100762 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100763
764 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100766early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Russell Kingff69a4c2013-07-26 14:55:59 +0100768static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769{
Dima Zavin11b93692011-01-14 23:05:14 +0100770 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
Russell King37efe642008-12-01 11:53:07 +0000773 kernel_code.start = virt_to_phys(_text);
774 kernel_code.end = virt_to_phys(_etext - 1);
Russell King842eab42010-10-01 14:12:22 +0100775 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000776 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
Dima Zavin11b93692011-01-14 23:05:14 +0100778 for_each_memblock(memory, region) {
Santosh Shilimkarca474402014-02-06 19:50:35 +0100779 res = memblock_virt_alloc(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 res->name = "System RAM";
Dima Zavin11b93692011-01-14 23:05:14 +0100781 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
782 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
784
785 request_resource(&iomem_resource, res);
786
787 if (kernel_code.start >= res->start &&
788 kernel_code.end <= res->end)
789 request_resource(res, &kernel_code);
790 if (kernel_data.start >= res->start &&
791 kernel_data.end <= res->end)
792 request_resource(res, &kernel_data);
793 }
794
795 if (mdesc->video_start) {
796 video_ram.start = mdesc->video_start;
797 video_ram.end = mdesc->video_end;
798 request_resource(&iomem_resource, &video_ram);
799 }
800
801 /*
802 * Some machines don't have the possibility of ever
803 * possessing lp0, lp1 or lp2
804 */
805 if (mdesc->reserve_lp0)
806 request_resource(&ioport_resource, &lp0);
807 if (mdesc->reserve_lp1)
808 request_resource(&ioport_resource, &lp1);
809 if (mdesc->reserve_lp2)
810 request_resource(&ioport_resource, &lp2);
811}
812
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
814struct screen_info screen_info = {
815 .orig_video_lines = 30,
816 .orig_video_cols = 80,
817 .orig_video_mode = 0,
818 .orig_video_ega_bx = 0,
819 .orig_video_isVGA = 1,
820 .orig_video_points = 8
821};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822#endif
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824static int __init customize_machine(void)
825{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000826 /*
827 * customizes platform devices, or adds new ones
828 * On DT based machines, we fall back to populating the
829 * machine from the device tree, if no callback is provided,
830 * otherwise we would always need an init_machine callback.
831 */
Will Deaconaf4dda72014-08-27 17:51:16 +0100832 of_iommu_init();
Russell King8ff14432010-12-20 10:18:36 +0000833 if (machine_desc->init_machine)
834 machine_desc->init_machine();
Arnd Bergmann883a1062013-01-31 17:51:18 +0000835#ifdef CONFIG_OF
836 else
837 of_platform_populate(NULL, of_default_bus_match_table,
838 NULL, NULL);
839#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 return 0;
841}
842arch_initcall(customize_machine);
843
Shawn Guo90de4132012-04-25 22:24:44 +0800844static int __init init_machine_late(void)
845{
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100846 struct device_node *root;
847 int ret;
848
Shawn Guo90de4132012-04-25 22:24:44 +0800849 if (machine_desc->init_late)
850 machine_desc->init_late();
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100851
852 root = of_find_node_by_path("/");
853 if (root) {
854 ret = of_property_read_string(root, "serial-number",
855 &system_serial);
856 if (ret)
857 system_serial = NULL;
858 }
859
860 if (!system_serial)
861 system_serial = kasprintf(GFP_KERNEL, "%08x%08x",
862 system_serial_high,
863 system_serial_low);
864
Shawn Guo90de4132012-04-25 22:24:44 +0800865 return 0;
866}
867late_initcall(init_machine_late);
868
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100869#ifdef CONFIG_KEXEC
870static inline unsigned long long get_total_mem(void)
871{
872 unsigned long total;
873
874 total = max_low_pfn - min_low_pfn;
875 return total << PAGE_SHIFT;
876}
877
878/**
879 * reserve_crashkernel() - reserves memory are for crash kernel
880 *
881 * This function reserves memory area given in "crashkernel=" kernel command
882 * line parameter. The memory reserved is used by a dump capture kernel when
883 * primary kernel is crashing.
884 */
885static void __init reserve_crashkernel(void)
886{
887 unsigned long long crash_size, crash_base;
888 unsigned long long total_mem;
889 int ret;
890
891 total_mem = get_total_mem();
892 ret = parse_crashkernel(boot_command_line, total_mem,
893 &crash_size, &crash_base);
894 if (ret)
895 return;
896
Santosh Shilimkar84f452b2013-06-30 00:28:46 -0400897 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100898 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100899 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
900 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100901 return;
902 }
903
Olof Johansson1b0f6682013-12-05 18:29:35 +0100904 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
905 (unsigned long)(crash_size >> 20),
906 (unsigned long)(crash_base >> 20),
907 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100908
909 crashk_res.start = crash_base;
910 crashk_res.end = crash_base + crash_size - 1;
911 insert_resource(&iomem_resource, &crashk_res);
912}
913#else
914static inline void reserve_crashkernel(void) {}
915#endif /* CONFIG_KEXEC */
916
Dave Martin4588c342012-02-17 16:54:28 +0000917void __init hyp_mode_check(void)
918{
919#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +0100920 sync_boot_mode();
921
Dave Martin4588c342012-02-17 16:54:28 +0000922 if (is_hyp_mode_available()) {
923 pr_info("CPU: All CPU(s) started in HYP mode.\n");
924 pr_info("CPU: Virtualization extensions available.\n");
925 } else if (is_hyp_mode_mismatched()) {
926 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
927 __boot_cpu_mode & MODE_MASK);
928 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
929 } else
930 pr_info("CPU: All CPU(s) started in SVC mode.\n");
931#endif
932}
933
Grant Likely62913192011-04-28 14:27:21 -0600934void __init setup_arch(char **cmdline_p)
935{
Russell Kingff69a4c2013-07-26 14:55:59 +0100936 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -0600937
Grant Likely62913192011-04-28 14:27:21 -0600938 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -0600939 mdesc = setup_machine_fdt(__atags_pointer);
940 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +0100941 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Grant Likely62913192011-04-28 14:27:21 -0600942 machine_desc = mdesc;
943 machine_name = mdesc->name;
Russell King719c9d12014-10-28 12:40:26 +0000944 dump_stack_set_arch_desc("%s", mdesc->name);
Grant Likely62913192011-04-28 14:27:21 -0600945
Robin Holt16d6d5b2013-07-08 16:01:39 -0700946 if (mdesc->reboot_mode != REBOOT_HARD)
947 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -0600948
Russell King37efe642008-12-01 11:53:07 +0000949 init_mm.start_code = (unsigned long) _text;
950 init_mm.end_code = (unsigned long) _etext;
951 init_mm.end_data = (unsigned long) _edata;
952 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100954 /* populate cmd_line too for later use, preserving boot_command_line */
955 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
956 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100957
Stefan Agnera5f4c562015-08-13 00:01:52 +0100958 if (IS_ENABLED(CONFIG_FIX_EARLYCON_MEM))
959 early_fixmap_init();
960
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100961 parse_early_param();
962
Russell King1221ed12015-04-04 17:25:20 +0100963#ifdef CONFIG_MMU
964 early_paging_init(mdesc);
965#endif
Santosh Shilimkar7c927322013-12-02 20:29:59 +0100966 setup_dma_zone(mdesc);
Russell King0371d3f2011-07-05 19:58:29 +0100967 sanity_check_meminfo();
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100968 arm_memblock_init(mdesc);
Russell King2778f622010-07-09 16:27:52 +0100969
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400970 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +0100971 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
Russell Kinga5287212011-11-04 15:05:24 +0000973 if (mdesc->restart)
974 arm_pm_restart = mdesc->restart;
975
Grant Likely93c02ab2011-04-28 14:27:21 -0600976 unflatten_device_tree();
977
Lorenzo Pieralisi55871642011-12-14 16:01:24 +0000978 arm_dt_init_cpu_maps();
Stefano Stabellini05774082013-05-21 14:24:11 +0000979 psci_init();
Stefano Stabellini5882bfe2015-05-06 14:13:31 +0000980 xen_early_init();
Russell King7bbb7942006-02-16 11:08:09 +0000981#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100982 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +0000983 if (!mdesc->smp_init || !mdesc->smp_init()) {
984 if (psci_smp_available())
985 smp_set_ops(&psci_smp_ops);
986 else if (mdesc->smp)
987 smp_set_ops(mdesc->smp);
988 }
Russell Kingf00ec482010-09-04 10:47:48 +0100989 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100990 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100991 }
Russell King7bbb7942006-02-16 11:08:09 +0000992#endif
Dave Martin4588c342012-02-17 16:54:28 +0000993
994 if (!is_smp())
995 hyp_mode_check();
996
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100997 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +0000998
eric miao52108642010-12-13 09:42:34 +0100999#ifdef CONFIG_MULTI_IRQ_HANDLER
1000 handle_arch_irq = mdesc->handle_irq;
1001#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
1003#ifdef CONFIG_VT
1004#if defined(CONFIG_VGA_CONSOLE)
1005 conswitchp = &vga_con;
1006#elif defined(CONFIG_DUMMY_CONSOLE)
1007 conswitchp = &dummy_con;
1008#endif
1009#endif
Russell Kingdec12e62010-12-16 13:49:34 +00001010
1011 if (mdesc->init_early)
1012 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013}
1014
1015
1016static int __init topology_init(void)
1017{
1018 int cpu;
1019
Russell King66fb8bd2007-03-13 09:54:21 +00001020 for_each_possible_cpu(cpu) {
1021 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
Stephen Boyd787047e2015-07-29 00:34:48 +01001022 cpuinfo->cpu.hotpluggable = platform_can_hotplug_cpu(cpu);
Russell King66fb8bd2007-03-13 09:54:21 +00001023 register_cpu(&cpuinfo->cpu, cpu);
1024 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
1026 return 0;
1027}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028subsys_initcall(topology_init);
1029
Russell Kinge119bff2010-01-10 17:23:29 +00001030#ifdef CONFIG_HAVE_PROC_CPU
1031static int __init proc_cpu_init(void)
1032{
1033 struct proc_dir_entry *res;
1034
1035 res = proc_mkdir("cpu", NULL);
1036 if (!res)
1037 return -ENOMEM;
1038 return 0;
1039}
1040fs_initcall(proc_cpu_init);
1041#endif
1042
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043static const char *hwcap_str[] = {
1044 "swp",
1045 "half",
1046 "thumb",
1047 "26bit",
1048 "fastmult",
1049 "fpa",
1050 "vfp",
1051 "edsp",
1052 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +01001053 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +01001054 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +00001055 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +00001056 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +01001057 "vfpv3",
1058 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +01001059 "tls",
1060 "vfpv4",
1061 "idiva",
1062 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001063 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001064 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001065 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 NULL
1067};
1068
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001069static const char *hwcap2_str[] = {
Ard Biesheuvel8258a982014-02-19 22:29:40 +01001070 "aes",
1071 "pmull",
1072 "sha1",
1073 "sha2",
1074 "crc32",
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001075 NULL
1076};
1077
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078static int c_show(struct seq_file *m, void *v)
1079{
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001080 int i, j;
1081 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001084 /*
1085 * glibc reads /proc/cpuinfo to determine the number of
1086 * online processors, looking for lines beginning with
1087 * "processor". Give glibc what it expects.
1088 */
1089 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001090 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1091 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1092 cpu_name, cpuid & 15, elf_platform);
1093
Pavel Machek4bf9636c2015-01-04 20:01:23 +01001094#if defined(CONFIG_SMP)
1095 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1096 per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
1097 (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
1098#else
1099 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1100 loops_per_jiffy / (500000/HZ),
1101 (loops_per_jiffy / (5000/HZ)) % 100);
1102#endif
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001103 /* dump out the processor features */
1104 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001106 for (j = 0; hwcap_str[j]; j++)
1107 if (elf_hwcap & (1 << j))
1108 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001110 for (j = 0; hwcap2_str[j]; j++)
1111 if (elf_hwcap2 & (1 << j))
1112 seq_printf(m, "%s ", hwcap2_str[j]);
1113
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001114 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1115 seq_printf(m, "CPU architecture: %s\n",
1116 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001118 if ((cpuid & 0x0008f000) == 0x00000000) {
1119 /* pre-ARM7 */
1120 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 } else {
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001122 if ((cpuid & 0x0008f000) == 0x00007000) {
1123 /* ARM7 */
1124 seq_printf(m, "CPU variant\t: 0x%02x\n",
1125 (cpuid >> 16) & 127);
1126 } else {
1127 /* post-ARM7 */
1128 seq_printf(m, "CPU variant\t: 0x%x\n",
1129 (cpuid >> 20) & 15);
1130 }
1131 seq_printf(m, "CPU part\t: 0x%03x\n",
1132 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 }
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001134 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
1137 seq_printf(m, "Hardware\t: %s\n", machine_name);
1138 seq_printf(m, "Revision\t: %04x\n", system_rev);
Paul Kocialkowski3f599872015-05-06 15:23:56 +01001139 seq_printf(m, "Serial\t\t: %s\n", system_serial);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
1141 return 0;
1142}
1143
1144static void *c_start(struct seq_file *m, loff_t *pos)
1145{
1146 return *pos < 1 ? (void *)1 : NULL;
1147}
1148
1149static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1150{
1151 ++*pos;
1152 return NULL;
1153}
1154
1155static void c_stop(struct seq_file *m, void *v)
1156{
1157}
1158
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001159const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 .start = c_start,
1161 .next = c_next,
1162 .stop = c_stop,
1163 .show = c_show
1164};