blob: 8badf34baf0f1bd80ee8a038ace434328fbc504b [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010018#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070019#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020020#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080021#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020022#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010023#include <linux/wait.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#include <asm/irq.h>
26#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010027#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010029struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040030struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080031struct msi_msg;
David Howells57a58a92006-10-05 13:06:34 +010032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033/*
34 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070035 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010036 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070037 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010038 * IRQ_TYPE_NONE - default, unspecified type
39 * IRQ_TYPE_EDGE_RISING - rising edge triggered
40 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
41 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
42 * IRQ_TYPE_LEVEL_HIGH - high level triggered
43 * IRQ_TYPE_LEVEL_LOW - low level triggered
44 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
45 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000046 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
47 * to setup the HW to a sane default (used
48 * by irqdomain map() callbacks to synchronize
49 * the HW state and SW flags for a newly
50 * allocated descriptor).
51 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010052 * IRQ_TYPE_PROBE - Special flag for probing in progress
53 *
54 * Bits which can be modified via irq_set/clear/modify_status_flags()
55 * IRQ_LEVEL - Interrupt is level type. Will be also
56 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020057 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010058 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
59 * it from affinity setting
60 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
61 * IRQ_NOREQUEST - Interrupt cannot be requested via
62 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090063 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010064 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
65 * request/setup_irq()
66 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
67 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
68 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010069 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010070 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
71 * it from the spurious interrupt detection
72 * mechanism and from core side polling.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010074enum {
75 IRQ_TYPE_NONE = 0x00000000,
76 IRQ_TYPE_EDGE_RISING = 0x00000001,
77 IRQ_TYPE_EDGE_FALLING = 0x00000002,
78 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
79 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
80 IRQ_TYPE_LEVEL_LOW = 0x00000008,
81 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
82 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000083 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010084
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010085 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070086
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010087 IRQ_LEVEL = (1 << 8),
88 IRQ_PER_CPU = (1 << 9),
89 IRQ_NOPROBE = (1 << 10),
90 IRQ_NOREQUEST = (1 << 11),
91 IRQ_NOAUTOEN = (1 << 12),
92 IRQ_NO_BALANCING = (1 << 13),
93 IRQ_MOVE_PCNTXT = (1 << 14),
94 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090095 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010096 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010097 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010098};
Thomas Gleixner950f4422007-02-16 01:27:24 -080099
Thomas Gleixner44247182010-09-28 10:40:18 +0200100#define IRQF_MODIFY_MASK \
101 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100102 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100103 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
104 IRQ_IS_POLLED)
Thomas Gleixner44247182010-09-28 10:40:18 +0200105
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100106#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
107
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100108/*
109 * Return value for chip->irq_set_affinity()
110 *
111 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
112 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800113 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
114 * support stacked irqchips, which indicates skipping
115 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100116 */
117enum {
118 IRQ_SET_MASK_OK = 0,
119 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800120 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100121};
122
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700123struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600124struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700125
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700126/**
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000127 * struct irq_data - per irq and irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000128 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000129 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600130 * @hwirq: hardware interrupt number, local to the interrupt domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000131 * @node: node index useful for balancing
Randy Dunlap30398bf2011-03-18 09:33:56 -0700132 * @state_use_accessors: status information for irq chip functions.
Thomas Gleixner91c49912011-02-03 20:48:29 +0100133 * Use accessor functions to deal with it
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000134 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600135 * @domain: Interrupt translation domain; responsible for mapping
136 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800137 * @parent_data: pointer to parent struct irq_data to support hierarchy
138 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000139 * @handler_data: per-IRQ data for the irq_chip methods
140 * @chip_data: platform-specific per-chip private data for the chip
141 * methods, to allow shared chip implementations
142 * @msi_desc: MSI descriptor
143 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000144 *
145 * The fields here need to overlay the ones in irq_desc until we
146 * cleaned up the direct references and switched everything over to
147 * irq_data.
148 */
149struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000150 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000151 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600152 unsigned long hwirq;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000153 unsigned int node;
Thomas Gleixner91c49912011-02-03 20:48:29 +0100154 unsigned int state_use_accessors;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000155 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600156 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800157#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
158 struct irq_data *parent_data;
159#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000160 void *handler_data;
161 void *chip_data;
162 struct msi_desc *msi_desc;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000163 cpumask_var_t affinity;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000164};
165
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100166/*
167 * Bit masks for irq_data.state
168 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100169 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100170 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100171 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
172 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100173 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100174 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100175 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
176 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100177 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
178 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200179 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
180 * IRQD_IRQ_MASKED - Masked state of the interrupt
181 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200182 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100183 */
184enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100185 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100186 IRQD_SETAFFINITY_PENDING = (1 << 8),
187 IRQD_NO_BALANCING = (1 << 10),
188 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100189 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100190 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100191 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100192 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200193 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200194 IRQD_IRQ_MASKED = (1 << 17),
195 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200196 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100197};
198
199static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
200{
201 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
202}
203
Thomas Gleixnera0056772011-02-08 17:11:03 +0100204static inline bool irqd_is_per_cpu(struct irq_data *d)
205{
206 return d->state_use_accessors & IRQD_PER_CPU;
207}
208
209static inline bool irqd_can_balance(struct irq_data *d)
210{
211 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
212}
213
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100214static inline bool irqd_affinity_was_set(struct irq_data *d)
215{
216 return d->state_use_accessors & IRQD_AFFINITY_SET;
217}
218
Thomas Gleixneree38c042011-03-28 17:11:13 +0200219static inline void irqd_mark_affinity_was_set(struct irq_data *d)
220{
221 d->state_use_accessors |= IRQD_AFFINITY_SET;
222}
223
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100224static inline u32 irqd_get_trigger_type(struct irq_data *d)
225{
226 return d->state_use_accessors & IRQD_TRIGGER_MASK;
227}
228
229/*
230 * Must only be called inside irq_chip.irq_set_type() functions.
231 */
232static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
233{
234 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
235 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
236}
237
238static inline bool irqd_is_level_type(struct irq_data *d)
239{
240 return d->state_use_accessors & IRQD_LEVEL;
241}
242
Thomas Gleixner7f942262011-02-10 19:46:26 +0100243static inline bool irqd_is_wakeup_set(struct irq_data *d)
244{
245 return d->state_use_accessors & IRQD_WAKEUP_STATE;
246}
247
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100248static inline bool irqd_can_move_in_process_context(struct irq_data *d)
249{
250 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
251}
252
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200253static inline bool irqd_irq_disabled(struct irq_data *d)
254{
255 return d->state_use_accessors & IRQD_IRQ_DISABLED;
256}
257
Thomas Gleixner32f41252011-03-28 14:10:52 +0200258static inline bool irqd_irq_masked(struct irq_data *d)
259{
260 return d->state_use_accessors & IRQD_IRQ_MASKED;
261}
262
263static inline bool irqd_irq_inprogress(struct irq_data *d)
264{
265 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
266}
267
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200268static inline bool irqd_is_wakeup_armed(struct irq_data *d)
269{
270 return d->state_use_accessors & IRQD_WAKEUP_ARMED;
271}
272
273
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200274/*
275 * Functions for chained handlers which can be enabled/disabled by the
276 * standard disable_irq/enable_irq calls. Must be called with
277 * irq_desc->lock held.
278 */
279static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
280{
281 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
282}
283
284static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
285{
286 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
287}
288
Grant Likelya699e4e2012-04-03 07:11:04 -0600289static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
290{
291 return d->hwirq;
292}
293
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000294/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700295 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700296 *
297 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000298 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
299 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
300 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
301 * @irq_disable: disable the interrupt
302 * @irq_ack: start of a new interrupt
303 * @irq_mask: mask an interrupt source
304 * @irq_mask_ack: ack and mask an interrupt source
305 * @irq_unmask: unmask an interrupt source
306 * @irq_eoi: end of interrupt
307 * @irq_set_affinity: set the CPU affinity on SMP machines
308 * @irq_retrigger: resend an IRQ to the CPU
309 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
310 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
311 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
312 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700313 * @irq_cpu_online: configure an interrupt source for a secondary CPU
314 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200315 * @irq_suspend: function called from core code on suspend once per chip
316 * @irq_resume: function called from core code on resume once per chip
317 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000318 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100319 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100320 * @irq_request_resources: optional to request resources before calling
321 * any other callback related to this irq
322 * @irq_release_resources: optional to release resources acquired with
323 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800324 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800325 * @irq_write_msi_msg: optional to write message content for MSI
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100326 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700328struct irq_chip {
329 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000330 unsigned int (*irq_startup)(struct irq_data *data);
331 void (*irq_shutdown)(struct irq_data *data);
332 void (*irq_enable)(struct irq_data *data);
333 void (*irq_disable)(struct irq_data *data);
334
335 void (*irq_ack)(struct irq_data *data);
336 void (*irq_mask)(struct irq_data *data);
337 void (*irq_mask_ack)(struct irq_data *data);
338 void (*irq_unmask)(struct irq_data *data);
339 void (*irq_eoi)(struct irq_data *data);
340
341 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
342 int (*irq_retrigger)(struct irq_data *data);
343 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
344 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
345
346 void (*irq_bus_lock)(struct irq_data *data);
347 void (*irq_bus_sync_unlock)(struct irq_data *data);
348
David Daney0fdb4b22011-03-25 12:38:49 -0700349 void (*irq_cpu_online)(struct irq_data *data);
350 void (*irq_cpu_offline)(struct irq_data *data);
351
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200352 void (*irq_suspend)(struct irq_data *data);
353 void (*irq_resume)(struct irq_data *data);
354 void (*irq_pm_shutdown)(struct irq_data *data);
355
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000356 void (*irq_calc_mask)(struct irq_data *data);
357
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100358 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100359 int (*irq_request_resources)(struct irq_data *data);
360 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100361
Jiang Liu515085e2014-11-06 22:20:17 +0800362 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800363 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800364
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100365 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366};
367
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100368/*
369 * irq_chip specific flags
370 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100371 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
372 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100373 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200374 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
375 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530376 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100377 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100378 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100379 */
380enum {
381 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100382 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100383 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200384 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530385 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200386 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100387 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100388};
389
Thomas Gleixnere1447102010-10-01 16:03:45 +0200390/* This include will go away once we isolated irq_desc usage to core code */
391#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200392
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700393/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700394 * Pick up the arch-dependent methods:
395 */
396#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200398#ifndef NR_IRQS_LEGACY
399# define NR_IRQS_LEGACY 0
400#endif
401
Thomas Gleixner1318a482010-09-27 21:01:37 +0200402#ifndef ARCH_IRQ_INIT_FLAGS
403# define ARCH_IRQ_INIT_FLAGS 0
404#endif
405
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100406#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200407
Thomas Gleixnere1447102010-10-01 16:03:45 +0200408struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700409extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900410extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100411extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
412extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
David Daney0fdb4b22011-03-25 12:38:49 -0700414extern void irq_cpu_online(void);
415extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000416extern int irq_set_affinity_locked(struct irq_data *data,
417 const struct cpumask *cpumask, bool force);
David Daney0fdb4b22011-03-25 12:38:49 -0700418
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200419#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100420void irq_move_irq(struct irq_data *data);
421void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200422#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100423static inline void irq_move_irq(struct irq_data *data) { }
424static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200425#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700429#ifdef CONFIG_HARDIRQS_SW_RESEND
430int irq_set_parent(int irq, int parent_irq);
431#else
432static inline int irq_set_parent(int irq, int parent_irq)
433{
434 return 0;
435}
436#endif
437
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700438/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700439 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100440 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700441 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800442extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
443extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
444extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200445extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800446extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
447extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100448extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800449extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100450extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700451
Jiang Liu515085e2014-11-06 22:20:17 +0800452extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jiang Liu85f08c12014-11-06 22:20:16 +0800453#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
454extern void irq_chip_ack_parent(struct irq_data *data);
455extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800456extern void irq_chip_mask_parent(struct irq_data *data);
457extern void irq_chip_unmask_parent(struct irq_data *data);
458extern void irq_chip_eoi_parent(struct irq_data *data);
459extern int irq_chip_set_affinity_parent(struct irq_data *data,
460 const struct cpumask *dest,
461 bool force);
Jiang Liu85f08c12014-11-06 22:20:16 +0800462#endif
463
Jiang Liu9dde55b2014-11-09 23:10:28 +0800464static inline void irq_chip_write_msi_msg(struct irq_data *data,
465 struct msi_msg *msg)
466{
467 data->chip->irq_write_msi_msg(data, msg);
468}
469
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700470/* Handling of unhandled and spurious interrupts: */
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700471extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
Thomas Gleixnerbedd30d2008-09-30 23:14:27 +0200472 irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700474
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700475/* Enable/disable irq debugging output: */
476extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700478/* Checks whether the interrupt can be requested by request_irq(): */
479extern int can_request_irq(unsigned int irq, unsigned long irqflags);
480
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100481/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700482extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100483extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700484
485extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100486irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700487 irq_flow_handler_t handle, const char *name);
488
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100489static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
490 irq_flow_handler_t handle)
491{
492 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
493}
494
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100495extern int irq_set_percpu_devid(unsigned int irq);
496
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700497extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100498__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700499 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700500
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700501static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100502irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700503{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100504 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700505}
506
507/*
508 * Set a highlevel chained flow handler for a given IRQ.
509 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900510 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700511 */
512static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100513irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700514{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100515 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700516}
517
Thomas Gleixner44247182010-09-28 10:40:18 +0200518void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
519
520static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
521{
522 irq_modify_status(irq, 0, set);
523}
524
525static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
526{
527 irq_modify_status(irq, clr, 0);
528}
529
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100530static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200531{
532 irq_modify_status(irq, 0, IRQ_NOPROBE);
533}
534
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100535static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200536{
537 irq_modify_status(irq, IRQ_NOPROBE, 0);
538}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800539
Paul Mundt7f1b1242011-04-07 06:01:44 +0900540static inline void irq_set_nothread(unsigned int irq)
541{
542 irq_modify_status(irq, 0, IRQ_NOTHREAD);
543}
544
545static inline void irq_set_thread(unsigned int irq)
546{
547 irq_modify_status(irq, IRQ_NOTHREAD, 0);
548}
549
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100550static inline void irq_set_nested_thread(unsigned int irq, bool nest)
551{
552 if (nest)
553 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
554 else
555 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
556}
557
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100558static inline void irq_set_percpu_devid_flags(unsigned int irq)
559{
560 irq_set_status_flags(irq,
561 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
562 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
563}
564
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700565/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100566extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
567extern int irq_set_handler_data(unsigned int irq, void *data);
568extern int irq_set_chip_data(unsigned int irq, void *data);
569extern int irq_set_irq_type(unsigned int irq, unsigned int type);
570extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100571extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
572 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200573extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700574
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100575static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200576{
577 struct irq_data *d = irq_get_irq_data(irq);
578 return d ? d->chip : NULL;
579}
580
581static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
582{
583 return d->chip;
584}
585
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100586static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200587{
588 struct irq_data *d = irq_get_irq_data(irq);
589 return d ? d->chip_data : NULL;
590}
591
592static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
593{
594 return d->chip_data;
595}
596
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100597static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200598{
599 struct irq_data *d = irq_get_irq_data(irq);
600 return d ? d->handler_data : NULL;
601}
602
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100603static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200604{
605 return d->handler_data;
606}
607
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100608static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200609{
610 struct irq_data *d = irq_get_irq_data(irq);
611 return d ? d->msi_desc : NULL;
612}
613
614static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
615{
616 return d->msi_desc;
617}
618
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200619static inline u32 irq_get_trigger_type(unsigned int irq)
620{
621 struct irq_data *d = irq_get_irq_data(irq);
622 return d ? irqd_get_trigger_type(d) : 0;
623}
624
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200625unsigned int arch_dynirq_lower_bound(unsigned int from);
626
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200627int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
628 struct module *owner);
629
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400630/* use macros to avoid needing export.h for THIS_MODULE */
631#define irq_alloc_descs(irq, from, cnt, node) \
632 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
633
634#define irq_alloc_desc(node) \
635 irq_alloc_descs(-1, 0, 1, node)
636
637#define irq_alloc_desc_at(at, node) \
638 irq_alloc_descs(at, at, 1, node)
639
640#define irq_alloc_desc_from(from, node) \
641 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200642
Alexander Gordeev51906e72012-11-19 16:01:29 +0100643#define irq_alloc_descs_from(from, cnt, node) \
644 irq_alloc_descs(-1, from, cnt, node)
645
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200646void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200647static inline void irq_free_desc(unsigned int irq)
648{
649 irq_free_descs(irq, 1);
650}
651
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000652#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
653unsigned int irq_alloc_hwirqs(int cnt, int node);
654static inline unsigned int irq_alloc_hwirq(int node)
655{
656 return irq_alloc_hwirqs(1, node);
657}
658void irq_free_hwirqs(unsigned int from, int cnt);
659static inline void irq_free_hwirq(unsigned int irq)
660{
661 return irq_free_hwirqs(irq, 1);
662}
663int arch_setup_hwirq(unsigned int irq, int node);
664void arch_teardown_hwirq(unsigned int irq);
665#endif
666
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000667#ifdef CONFIG_GENERIC_IRQ_LEGACY
668void irq_init_desc(unsigned int irq);
669#endif
670
Thomas Gleixner7d828062011-04-03 11:42:53 +0200671#ifndef irq_reg_writel
672# define irq_reg_writel(val, addr) writel(val, addr)
673#endif
674#ifndef irq_reg_readl
675# define irq_reg_readl(addr) readl(addr)
676#endif
677
678/**
679 * struct irq_chip_regs - register offsets for struct irq_gci
680 * @enable: Enable register offset to reg_base
681 * @disable: Disable register offset to reg_base
682 * @mask: Mask register offset to reg_base
683 * @ack: Ack register offset to reg_base
684 * @eoi: Eoi register offset to reg_base
685 * @type: Type configuration register offset to reg_base
686 * @polarity: Polarity configuration register offset to reg_base
687 */
688struct irq_chip_regs {
689 unsigned long enable;
690 unsigned long disable;
691 unsigned long mask;
692 unsigned long ack;
693 unsigned long eoi;
694 unsigned long type;
695 unsigned long polarity;
696};
697
698/**
699 * struct irq_chip_type - Generic interrupt chip instance for a flow type
700 * @chip: The real interrupt chip which provides the callbacks
701 * @regs: Register offsets for this chip
702 * @handler: Flow handler associated with this chip
703 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000704 * @mask_cache_priv: Cached mask register private to the chip type
705 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200706 *
707 * A irq_generic_chip can have several instances of irq_chip_type when
708 * it requires different functions and register offsets for different
709 * flow types.
710 */
711struct irq_chip_type {
712 struct irq_chip chip;
713 struct irq_chip_regs regs;
714 irq_flow_handler_t handler;
715 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000716 u32 mask_cache_priv;
717 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200718};
719
720/**
721 * struct irq_chip_generic - Generic irq chip data structure
722 * @lock: Lock to protect register and cache data access
723 * @reg_base: Register base address (virtual)
724 * @irq_base: Interrupt base nr for this chip
725 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000726 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200727 * @type_cache: Cached type register
728 * @polarity_cache: Cached polarity register
729 * @wake_enabled: Interrupt can wakeup from suspend
730 * @wake_active: Interrupt is marked as an wakeup from suspend source
731 * @num_ct: Number of available irq_chip_type instances (usually 1)
732 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000733 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100734 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000735 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200736 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200737 * @chip_types: Array of interrupt irq_chip_types
738 *
739 * Note, that irq_chip_generic can have multiple irq_chip_type
740 * implementations which can be associated to a particular irq line of
741 * an irq_chip_generic instance. That allows to share and protect
742 * state in an irq_chip_generic instance when we need to implement
743 * different flow mechanisms (level/edge) for it.
744 */
745struct irq_chip_generic {
746 raw_spinlock_t lock;
747 void __iomem *reg_base;
748 unsigned int irq_base;
749 unsigned int irq_cnt;
750 u32 mask_cache;
751 u32 type_cache;
752 u32 polarity_cache;
753 u32 wake_enabled;
754 u32 wake_active;
755 unsigned int num_ct;
756 void *private;
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000757 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100758 unsigned long unused;
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000759 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200760 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200761 struct irq_chip_type chip_types[0];
762};
763
764/**
765 * enum irq_gc_flags - Initialization flags for generic irq chips
766 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
767 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
768 * irq chips which need to call irq_set_wake() on
769 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000770 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000771 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Thomas Gleixner7d828062011-04-03 11:42:53 +0200772 */
773enum irq_gc_flags {
774 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
775 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000776 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000777 IRQ_GC_NO_MASK = 1 << 3,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200778};
779
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000780/*
781 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
782 * @irqs_per_chip: Number of interrupts per chip
783 * @num_chips: Number of chips
784 * @irq_flags_to_set: IRQ* flags to set on irq setup
785 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
786 * @gc_flags: Generic chip specific setup flags
787 * @gc: Array of pointers to generic interrupt chips
788 */
789struct irq_domain_chip_generic {
790 unsigned int irqs_per_chip;
791 unsigned int num_chips;
792 unsigned int irq_flags_to_clear;
793 unsigned int irq_flags_to_set;
794 enum irq_gc_flags gc_flags;
795 struct irq_chip_generic *gc[0];
796};
797
Thomas Gleixner7d828062011-04-03 11:42:53 +0200798/* Generic chip callback functions */
799void irq_gc_noop(struct irq_data *d);
800void irq_gc_mask_disable_reg(struct irq_data *d);
801void irq_gc_mask_set_bit(struct irq_data *d);
802void irq_gc_mask_clr_bit(struct irq_data *d);
803void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400804void irq_gc_ack_set_bit(struct irq_data *d);
805void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200806void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
807void irq_gc_eoi(struct irq_data *d);
808int irq_gc_set_wake(struct irq_data *d, unsigned int on);
809
810/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200811int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
812 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200813struct irq_chip_generic *
814irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
815 void __iomem *reg_base, irq_flow_handler_t handler);
816void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
817 enum irq_gc_flags flags, unsigned int clr,
818 unsigned int set);
819int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200820void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
821 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200822
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000823struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
824int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
825 int num_ct, const char *name,
826 irq_flow_handler_t handler,
827 unsigned int clr, unsigned int set,
828 enum irq_gc_flags flags);
829
830
Thomas Gleixner7d828062011-04-03 11:42:53 +0200831static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
832{
833 return container_of(d->chip, struct irq_chip_type, chip);
834}
835
836#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
837
838#ifdef CONFIG_SMP
839static inline void irq_gc_lock(struct irq_chip_generic *gc)
840{
841 raw_spin_lock(&gc->lock);
842}
843
844static inline void irq_gc_unlock(struct irq_chip_generic *gc)
845{
846 raw_spin_unlock(&gc->lock);
847}
848#else
849static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
850static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
851#endif
852
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700853#endif /* _LINUX_IRQ_H */