blob: 4538e8ddde807fc11e2392e4263ff13287147b1e [file] [log] [blame]
Kumar Gala5516b542007-06-27 01:17:57 -05001/*
2 * Contains common pci routines for ALL ppc platform
Kumar Galacf1d8a82007-06-28 22:56:24 -05003 * (based on pci_32.c and pci_64.c)
4 *
5 * Port for PPC64 David Engebretsen, IBM Corp.
6 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7 *
8 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9 * Rework, based on alpha PCI code.
10 *
11 * Common pmac/prep/chrp pci routines. -- Cort
Kumar Gala5516b542007-06-27 01:17:57 -050012 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation; either version
16 * 2 of the License, or (at your option) any later version.
17 */
18
Kumar Gala5516b542007-06-27 01:17:57 -050019#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/string.h>
22#include <linux/init.h>
Gavin Shand92a2082014-04-24 18:00:24 +100023#include <linux/delay.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040024#include <linux/export.h>
Grant Likely22ae7822010-07-29 11:49:01 -060025#include <linux/of_address.h>
Sebastian Andrzej Siewior04bea682011-01-24 09:58:55 +053026#include <linux/of_pci.h>
Kumar Gala5516b542007-06-27 01:17:57 -050027#include <linux/mm.h>
Hugh Dickins3a4f8a02017-02-24 14:59:36 -080028#include <linux/shmem_fs.h>
Kumar Gala5516b542007-06-27 01:17:57 -050029#include <linux/list.h>
30#include <linux/syscalls.h>
31#include <linux/irq.h>
32#include <linux/vmalloc.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Brian Kingc2e1d842013-04-08 03:05:10 +000034#include <linux/vgaarb.h>
Anshuman Khandual98fa15f2019-03-05 15:42:58 -080035#include <linux/numa.h>
Kumar Gala5516b542007-06-27 01:17:57 -050036
37#include <asm/processor.h>
38#include <asm/io.h>
39#include <asm/prom.h>
40#include <asm/pci-bridge.h>
41#include <asm/byteorder.h>
42#include <asm/machdep.h>
43#include <asm/ppc-pci.h>
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +000044#include <asm/eeh.h>
Kumar Gala5516b542007-06-27 01:17:57 -050045
Hari Vyas44bda4b2018-07-03 14:35:41 +053046#include "../../../drivers/pci/pci.h"
47
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030048/* hose_spinlock protects accesses to the the phb_bitmap. */
Kumar Galaa4c9e322007-06-27 13:09:43 -050049static DEFINE_SPINLOCK(hose_spinlock);
Milton Millerc3bd5172009-01-08 02:19:46 +000050LIST_HEAD(hose_list);
Kumar Galaa4c9e322007-06-27 13:09:43 -050051
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030052/* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
53#define MAX_PHBS 0x10000
54
55/*
56 * For dynamic PHB numbering: used/free PHBs tracking bitmap.
57 * Accesses to this bitmap should be protected by hose_spinlock.
58 */
59static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
Kumar Galaa4c9e322007-06-27 13:09:43 -050060
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110061/* ISA Memory physical address */
62resource_size_t isa_mem_base;
Al Viro9445aa12016-01-13 23:33:46 -050063EXPORT_SYMBOL(isa_mem_base);
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110064
Kumar Galaa4c9e322007-06-27 13:09:43 -050065
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +010066static const struct dma_map_ops *pci_dma_ops = &dma_nommu_ops;
Becky Bruce4fc665b2008-09-12 10:34:46 +000067
Bart Van Assche52997092017-01-20 13:04:01 -080068void set_pci_dma_ops(const struct dma_map_ops *dma_ops)
Becky Bruce4fc665b2008-09-12 10:34:46 +000069{
70 pci_dma_ops = dma_ops;
71}
72
Bart Van Assche52997092017-01-20 13:04:01 -080073const struct dma_map_ops *get_pci_dma_ops(void)
Becky Bruce4fc665b2008-09-12 10:34:46 +000074{
75 return pci_dma_ops;
76}
77EXPORT_SYMBOL(get_pci_dma_ops);
78
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030079/*
80 * This function should run under locking protection, specifically
81 * hose_spinlock.
82 */
83static int get_phb_number(struct device_node *dn)
84{
85 int ret, phb_id = -1;
Michael Ellerman61e8a0d2016-08-05 16:40:56 +100086 u32 prop_32;
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030087 u64 prop;
88
89 /*
90 * Try fixed PHB numbering first, by checking archs and reading
91 * the respective device-tree properties. Firstly, try powernv by
92 * reading "ibm,opal-phbid", only present in OPAL environment.
93 */
94 ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
Michael Ellerman61e8a0d2016-08-05 16:40:56 +100095 if (ret) {
96 ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
97 prop = prop_32;
98 }
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030099
100 if (!ret)
101 phb_id = (int)(prop & (MAX_PHBS - 1));
102
103 /* We need to be sure to not use the same PHB number twice. */
104 if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
105 return phb_id;
106
107 /*
108 * If not pseries nor powernv, or if fixed PHB numbering tried to add
109 * the same PHB number twice, then fallback to dynamic PHB numbering.
110 */
111 phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
112 BUG_ON(phb_id >= MAX_PHBS);
113 set_bit(phb_id, phb_bitmap);
114
115 return phb_id;
116}
117
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100118struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
Kumar Galaa4c9e322007-06-27 13:09:43 -0500119{
120 struct pci_controller *phb;
121
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100122 phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
Kumar Galaa4c9e322007-06-27 13:09:43 -0500123 if (phb == NULL)
124 return NULL;
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100125 spin_lock(&hose_spinlock);
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -0300126 phb->global_number = get_phb_number(dev);
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100127 list_add_tail(&phb->list_node, &hose_list);
128 spin_unlock(&hose_spinlock);
Stephen Rothwell44ef3392007-12-10 14:33:21 +1100129 phb->dn = dev;
Michael Ellermanf691fa12015-03-30 14:10:37 +1100130 phb->is_dynamic = slab_is_available();
Kumar Galaa4c9e322007-06-27 13:09:43 -0500131#ifdef CONFIG_PPC64
132 if (dev) {
133 int nid = of_node_to_nid(dev);
134
135 if (nid < 0 || !node_online(nid))
Anshuman Khandual98fa15f2019-03-05 15:42:58 -0800136 nid = NUMA_NO_NODE;
Kumar Galaa4c9e322007-06-27 13:09:43 -0500137
138 PHB_SET_NODE(phb, nid);
139 }
140#endif
141 return phb;
142}
Daniel Axtens5b64d2c2015-05-27 16:06:56 +1000143EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
Kumar Galaa4c9e322007-06-27 13:09:43 -0500144
145void pcibios_free_controller(struct pci_controller *phb)
146{
147 spin_lock(&hose_spinlock);
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -0300148
149 /* Clear bit of phb_bitmap to allow reuse of this PHB number. */
150 if (phb->global_number < MAX_PHBS)
151 clear_bit(phb->global_number, phb_bitmap);
152
Kumar Galaa4c9e322007-06-27 13:09:43 -0500153 list_del(&phb->list_node);
154 spin_unlock(&hose_spinlock);
155
156 if (phb->is_dynamic)
157 kfree(phb);
158}
Andrew Donnellan6b8b2522015-09-10 16:28:34 +1000159EXPORT_SYMBOL_GPL(pcibios_free_controller);
Kumar Galaa4c9e322007-06-27 13:09:43 -0500160
Gavin Shan4c2245b2012-09-11 16:59:46 -0600161/*
Mauricio Faria de Oliveira2dd9c112016-08-11 17:25:40 -0300162 * This function is used to call pcibios_free_controller()
163 * in a deferred manner: a callback from the PCI subsystem.
164 *
165 * _*DO NOT*_ call pcibios_free_controller() explicitly if
166 * this is used (or it may access an invalid *phb pointer).
167 *
168 * The callback occurs when all references to the root bus
169 * are dropped (e.g., child buses/devices and their users).
170 *
171 * It's called as .release_fn() of 'struct pci_host_bridge'
172 * which is associated with the 'struct pci_controller.bus'
173 * (root bus) - it expects .release_data to hold a pointer
174 * to 'struct pci_controller'.
175 *
176 * In order to use it, register .release_fn()/release_data
177 * like this:
178 *
179 * pci_set_host_bridge_release(bridge,
180 * pcibios_free_controller_deferred
181 * (void *) phb);
182 *
183 * e.g. in the pcibios_root_bridge_prepare() callback from
184 * pci_create_root_bus().
185 */
186void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
187{
188 struct pci_controller *phb = (struct pci_controller *)
189 bridge->release_data;
190
191 pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
192
193 pcibios_free_controller(phb);
194}
195EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
196
197/*
Gavin Shan4c2245b2012-09-11 16:59:46 -0600198 * The function is used to return the minimal alignment
199 * for memory or I/O windows of the associated P2P bridge.
200 * By default, 4KiB alignment for I/O windows and 1MiB for
201 * memory windows.
202 */
203resource_size_t pcibios_window_alignment(struct pci_bus *bus,
204 unsigned long type)
205{
Daniel Axtens467efc22015-03-31 16:00:56 +1100206 struct pci_controller *phb = pci_bus_to_host(bus);
207
208 if (phb->controller_ops.window_alignment)
209 return phb->controller_ops.window_alignment(bus, type);
210
211 /*
212 * PCI core will figure out the default
213 * alignment: 4KiB for I/O and 1MiB for
214 * memory window.
215 */
216 return 1;
Gavin Shan4c2245b2012-09-11 16:59:46 -0600217}
218
Gavin Shanc5fcb292016-05-20 16:41:26 +1000219void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
220{
221 struct pci_controller *hose = pci_bus_to_host(bus);
222
223 if (hose->controller_ops.setup_bridge)
224 hose->controller_ops.setup_bridge(bus, type);
225}
226
Gavin Shand92a2082014-04-24 18:00:24 +1000227void pcibios_reset_secondary_bus(struct pci_dev *dev)
228{
Daniel Axtens467efc22015-03-31 16:00:56 +1100229 struct pci_controller *phb = pci_bus_to_host(dev->bus);
230
231 if (phb->controller_ops.reset_secondary_bus) {
232 phb->controller_ops.reset_secondary_bus(dev);
233 return;
234 }
235
236 pci_reset_secondary_bus(dev);
Gavin Shand92a2082014-04-24 18:00:24 +1000237}
238
Yongji Xie38274632017-04-10 19:58:13 +0800239resource_size_t pcibios_default_alignment(void)
240{
241 if (ppc_md.pcibios_default_alignment)
242 return ppc_md.pcibios_default_alignment();
243
244 return 0;
245}
246
Wei Yang5350ab32015-03-25 16:23:56 +0800247#ifdef CONFIG_PCI_IOV
248resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
249{
250 if (ppc_md.pcibios_iov_resource_alignment)
251 return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
252
253 return pci_iov_resource_size(pdev, resno);
254}
Bryant G. Ly988fc3b2017-11-09 08:00:33 -0600255
256int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
257{
258 if (ppc_md.pcibios_sriov_enable)
259 return ppc_md.pcibios_sriov_enable(pdev, num_vfs);
260
261 return 0;
262}
263
264int pcibios_sriov_disable(struct pci_dev *pdev)
265{
266 if (ppc_md.pcibios_sriov_disable)
267 return ppc_md.pcibios_sriov_disable(pdev);
268
269 return 0;
270}
271
Wei Yang5350ab32015-03-25 16:23:56 +0800272#endif /* CONFIG_PCI_IOV */
273
Bryant G. Ly988fc3b2017-11-09 08:00:33 -0600274void pcibios_bus_add_device(struct pci_dev *pdev)
275{
276 if (ppc_md.pcibios_bus_add_device)
277 ppc_md.pcibios_bus_add_device(pdev);
278}
279
Milton Millerc3bd5172009-01-08 02:19:46 +0000280static resource_size_t pcibios_io_size(const struct pci_controller *hose)
281{
282#ifdef CONFIG_PPC64
283 return hose->pci_io_size;
284#else
Joe Perches28f65c112011-06-09 09:13:32 -0700285 return resource_size(&hose->io_resource);
Milton Millerc3bd5172009-01-08 02:19:46 +0000286#endif
287}
288
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000289int pcibios_vaddr_is_ioport(void __iomem *address)
290{
291 int ret = 0;
292 struct pci_controller *hose;
Milton Millerc3bd5172009-01-08 02:19:46 +0000293 resource_size_t size;
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000294
295 spin_lock(&hose_spinlock);
296 list_for_each_entry(hose, &hose_list, list_node) {
Milton Millerc3bd5172009-01-08 02:19:46 +0000297 size = pcibios_io_size(hose);
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000298 if (address >= hose->io_base_virt &&
299 address < (hose->io_base_virt + size)) {
300 ret = 1;
301 break;
302 }
303 }
304 spin_unlock(&hose_spinlock);
305 return ret;
306}
307
Milton Millerc3bd5172009-01-08 02:19:46 +0000308unsigned long pci_address_to_pio(phys_addr_t address)
309{
310 struct pci_controller *hose;
311 resource_size_t size;
312 unsigned long ret = ~0;
313
314 spin_lock(&hose_spinlock);
315 list_for_each_entry(hose, &hose_list, list_node) {
316 size = pcibios_io_size(hose);
317 if (address >= hose->io_base_phys &&
318 address < (hose->io_base_phys + size)) {
319 unsigned long base =
320 (unsigned long)hose->io_base_virt - _IO_BASE;
321 ret = base + (address - hose->io_base_phys);
322 break;
323 }
324 }
325 spin_unlock(&hose_spinlock);
326
327 return ret;
328}
329EXPORT_SYMBOL_GPL(pci_address_to_pio);
330
Kumar Gala5516b542007-06-27 01:17:57 -0500331/*
332 * Return the domain number for this bus.
333 */
334int pci_domain_nr(struct pci_bus *bus)
335{
Stephen Rothwell6207e812007-12-07 02:04:33 +1100336 struct pci_controller *hose = pci_bus_to_host(bus);
Kumar Gala5516b542007-06-27 01:17:57 -0500337
Stephen Rothwell6207e812007-12-07 02:04:33 +1100338 return hose->global_number;
Kumar Gala5516b542007-06-27 01:17:57 -0500339}
Kumar Gala5516b542007-06-27 01:17:57 -0500340EXPORT_SYMBOL(pci_domain_nr);
Kumar Gala58083da2007-06-27 11:07:51 -0500341
Kumar Galaa4c9e322007-06-27 13:09:43 -0500342/* This routine is meant to be used early during boot, when the
343 * PCI bus numbers have not yet been assigned, and you need to
344 * issue PCI config cycles to an OF device.
345 * It could also be used to "fix" RTAS config cycles if you want
346 * to set pci_assign_all_buses to 1 and still use RTAS for PCI
347 * config cycles.
348 */
349struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
350{
Kumar Galaa4c9e322007-06-27 13:09:43 -0500351 while(node) {
352 struct pci_controller *hose, *tmp;
353 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
Stephen Rothwell44ef3392007-12-10 14:33:21 +1100354 if (hose->dn == node)
Kumar Galaa4c9e322007-06-27 13:09:43 -0500355 return hose;
356 node = node->parent;
357 }
358 return NULL;
359}
360
Kumar Gala58083da2007-06-27 11:07:51 -0500361/*
362 * Reads the interrupt pin to determine if interrupt is use by card.
363 * If the interrupt is used, then gets the interrupt line from the
364 * openfirmware and sets it in the pci_dev and pci_config line.
365 */
Benjamin Herrenschmidt4666ca22011-11-29 20:16:25 +0000366static int pci_read_irq_line(struct pci_dev *pci_dev)
Kumar Gala58083da2007-06-27 11:07:51 -0500367{
Alexey Kardashevskiyc591c2e2018-02-09 17:23:58 +1100368 int virq;
Kumar Gala58083da2007-06-27 11:07:51 -0500369
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000370 pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
Kumar Gala58083da2007-06-27 11:07:51 -0500371
Kumar Gala58083da2007-06-27 11:07:51 -0500372 /* Try to get a mapping from the device-tree */
Alexey Kardashevskiyc591c2e2018-02-09 17:23:58 +1100373 virq = of_irq_parse_and_map_pci(pci_dev, 0, 0);
374 if (virq <= 0) {
Kumar Gala58083da2007-06-27 11:07:51 -0500375 u8 line, pin;
376
377 /* If that fails, lets fallback to what is in the config
378 * space and map that through the default controller. We
379 * also set the type to level low since that's what PCI
380 * interrupts are. If your platform does differently, then
381 * either provide a proper interrupt tree or don't use this
382 * function.
383 */
384 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
385 return -1;
386 if (pin == 0)
387 return -1;
388 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
Benjamin Herrenschmidt54a24cb2007-12-20 15:10:02 +1100389 line == 0xff || line == 0) {
Kumar Gala58083da2007-06-27 11:07:51 -0500390 return -1;
391 }
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000392 pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
393 line, pin);
Kumar Gala58083da2007-06-27 11:07:51 -0500394
395 virq = irq_create_mapping(NULL, line);
Michael Ellermanef24ba72016-09-06 21:53:24 +1000396 if (virq)
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100397 irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
Kumar Gala58083da2007-06-27 11:07:51 -0500398 }
Michael Ellermanef24ba72016-09-06 21:53:24 +1000399
400 if (!virq) {
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000401 pr_debug(" Failed to map !\n");
Kumar Gala58083da2007-06-27 11:07:51 -0500402 return -1;
403 }
404
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000405 pr_debug(" Mapped to linux irq %d\n", virq);
Kumar Gala58083da2007-06-27 11:07:51 -0500406
407 pci_dev->irq = virq;
408
409 return 0;
410}
Kumar Gala58083da2007-06-27 11:07:51 -0500411
412/*
David Woodhouse28f8f182018-02-19 12:59:51 +0000413 * Platform support for /proc/bus/pci/X/Y mmap()s.
Kumar Gala58083da2007-06-27 11:07:51 -0500414 * -- paulus.
415 */
David Woodhouse28f8f182018-02-19 12:59:51 +0000416int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma)
Kumar Gala58083da2007-06-27 11:07:51 -0500417{
David Woodhouse28f8f182018-02-19 12:59:51 +0000418 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
419 resource_size_t ioaddr = pci_resource_start(pdev, bar);
Kumar Gala58083da2007-06-27 11:07:51 -0500420
David Woodhouse28f8f182018-02-19 12:59:51 +0000421 if (!hose)
422 return -EINVAL;
Kumar Gala58083da2007-06-27 11:07:51 -0500423
David Woodhouse28f8f182018-02-19 12:59:51 +0000424 /* Convert to an offset within this PCI controller */
425 ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE;
Kumar Gala58083da2007-06-27 11:07:51 -0500426
David Woodhouse28f8f182018-02-19 12:59:51 +0000427 vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT;
428 return 0;
Kumar Gala58083da2007-06-27 11:07:51 -0500429}
430
431/*
Kumar Gala58083da2007-06-27 11:07:51 -0500432 * This one is used by /dev/mem and fbdev who have no clue about the
433 * PCI device, it tries to find the PCI device first and calls the
434 * above routine
435 */
436pgprot_t pci_phys_mem_access_prot(struct file *file,
437 unsigned long pfn,
438 unsigned long size,
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000439 pgprot_t prot)
Kumar Gala58083da2007-06-27 11:07:51 -0500440{
441 struct pci_dev *pdev = NULL;
442 struct resource *found = NULL;
Benjamin Herrenschmidt7c12d902008-10-01 15:30:04 +0000443 resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
Kumar Gala58083da2007-06-27 11:07:51 -0500444 int i;
445
446 if (page_is_ram(pfn))
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000447 return prot;
Kumar Gala58083da2007-06-27 11:07:51 -0500448
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000449 prot = pgprot_noncached(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500450 for_each_pci_dev(pdev) {
451 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
452 struct resource *rp = &pdev->resource[i];
453 int flags = rp->flags;
454
455 /* Active and same type? */
456 if ((flags & IORESOURCE_MEM) == 0)
457 continue;
458 /* In the range of this resource? */
459 if (offset < (rp->start & PAGE_MASK) ||
460 offset > rp->end)
461 continue;
462 found = rp;
463 break;
464 }
465 if (found)
466 break;
467 }
468 if (found) {
469 if (found->flags & IORESOURCE_PREFETCH)
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000470 prot = pgprot_noncached_wc(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500471 pci_dev_put(pdev);
472 }
473
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000474 pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000475 (unsigned long long)offset, pgprot_val(prot));
Kumar Gala58083da2007-06-27 11:07:51 -0500476
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000477 return prot;
Kumar Gala58083da2007-06-27 11:07:51 -0500478}
479
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100480/* This provides legacy IO read access on a bus */
481int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
482{
483 unsigned long offset;
484 struct pci_controller *hose = pci_bus_to_host(bus);
485 struct resource *rp = &hose->io_resource;
486 void __iomem *addr;
487
488 /* Check if port can be supported by that bus. We only check
489 * the ranges of the PHB though, not the bus itself as the rules
490 * for forwarding legacy cycles down bridges are not our problem
491 * here. So if the host bridge supports it, we do it.
492 */
493 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
494 offset += port;
495
496 if (!(rp->flags & IORESOURCE_IO))
497 return -ENXIO;
498 if (offset < rp->start || (offset + size) > rp->end)
499 return -ENXIO;
500 addr = hose->io_base_virt + port;
501
502 switch(size) {
503 case 1:
504 *((u8 *)val) = in_8(addr);
505 return 1;
506 case 2:
507 if (port & 1)
508 return -EINVAL;
509 *((u16 *)val) = in_le16(addr);
510 return 2;
511 case 4:
512 if (port & 3)
513 return -EINVAL;
514 *((u32 *)val) = in_le32(addr);
515 return 4;
516 }
517 return -EINVAL;
518}
519
520/* This provides legacy IO write access on a bus */
521int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
522{
523 unsigned long offset;
524 struct pci_controller *hose = pci_bus_to_host(bus);
525 struct resource *rp = &hose->io_resource;
526 void __iomem *addr;
527
528 /* Check if port can be supported by that bus. We only check
529 * the ranges of the PHB though, not the bus itself as the rules
530 * for forwarding legacy cycles down bridges are not our problem
531 * here. So if the host bridge supports it, we do it.
532 */
533 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
534 offset += port;
535
536 if (!(rp->flags & IORESOURCE_IO))
537 return -ENXIO;
538 if (offset < rp->start || (offset + size) > rp->end)
539 return -ENXIO;
540 addr = hose->io_base_virt + port;
541
542 /* WARNING: The generic code is idiotic. It gets passed a pointer
543 * to what can be a 1, 2 or 4 byte quantity and always reads that
544 * as a u32, which means that we have to correct the location of
545 * the data read within those 32 bits for size 1 and 2
546 */
547 switch(size) {
548 case 1:
549 out_8(addr, val >> 24);
550 return 1;
551 case 2:
552 if (port & 1)
553 return -EINVAL;
554 out_le16(addr, val >> 16);
555 return 2;
556 case 4:
557 if (port & 3)
558 return -EINVAL;
559 out_le32(addr, val);
560 return 4;
561 }
562 return -EINVAL;
563}
564
565/* This provides legacy IO or memory mmap access on a bus */
566int pci_mmap_legacy_page_range(struct pci_bus *bus,
567 struct vm_area_struct *vma,
568 enum pci_mmap_state mmap_state)
569{
570 struct pci_controller *hose = pci_bus_to_host(bus);
571 resource_size_t offset =
572 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
573 resource_size_t size = vma->vm_end - vma->vm_start;
574 struct resource *rp;
575
576 pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
577 pci_domain_nr(bus), bus->number,
578 mmap_state == pci_mmap_mem ? "MEM" : "IO",
579 (unsigned long long)offset,
580 (unsigned long long)(offset + size - 1));
581
582 if (mmap_state == pci_mmap_mem) {
Benjamin Herrenschmidt5b11abf2009-02-08 14:27:21 +0000583 /* Hack alert !
584 *
585 * Because X is lame and can fail starting if it gets an error trying
586 * to mmap legacy_mem (instead of just moving on without legacy memory
587 * access) we fake it here by giving it anonymous memory, effectively
588 * behaving just like /dev/zero
589 */
590 if ((offset + size) > hose->isa_mem_size) {
591 printk(KERN_DEBUG
592 "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
593 current->comm, current->pid, pci_domain_nr(bus), bus->number);
594 if (vma->vm_flags & VM_SHARED)
595 return shmem_zero_setup(vma);
596 return 0;
597 }
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100598 offset += hose->isa_mem_phys;
599 } else {
600 unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
601 unsigned long roffset = offset + io_offset;
602 rp = &hose->io_resource;
603 if (!(rp->flags & IORESOURCE_IO))
604 return -ENXIO;
605 if (roffset < rp->start || (roffset + size) > rp->end)
606 return -ENXIO;
607 offset += hose->io_base_phys;
608 }
609 pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
610
611 vma->vm_pgoff = offset >> PAGE_SHIFT;
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000612 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100613 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
614 vma->vm_end - vma->vm_start,
615 vma->vm_page_prot);
616}
617
Kumar Gala58083da2007-06-27 11:07:51 -0500618void pci_resource_to_user(const struct pci_dev *dev, int bar,
619 const struct resource *rsrc,
620 resource_size_t *start, resource_size_t *end)
621{
Bjorn Helgaas38301352016-06-17 14:43:34 -0500622 struct pci_bus_region region;
Kumar Gala58083da2007-06-27 11:07:51 -0500623
Bjorn Helgaas38301352016-06-17 14:43:34 -0500624 if (rsrc->flags & IORESOURCE_IO) {
625 pcibios_resource_to_bus(dev->bus, &region,
626 (struct resource *) rsrc);
627 *start = region.start;
628 *end = region.end;
Kumar Gala58083da2007-06-27 11:07:51 -0500629 return;
Bjorn Helgaas38301352016-06-17 14:43:34 -0500630 }
Kumar Gala58083da2007-06-27 11:07:51 -0500631
Bjorn Helgaas38301352016-06-17 14:43:34 -0500632 /* We pass a CPU physical address to userland for MMIO instead of a
633 * BAR value because X is lame and expects to be able to use that
634 * to pass to /dev/mem!
Kumar Gala58083da2007-06-27 11:07:51 -0500635 *
Bjorn Helgaas38301352016-06-17 14:43:34 -0500636 * That means we may have 64-bit values where some apps only expect
637 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
Kumar Gala58083da2007-06-27 11:07:51 -0500638 */
Bjorn Helgaas38301352016-06-17 14:43:34 -0500639 *start = rsrc->start;
640 *end = rsrc->end;
Kumar Gala58083da2007-06-27 11:07:51 -0500641}
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100642
643/**
644 * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
645 * @hose: newly allocated pci_controller to be setup
646 * @dev: device node of the host bridge
647 * @primary: set if primary bus (32 bits only, soon to be deprecated)
648 *
649 * This function will parse the "ranges" property of a PCI host bridge device
650 * node and setup the resource mapping of a pci controller based on its
651 * content.
652 *
653 * Life would be boring if it wasn't for a few issues that we have to deal
654 * with here:
655 *
656 * - We can only cope with one IO space range and up to 3 Memory space
657 * ranges. However, some machines (thanks Apple !) tend to split their
658 * space into lots of small contiguous ranges. So we have to coalesce.
659 *
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100660 * - Some busses have IO space not starting at 0, which causes trouble with
661 * the way we do our IO resource renumbering. The code somewhat deals with
662 * it for 64 bits but I would expect problems on 32 bits.
663 *
664 * - Some 32 bits platforms such as 4xx can have physical space larger than
665 * 32 bits so we need to use 64 bits values for the parsing
666 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800667void pci_process_bridge_OF_ranges(struct pci_controller *hose,
668 struct device_node *dev, int primary)
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100669{
Kevin Hao858957a2013-05-16 20:58:42 +0000670 int memno = 0;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100671 struct resource *res;
Andrew Murray654837e2014-02-25 06:32:11 +0000672 struct of_pci_range range;
673 struct of_pci_range_parser parser;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100674
Rob Herringb7c670d2017-08-21 10:16:47 -0500675 printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n",
676 dev, primary ? "(primary)" : "");
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100677
Andrew Murray654837e2014-02-25 06:32:11 +0000678 /* Check for ranges property */
679 if (of_pci_range_parser_init(&parser, dev))
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100680 return;
681
682 /* Parse it */
Andrew Murray654837e2014-02-25 06:32:11 +0000683 for_each_of_pci_range(&parser, &range) {
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100684 /* If we failed translation or got a zero-sized region
685 * (some FW try to feed us with non sensical zero sized regions
686 * such as power3 which look like some kind of attempt at exposing
687 * the VGA memory hole)
688 */
Andrew Murray654837e2014-02-25 06:32:11 +0000689 if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100690 continue;
691
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100692 /* Act based on address space type */
693 res = NULL;
Andrew Murray654837e2014-02-25 06:32:11 +0000694 switch (range.flags & IORESOURCE_TYPE_BITS) {
695 case IORESOURCE_IO:
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100696 printk(KERN_INFO
697 " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
Andrew Murray654837e2014-02-25 06:32:11 +0000698 range.cpu_addr, range.cpu_addr + range.size - 1,
699 range.pci_addr);
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100700
701 /* We support only one IO range */
702 if (hose->pci_io_size) {
703 printk(KERN_INFO
704 " \\--> Skipped (too many) !\n");
705 continue;
706 }
707#ifdef CONFIG_PPC32
708 /* On 32 bits, limit I/O space to 16MB */
Andrew Murray654837e2014-02-25 06:32:11 +0000709 if (range.size > 0x01000000)
710 range.size = 0x01000000;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100711
712 /* 32 bits needs to map IOs here */
Andrew Murray654837e2014-02-25 06:32:11 +0000713 hose->io_base_virt = ioremap(range.cpu_addr,
714 range.size);
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100715
716 /* Expect trouble if pci_addr is not 0 */
717 if (primary)
718 isa_io_base =
719 (unsigned long)hose->io_base_virt;
720#endif /* CONFIG_PPC32 */
721 /* pci_io_size and io_base_phys always represent IO
722 * space starting at 0 so we factor in pci_addr
723 */
Andrew Murray654837e2014-02-25 06:32:11 +0000724 hose->pci_io_size = range.pci_addr + range.size;
725 hose->io_base_phys = range.cpu_addr - range.pci_addr;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100726
727 /* Build resource */
728 res = &hose->io_resource;
Andrew Murray654837e2014-02-25 06:32:11 +0000729 range.cpu_addr = range.pci_addr;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100730 break;
Andrew Murray654837e2014-02-25 06:32:11 +0000731 case IORESOURCE_MEM:
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100732 printk(KERN_INFO
733 " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
Andrew Murray654837e2014-02-25 06:32:11 +0000734 range.cpu_addr, range.cpu_addr + range.size - 1,
735 range.pci_addr,
736 (range.pci_space & 0x40000000) ?
737 "Prefetch" : "");
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100738
739 /* We support only 3 memory ranges */
740 if (memno >= 3) {
741 printk(KERN_INFO
742 " \\--> Skipped (too many) !\n");
743 continue;
744 }
745 /* Handles ISA memory hole space here */
Andrew Murray654837e2014-02-25 06:32:11 +0000746 if (range.pci_addr == 0) {
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100747 if (primary || isa_mem_base == 0)
Andrew Murray654837e2014-02-25 06:32:11 +0000748 isa_mem_base = range.cpu_addr;
749 hose->isa_mem_phys = range.cpu_addr;
750 hose->isa_mem_size = range.size;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100751 }
752
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100753 /* Build resource */
Andrew Murray654837e2014-02-25 06:32:11 +0000754 hose->mem_offset[memno] = range.cpu_addr -
755 range.pci_addr;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100756 res = &hose->mem_resources[memno++];
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100757 break;
758 }
759 if (res != NULL) {
Michael Ellermanaeba3732014-10-16 12:29:46 +1100760 res->name = dev->full_name;
761 res->flags = range.flags;
762 res->start = range.cpu_addr;
763 res->end = range.cpu_addr + range.size - 1;
764 res->parent = res->child = res->sibling = NULL;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100765 }
766 }
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100767}
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100768
769/* Decide whether to display the domain number in /proc */
770int pci_proc_domain(struct pci_bus *bus)
771{
772 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt1fd0f522008-10-02 14:12:51 +0000773
Rob Herring0e47ff12011-07-12 09:25:51 -0500774 if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100775 return 0;
Rob Herring0e47ff12011-07-12 09:25:51 -0500776 if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100777 return hose->global_number != 0;
778 return 1;
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100779}
780
Kleber Sacilotto de Souzad82fb312013-05-03 12:43:12 +0000781int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
782{
783 if (ppc_md.pcibios_root_bridge_prepare)
784 return ppc_md.pcibios_root_bridge_prepare(bridge);
785
786 return 0;
787}
788
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100789/* This header fixup will do the resource fixup for all devices as they are
790 * probed, but not for bridge ranges
791 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800792static void pcibios_fixup_resources(struct pci_dev *dev)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100793{
794 struct pci_controller *hose = pci_bus_to_host(dev->bus);
795 int i;
796
797 if (!hose) {
798 printk(KERN_ERR "No host bridge for PCI dev %s !\n",
799 pci_name(dev));
800 return;
801 }
Wei Yangc3b80fb2015-03-25 16:23:53 +0800802
803 if (dev->is_virtfn)
804 return;
805
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100806 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
807 struct resource *res = dev->resource + i;
Kevin Haoc5df4572013-06-05 02:26:51 +0000808 struct pci_bus_region reg;
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100809 if (!res->flags)
810 continue;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000811
812 /* If we're going to re-assign everything, we mark all resources
813 * as unset (and 0-base them). In addition, we mark BARs starting
814 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
815 * since in that case, we don't want to re-assign anything
Benjamin Herrenschmidt7f172892008-02-29 14:58:03 +1100816 */
Yinghai Lufc279852013-12-09 22:54:40 -0800817 pcibios_resource_to_bus(dev->bus, &reg, res);
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000818 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
Kevin Haoc5df4572013-06-05 02:26:51 +0000819 (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000820 /* Only print message if not re-assigning */
821 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
Kevin Haoae2a84b2015-06-12 10:26:37 +0800822 pr_debug("PCI:%s Resource %d %pR is unassigned\n",
823 pci_name(dev), i, res);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100824 res->end -= res->start;
825 res->start = 0;
826 res->flags |= IORESOURCE_UNSET;
827 continue;
828 }
829
Kevin Haoae2a84b2015-06-12 10:26:37 +0800830 pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100831 }
832
833 /* Call machine specific resource fixup */
834 if (ppc_md.pcibios_fixup_resources)
835 ppc_md.pcibios_fixup_resources(dev);
836}
837DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
838
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000839/* This function tries to figure out if a bridge resource has been initialized
840 * by the firmware or not. It doesn't have to be absolutely bullet proof, but
841 * things go more smoothly when it gets it right. It should covers cases such
842 * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
843 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800844static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
845 struct resource *res)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100846{
Benjamin Herrenschmidtbe8cbcd2007-12-20 14:55:04 +1100847 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100848 struct pci_dev *dev = bus->self;
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000849 resource_size_t offset;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000850 struct pci_bus_region region;
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000851 u16 command;
852 int i;
853
854 /* We don't do anything if PCI_PROBE_ONLY is set */
Rob Herring0e47ff12011-07-12 09:25:51 -0500855 if (pci_has_flag(PCI_PROBE_ONLY))
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000856 return 0;
857
858 /* Job is a bit different between memory and IO */
859 if (res->flags & IORESOURCE_MEM) {
Yinghai Lufc279852013-12-09 22:54:40 -0800860 pcibios_resource_to_bus(dev->bus, &region, res);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000861
862 /* If the BAR is non-0 then it's probably been initialized */
863 if (region.start != 0)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000864 return 0;
865
866 /* The BAR is 0, let's check if memory decoding is enabled on
867 * the bridge. If not, we consider it unassigned
868 */
869 pci_read_config_word(dev, PCI_COMMAND, &command);
870 if ((command & PCI_COMMAND_MEMORY) == 0)
871 return 1;
872
873 /* Memory decoding is enabled and the BAR is 0. If any of the bridge
874 * resources covers that starting address (0 then it's good enough for
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000875 * us for memory space)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000876 */
877 for (i = 0; i < 3; i++) {
878 if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000879 hose->mem_resources[i].start == hose->mem_offset[i])
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000880 return 0;
881 }
882
883 /* Well, it starts at 0 and we know it will collide so we may as
884 * well consider it as unassigned. That covers the Apple case.
885 */
886 return 1;
887 } else {
888 /* If the BAR is non-0, then we consider it assigned */
889 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
890 if (((res->start - offset) & 0xfffffffful) != 0)
891 return 0;
892
893 /* Here, we are a bit different than memory as typically IO space
894 * starting at low addresses -is- valid. What we do instead if that
895 * we consider as unassigned anything that doesn't have IO enabled
896 * in the PCI command register, and that's it.
897 */
898 pci_read_config_word(dev, PCI_COMMAND, &command);
899 if (command & PCI_COMMAND_IO)
900 return 0;
901
902 /* It's starting at 0 and IO is disabled in the bridge, consider
903 * it unassigned
904 */
905 return 1;
906 }
907}
908
909/* Fixup resources of a PCI<->PCI bridge */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800910static void pcibios_fixup_bridge(struct pci_bus *bus)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000911{
912 struct resource *res;
913 int i;
914
915 struct pci_dev *dev = bus->self;
916
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700917 pci_bus_for_each_resource(bus, res, i) {
918 if (!res || !res->flags)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000919 continue;
920 if (i >= 3 && bus->self->transparent)
921 continue;
922
Gavin Shancf1a4cf2012-06-03 22:15:25 +0000923 /* If we're going to reassign everything, we can
924 * shrink the P2P resource to have size as being
925 * of 0 in order to save space.
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000926 */
927 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
928 res->flags |= IORESOURCE_UNSET;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000929 res->start = 0;
Gavin Shancf1a4cf2012-06-03 22:15:25 +0000930 res->end = -1;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000931 continue;
932 }
933
Kevin Haoae2a84b2015-06-12 10:26:37 +0800934 pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000935
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000936 /* Try to detect uninitialized P2P bridge resources,
937 * and clear them out so they get re-assigned later
938 */
939 if (pcibios_uninitialized_bridge_resource(bus, res)) {
940 res->flags = 0;
941 pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000942 }
943 }
944}
945
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800946void pcibios_setup_bus_self(struct pci_bus *bus)
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000947{
Daniel Axtens467efc22015-03-31 16:00:56 +1100948 struct pci_controller *phb;
949
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +0000950 /* Fix up the bus resources for P2P bridges */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000951 if (bus->self != NULL)
952 pcibios_fixup_bridge(bus);
953
954 /* Platform specific bus fixups. This is currently only used
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +0000955 * by fsl_pci and I'm hoping to get rid of it at some point
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000956 */
957 if (ppc_md.pcibios_fixup_bus)
958 ppc_md.pcibios_fixup_bus(bus);
959
960 /* Setup bus DMA mappings */
Daniel Axtens467efc22015-03-31 16:00:56 +1100961 phb = pci_bus_to_host(bus);
962 if (phb->controller_ops.dma_bus_setup)
963 phb->controller_ops.dma_bus_setup(bus);
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000964}
965
Guenter Roeck7846de42013-06-10 10:18:08 -0700966static void pcibios_setup_device(struct pci_dev *dev)
Yuanquan Chen37f02192013-04-02 01:26:54 +0000967{
Daniel Axtens467efc22015-03-31 16:00:56 +1100968 struct pci_controller *phb;
Yuanquan Chen37f02192013-04-02 01:26:54 +0000969 /* Fixup NUMA node as it may not be setup yet by the generic
970 * code and is needed by the DMA init
971 */
972 set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
973
974 /* Hook up default DMA ops */
975 set_dma_ops(&dev->dev, pci_dma_ops);
976 set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
977
978 /* Additional platform DMA/iommu setup */
Daniel Axtens467efc22015-03-31 16:00:56 +1100979 phb = pci_bus_to_host(dev->bus);
980 if (phb->controller_ops.dma_dev_setup)
981 phb->controller_ops.dma_dev_setup(dev);
Yuanquan Chen37f02192013-04-02 01:26:54 +0000982
983 /* Read default IRQs and fixup if necessary */
984 pci_read_irq_line(dev);
985 if (ppc_md.pci_irq_fixup)
986 ppc_md.pci_irq_fixup(dev);
987}
988
Guenter Roeck7846de42013-06-10 10:18:08 -0700989int pcibios_add_device(struct pci_dev *dev)
990{
991 /*
992 * We can only call pcibios_setup_device() after bus setup is complete,
993 * since some of the platform specific DMA setup code depends on it.
994 */
995 if (dev->bus->is_added)
996 pcibios_setup_device(dev);
Wei Yang6e628c72015-03-25 16:23:55 +0800997
998#ifdef CONFIG_PCI_IOV
999 if (ppc_md.pcibios_fixup_sriov)
1000 ppc_md.pcibios_fixup_sriov(dev);
1001#endif /* CONFIG_PCI_IOV */
1002
Guenter Roeck7846de42013-06-10 10:18:08 -07001003 return 0;
1004}
1005
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001006void pcibios_setup_bus_devices(struct pci_bus *bus)
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001007{
1008 struct pci_dev *dev;
1009
1010 pr_debug("PCI: Fixup bus devices %d (%s)\n",
1011 bus->number, bus->self ? pci_name(bus->self) : "PHB");
1012
1013 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001014 /* Cardbus can call us to add new devices to a bus, so ignore
1015 * those who are already fully discovered
1016 */
Hari Vyas44bda4b2018-07-03 14:35:41 +05301017 if (pci_dev_is_added(dev))
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001018 continue;
1019
Yuanquan Chen37f02192013-04-02 01:26:54 +00001020 pcibios_setup_device(dev);
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001021 }
1022}
1023
Myron Stowe79c8be82011-10-28 15:48:03 -06001024void pcibios_set_master(struct pci_dev *dev)
1025{
1026 /* No special bus mastering setup handling */
1027}
1028
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001029void pcibios_fixup_bus(struct pci_bus *bus)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +11001030{
Bjorn Helgaas237865f12015-09-15 13:18:04 -05001031 /* When called from the generic PCI probe, read PCI<->PCI bridge
1032 * bases. This is -not- called when generating the PCI tree from
1033 * the OF device-tree.
1034 */
1035 pci_read_bridge_bases(bus);
1036
1037 /* Now fixup the bus bus */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00001038 pcibios_setup_bus_self(bus);
1039
1040 /* Now fixup devices on that bus */
1041 pcibios_setup_bus_devices(bus);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +11001042}
1043EXPORT_SYMBOL(pcibios_fixup_bus);
1044
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001045void pci_fixup_cardbus(struct pci_bus *bus)
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001046{
1047 /* Now fixup devices on that bus */
1048 pcibios_setup_bus_devices(bus);
1049}
1050
1051
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001052static int skip_isa_ioresource_align(struct pci_dev *dev)
1053{
Rob Herring0e47ff12011-07-12 09:25:51 -05001054 if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001055 !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
1056 return 1;
1057 return 0;
1058}
1059
1060/*
1061 * We need to avoid collisions with `mirrored' VGA ports
1062 * and other strange ISA hardware, so we always want the
1063 * addresses to be allocated in the 0x000-0x0ff region
1064 * modulo 0x400.
1065 *
1066 * Why? Because some silly external IO cards only decode
1067 * the low 10 bits of the IO address. The 0x00-0xff region
1068 * is reserved for motherboard devices that decode all 16
1069 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
1070 * but we want to try to avoid allocating at 0x2900-0x2bff
1071 * which might have be mirrored at 0x0100-0x03ff..
1072 */
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +01001073resource_size_t pcibios_align_resource(void *data, const struct resource *res,
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001074 resource_size_t size, resource_size_t align)
1075{
1076 struct pci_dev *dev = data;
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001077 resource_size_t start = res->start;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001078
1079 if (res->flags & IORESOURCE_IO) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001080 if (skip_isa_ioresource_align(dev))
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001081 return start;
1082 if (start & 0x300)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001083 start = (start + 0x3ff) & ~0x3ff;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001084 }
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001085
1086 return start;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001087}
1088EXPORT_SYMBOL(pcibios_align_resource);
1089
1090/*
1091 * Reparent resource children of pr that conflict with res
1092 * under res, and make res replace those children.
1093 */
Heiko Schocher0f6023d2009-09-24 02:45:14 +00001094static int reparent_resources(struct resource *parent,
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001095 struct resource *res)
1096{
1097 struct resource *p, **pp;
1098 struct resource **firstpp = NULL;
1099
1100 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
1101 if (p->end < res->start)
1102 continue;
1103 if (res->end < p->start)
1104 break;
1105 if (p->start < res->start || p->end > res->end)
1106 return -1; /* not completely contained */
1107 if (firstpp == NULL)
1108 firstpp = pp;
1109 }
1110 if (firstpp == NULL)
1111 return -1; /* didn't find any conflicting entries? */
1112 res->parent = parent;
1113 res->child = *firstpp;
1114 res->sibling = *pp;
1115 *firstpp = res;
1116 *pp = NULL;
1117 for (p = res->child; p != NULL; p = p->sibling) {
1118 p->parent = res;
Kevin Haoae2a84b2015-06-12 10:26:37 +08001119 pr_debug("PCI: Reparented %s %pR under %s\n",
1120 p->name, p, res->name);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001121 }
1122 return 0;
1123}
1124
1125/*
1126 * Handle resources of PCI devices. If the world were perfect, we could
1127 * just allocate all the resource regions and do nothing more. It isn't.
1128 * On the other hand, we cannot just re-allocate all devices, as it would
1129 * require us to know lots of host bridge internals. So we attempt to
1130 * keep as much of the original configuration as possible, but tweak it
1131 * when it's found to be wrong.
1132 *
1133 * Known BIOS problems we have to work around:
1134 * - I/O or memory regions not configured
1135 * - regions configured, but not enabled in the command register
1136 * - bogus I/O addresses above 64K used
1137 * - expansion ROMs left enabled (this may sound harmless, but given
1138 * the fact the PCI specs explicitly allow address decoders to be
1139 * shared between expansion ROMs and other resource regions, it's
1140 * at least dangerous)
1141 *
1142 * Our solution:
1143 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
1144 * This gives us fixed barriers on where we can allocate.
1145 * (2) Allocate resources for all enabled devices. If there is
1146 * a collision, just mark the resource as unallocated. Also
1147 * disable expansion ROMs during this step.
1148 * (3) Try to allocate resources for disabled devices. If the
1149 * resources were assigned correctly, everything goes well,
1150 * if they weren't, they won't disturb allocation of other
1151 * resources.
1152 * (4) Assign new addresses to resources which were either
1153 * not configured at all or misconfigured. If explicitly
1154 * requested by the user, configure expansion ROM address
1155 * as well.
1156 */
1157
Anton Blancharde51df2c2014-08-20 08:55:18 +10001158static void pcibios_allocate_bus_resources(struct pci_bus *bus)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001159{
Nathan Fontenote90a1312008-10-27 19:48:17 +00001160 struct pci_bus *b;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001161 int i;
1162 struct resource *res, *pr;
1163
Benjamin Herrenschmidtb5ae5f92008-10-27 19:48:44 +00001164 pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1165 pci_domain_nr(bus), bus->number);
1166
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001167 pci_bus_for_each_resource(bus, res, i) {
1168 if (!res || !res->flags || res->start > res->end || res->parent)
Nathan Fontenote90a1312008-10-27 19:48:17 +00001169 continue;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001170
1171 /* If the resource was left unset at this point, we clear it */
1172 if (res->flags & IORESOURCE_UNSET)
1173 goto clear_resource;
1174
Nathan Fontenote90a1312008-10-27 19:48:17 +00001175 if (bus->parent == NULL)
1176 pr = (res->flags & IORESOURCE_IO) ?
1177 &ioport_resource : &iomem_resource;
1178 else {
Nathan Fontenote90a1312008-10-27 19:48:17 +00001179 pr = pci_find_parent_resource(bus->self, res);
1180 if (pr == res) {
1181 /* this happens when the generic PCI
1182 * code (wrongly) decides that this
1183 * bridge is transparent -- paulus
1184 */
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001185 continue;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001186 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001187 }
Nathan Fontenote90a1312008-10-27 19:48:17 +00001188
Kevin Haoae2a84b2015-06-12 10:26:37 +08001189 pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1190 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1191 i, res, pr, (pr && pr->name) ? pr->name : "nil");
Nathan Fontenote90a1312008-10-27 19:48:17 +00001192
1193 if (pr && !(pr->flags & IORESOURCE_UNSET)) {
Yinghai Lu3ebfe462015-01-15 16:21:51 -06001194 struct pci_dev *dev = bus->self;
1195
Nathan Fontenote90a1312008-10-27 19:48:17 +00001196 if (request_resource(pr, res) == 0)
1197 continue;
1198 /*
1199 * Must be a conflict with an existing entry.
1200 * Move that entry (or entries) under the
1201 * bridge resource and try again.
1202 */
1203 if (reparent_resources(pr, res) == 0)
1204 continue;
Yinghai Lu3ebfe462015-01-15 16:21:51 -06001205
1206 if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
1207 pci_claim_bridge_resource(dev,
1208 i + PCI_BRIDGE_RESOURCES) == 0)
1209 continue;
Nathan Fontenote90a1312008-10-27 19:48:17 +00001210 }
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07001211 pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n",
1212 i, bus->number);
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001213 clear_resource:
Gavin Shancf1a4cf2012-06-03 22:15:25 +00001214 /* The resource might be figured out when doing
1215 * reassignment based on the resources required
1216 * by the downstream PCI devices. Here we set
1217 * the size of the resource to be 0 in order to
1218 * save more space.
1219 */
1220 res->start = 0;
1221 res->end = -1;
Nathan Fontenote90a1312008-10-27 19:48:17 +00001222 res->flags = 0;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001223 }
Nathan Fontenote90a1312008-10-27 19:48:17 +00001224
1225 list_for_each_entry(b, &bus->children, node)
1226 pcibios_allocate_bus_resources(b);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001227}
1228
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001229static inline void alloc_resource(struct pci_dev *dev, int idx)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001230{
1231 struct resource *pr, *r = &dev->resource[idx];
1232
Kevin Haoae2a84b2015-06-12 10:26:37 +08001233 pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1234 pci_name(dev), idx, r);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001235
1236 pr = pci_find_parent_resource(dev, r);
1237 if (!pr || (pr->flags & IORESOURCE_UNSET) ||
1238 request_resource(pr, r) < 0) {
1239 printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
1240 " of device %s, will remap\n", idx, pci_name(dev));
1241 if (pr)
Kevin Haoae2a84b2015-06-12 10:26:37 +08001242 pr_debug("PCI: parent is %p: %pR\n", pr, pr);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001243 /* We'll assign a new address later */
1244 r->flags |= IORESOURCE_UNSET;
1245 r->end -= r->start;
1246 r->start = 0;
1247 }
1248}
1249
1250static void __init pcibios_allocate_resources(int pass)
1251{
1252 struct pci_dev *dev = NULL;
1253 int idx, disabled;
1254 u16 command;
1255 struct resource *r;
1256
1257 for_each_pci_dev(dev) {
1258 pci_read_config_word(dev, PCI_COMMAND, &command);
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001259 for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001260 r = &dev->resource[idx];
1261 if (r->parent) /* Already allocated */
1262 continue;
1263 if (!r->flags || (r->flags & IORESOURCE_UNSET))
1264 continue; /* Not assigned at all */
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001265 /* We only allocate ROMs on pass 1 just in case they
1266 * have been screwed up by firmware
1267 */
1268 if (idx == PCI_ROM_RESOURCE )
1269 disabled = 1;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001270 if (r->flags & IORESOURCE_IO)
1271 disabled = !(command & PCI_COMMAND_IO);
1272 else
1273 disabled = !(command & PCI_COMMAND_MEMORY);
Paul Mackerras533b1922007-12-31 10:04:15 +11001274 if (pass == disabled)
1275 alloc_resource(dev, idx);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001276 }
1277 if (pass)
1278 continue;
1279 r = &dev->resource[PCI_ROM_RESOURCE];
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001280 if (r->flags) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001281 /* Turn the ROM off, leave the resource region,
1282 * but keep it unregistered.
1283 */
1284 u32 reg;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001285 pci_read_config_dword(dev, dev->rom_base_reg, &reg);
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001286 if (reg & PCI_ROM_ADDRESS_ENABLE) {
1287 pr_debug("PCI: Switching off ROM of %s\n",
1288 pci_name(dev));
1289 r->flags &= ~IORESOURCE_ROM_ENABLE;
1290 pci_write_config_dword(dev, dev->rom_base_reg,
1291 reg & ~PCI_ROM_ADDRESS_ENABLE);
1292 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001293 }
1294 }
1295}
1296
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001297static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1298{
1299 struct pci_controller *hose = pci_bus_to_host(bus);
1300 resource_size_t offset;
1301 struct resource *res, *pres;
1302 int i;
1303
1304 pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1305
1306 /* Check for IO */
1307 if (!(hose->io_resource.flags & IORESOURCE_IO))
1308 goto no_io;
1309 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1310 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1311 BUG_ON(res == NULL);
1312 res->name = "Legacy IO";
1313 res->flags = IORESOURCE_IO;
1314 res->start = offset;
1315 res->end = (offset + 0xfff) & 0xfffffffful;
1316 pr_debug("Candidate legacy IO: %pR\n", res);
1317 if (request_resource(&hose->io_resource, res)) {
1318 printk(KERN_DEBUG
1319 "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1320 pci_domain_nr(bus), bus->number, res);
1321 kfree(res);
1322 }
1323
1324 no_io:
1325 /* Check for memory */
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001326 for (i = 0; i < 3; i++) {
1327 pres = &hose->mem_resources[i];
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001328 offset = hose->mem_offset[i];
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001329 if (!(pres->flags & IORESOURCE_MEM))
1330 continue;
1331 pr_debug("hose mem res: %pR\n", pres);
1332 if ((pres->start - offset) <= 0xa0000 &&
1333 (pres->end - offset) >= 0xbffff)
1334 break;
1335 }
1336 if (i >= 3)
1337 return;
1338 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1339 BUG_ON(res == NULL);
1340 res->name = "Legacy VGA memory";
1341 res->flags = IORESOURCE_MEM;
1342 res->start = 0xa0000 + offset;
1343 res->end = 0xbffff + offset;
1344 pr_debug("Candidate VGA memory: %pR\n", res);
1345 if (request_resource(pres, res)) {
1346 printk(KERN_DEBUG
1347 "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1348 pci_domain_nr(bus), bus->number, res);
1349 kfree(res);
1350 }
1351}
1352
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001353void __init pcibios_resource_survey(void)
1354{
Nathan Fontenote90a1312008-10-27 19:48:17 +00001355 struct pci_bus *b;
1356
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001357 /* Allocate and assign resources */
Nathan Fontenote90a1312008-10-27 19:48:17 +00001358 list_for_each_entry(b, &pci_root_buses, node)
1359 pcibios_allocate_bus_resources(b);
Benjamin Herrenschmidt9a1a70a2016-07-08 16:37:18 +10001360 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
1361 pcibios_allocate_resources(0);
1362 pcibios_allocate_resources(1);
1363 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001364
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001365 /* Before we start assigning unassigned resource, we try to reserve
1366 * the low IO area and the VGA memory area if they intersect the
1367 * bus available resources to avoid allocating things on top of them
1368 */
Rob Herring0e47ff12011-07-12 09:25:51 -05001369 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001370 list_for_each_entry(b, &pci_root_buses, node)
1371 pcibios_reserve_legacy_regions(b);
1372 }
1373
1374 /* Now, if the platform didn't decide to blindly trust the firmware,
1375 * we proceed to assigning things that were left unassigned
1376 */
Rob Herring0e47ff12011-07-12 09:25:51 -05001377 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Wolfram Sanga77acda2009-03-09 06:39:01 +00001378 pr_debug("PCI: Assigning unassigned resources...\n");
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001379 pci_assign_unassigned_resources();
1380 }
1381
1382 /* Call machine dependent fixup */
1383 if (ppc_md.pcibios_fixup)
1384 ppc_md.pcibios_fixup();
1385}
1386
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001387/* This is used by the PCI hotplug driver to allocate resource
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001388 * of newly plugged busses. We can try to consolidate with the
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001389 * rest of the code later, for now, keep it as-is as our main
1390 * resource allocation function doesn't deal with sub-trees yet.
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001391 */
Stephen Rothwellbaf75b02009-06-01 14:53:53 +00001392void pcibios_claim_one_bus(struct pci_bus *bus)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001393{
1394 struct pci_dev *dev;
1395 struct pci_bus *child_bus;
1396
1397 list_for_each_entry(dev, &bus->devices, bus_list) {
1398 int i;
1399
1400 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1401 struct resource *r = &dev->resource[i];
1402
1403 if (r->parent || !r->start || !r->flags)
1404 continue;
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001405
Kevin Haoae2a84b2015-06-12 10:26:37 +08001406 pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1407 pci_name(dev), i, r);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001408
Yinghai Lu3ebfe462015-01-15 16:21:51 -06001409 if (pci_claim_resource(dev, i) == 0)
1410 continue;
1411
1412 pci_claim_bridge_resource(dev, i);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001413 }
1414 }
1415
1416 list_for_each_entry(child_bus, &bus->children, node)
1417 pcibios_claim_one_bus(child_bus);
1418}
Daniel Axtens5b64d2c2015-05-27 16:06:56 +10001419EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001420
1421
1422/* pcibios_finish_adding_to_bus
1423 *
1424 * This is to be called by the hotplug code after devices have been
1425 * added to a bus, this include calling it for a PHB that is just
1426 * being added
1427 */
1428void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1429{
1430 pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1431 pci_domain_nr(bus), bus->number);
1432
1433 /* Allocate bus and devices resources */
1434 pcibios_allocate_bus_resources(bus);
1435 pcibios_claim_one_bus(bus);
Gavin Shan7415c142016-05-20 16:41:36 +10001436 if (!pci_has_flag(PCI_PROBE_ONLY)) {
1437 if (bus->self)
1438 pci_assign_unassigned_bridge_resources(bus->self);
1439 else
1440 pci_assign_unassigned_bus_resources(bus);
1441 }
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001442
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +00001443 /* Fixup EEH */
1444 eeh_add_device_tree_late(bus);
1445
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001446 /* Add new devices to global lists. Register in proc, sysfs. */
1447 pci_bus_add_devices(bus);
1448
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +00001449 /* sysfs files should only be added after devices are added */
1450 eeh_add_sysfs_files(bus);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001451}
1452EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1453
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001454int pcibios_enable_device(struct pci_dev *dev, int mask)
1455{
Daniel Axtens467efc22015-03-31 16:00:56 +11001456 struct pci_controller *phb = pci_bus_to_host(dev->bus);
1457
1458 if (phb->controller_ops.enable_device_hook)
1459 if (!phb->controller_ops.enable_device_hook(dev))
1460 return -EINVAL;
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001461
Bjorn Helgaas7cfb5f92008-03-04 11:56:56 -07001462 return pci_enable_resources(dev, mask);
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001463}
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001464
Michael Neulingabeeed62015-05-27 16:07:00 +10001465void pcibios_disable_device(struct pci_dev *dev)
1466{
1467 struct pci_controller *phb = pci_bus_to_host(dev->bus);
1468
1469 if (phb->controller_ops.disable_device)
1470 phb->controller_ops.disable_device(dev);
1471}
1472
Bjorn Helgaas38973ba2012-03-16 17:48:09 -06001473resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
1474{
1475 return (unsigned long) hose->io_base_virt - _IO_BASE;
1476}
1477
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001478static void pcibios_setup_phb_resources(struct pci_controller *hose,
1479 struct list_head *resources)
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001480{
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001481 struct resource *res;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001482 resource_size_t offset;
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001483 int i;
1484
1485 /* Hookup PHB IO resource */
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001486 res = &hose->io_resource;
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001487
1488 if (!res->flags) {
Benjamin Herrenschmidtcdb1b342016-06-22 17:23:07 +10001489 pr_debug("PCI: I/O resource not set for host"
Rob Herringb7c670d2017-08-21 10:16:47 -05001490 " bridge %pOF (domain %d)\n",
1491 hose->dn, hose->global_number);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001492 } else {
1493 offset = pcibios_io_space_offset(hose);
1494
Kevin Haoae2a84b2015-06-12 10:26:37 +08001495 pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n",
1496 res, (unsigned long long)offset);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001497 pci_add_resource_offset(resources, res, offset);
Benjamin Herrenschmidta0b8e762013-05-04 14:22:57 +00001498 }
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001499
1500 /* Hookup PHB Memory resources */
1501 for (i = 0; i < 3; ++i) {
1502 res = &hose->mem_resources[i];
Gavin Shan727597d2017-02-08 14:11:03 +11001503 if (!res->flags)
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001504 continue;
Gavin Shan727597d2017-02-08 14:11:03 +11001505
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001506 offset = hose->mem_offset[i];
Kevin Haoae2a84b2015-06-12 10:26:37 +08001507 pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1508 res, (unsigned long long)offset);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001509
1510 pci_add_resource_offset(resources, res, offset);
1511 }
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001512}
Kumar Gala89c2dd62009-08-25 16:20:45 +00001513
1514/*
1515 * Null PCI config access functions, for the case when we can't
1516 * find a hose.
1517 */
1518#define NULL_PCI_OP(rw, size, type) \
1519static int \
1520null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1521{ \
1522 return PCIBIOS_DEVICE_NOT_FOUND; \
1523}
1524
1525static int
1526null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1527 int len, u32 *val)
1528{
1529 return PCIBIOS_DEVICE_NOT_FOUND;
1530}
1531
1532static int
1533null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1534 int len, u32 val)
1535{
1536 return PCIBIOS_DEVICE_NOT_FOUND;
1537}
1538
1539static struct pci_ops null_pci_ops =
1540{
1541 .read = null_read_config,
1542 .write = null_write_config,
1543};
1544
1545/*
1546 * These functions are used early on before PCI scanning is done
1547 * and all of the pci_dev and pci_bus structures have been created.
1548 */
1549static struct pci_bus *
1550fake_pci_bus(struct pci_controller *hose, int busnr)
1551{
1552 static struct pci_bus bus;
1553
Anton Blanchardb0d436c2013-08-07 02:01:24 +10001554 if (hose == NULL) {
Kumar Gala89c2dd62009-08-25 16:20:45 +00001555 printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
1556 }
1557 bus.number = busnr;
1558 bus.sysdata = hose;
1559 bus.ops = hose? hose->ops: &null_pci_ops;
1560 return &bus;
1561}
1562
1563#define EARLY_PCI_OP(rw, size, type) \
1564int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1565 int devfn, int offset, type value) \
1566{ \
1567 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1568 devfn, offset, value); \
1569}
1570
1571EARLY_PCI_OP(read, byte, u8 *)
1572EARLY_PCI_OP(read, word, u16 *)
1573EARLY_PCI_OP(read, dword, u32 *)
1574EARLY_PCI_OP(write, byte, u8)
1575EARLY_PCI_OP(write, word, u16)
1576EARLY_PCI_OP(write, dword, u32)
1577
Kumar Gala89c2dd62009-08-25 16:20:45 +00001578int early_find_capability(struct pci_controller *hose, int bus, int devfn,
1579 int cap)
1580{
1581 return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
1582}
Grant Likely0ed2c7222009-08-28 08:58:16 +00001583
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001584struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
1585{
1586 struct pci_controller *hose = bus->sysdata;
1587
1588 return of_node_get(hose->dn);
1589}
1590
Grant Likely0ed2c7222009-08-28 08:58:16 +00001591/**
1592 * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
1593 * @hose: Pointer to the PCI host controller instance structure
Grant Likely0ed2c7222009-08-28 08:58:16 +00001594 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001595void pcibios_scan_phb(struct pci_controller *hose)
Grant Likely0ed2c7222009-08-28 08:58:16 +00001596{
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001597 LIST_HEAD(resources);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001598 struct pci_bus *bus;
1599 struct device_node *node = hose->dn;
1600 int mode;
1601
Rob Herringb7c670d2017-08-21 10:16:47 -05001602 pr_debug("PCI: Scanning PHB %pOF\n", node);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001603
Grant Likely0ed2c7222009-08-28 08:58:16 +00001604 /* Get some IO space for the new PHB */
1605 pcibios_setup_phb_io_space(hose);
1606
1607 /* Wire up PHB bus resources */
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001608 pcibios_setup_phb_resources(hose, &resources);
1609
Yinghai Lube8e60d2012-05-17 18:51:12 -07001610 hose->busn.start = hose->first_busno;
1611 hose->busn.end = hose->last_busno;
1612 hose->busn.flags = IORESOURCE_BUS;
1613 pci_add_resource(&resources, &hose->busn);
1614
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001615 /* Create an empty bus for the toplevel */
1616 bus = pci_create_root_bus(hose->parent, hose->first_busno,
1617 hose->ops, hose, &resources);
1618 if (bus == NULL) {
1619 pr_err("Failed to create bus for PCI domain %04x\n",
1620 hose->global_number);
1621 pci_free_resource_list(&resources);
1622 return;
1623 }
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001624 hose->bus = bus;
Grant Likely0ed2c7222009-08-28 08:58:16 +00001625
1626 /* Get probe mode and perform scan */
1627 mode = PCI_PROBE_NORMAL;
Daniel Axtens467efc22015-03-31 16:00:56 +11001628 if (node && hose->controller_ops.probe_mode)
1629 mode = hose->controller_ops.probe_mode(bus);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001630 pr_debug(" probe mode: %d\n", mode);
Yinghai Lube8e60d2012-05-17 18:51:12 -07001631 if (mode == PCI_PROBE_DEVTREE)
Grant Likely0ed2c7222009-08-28 08:58:16 +00001632 of_scan_bus(node, bus);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001633
Yinghai Lube8e60d2012-05-17 18:51:12 -07001634 if (mode == PCI_PROBE_NORMAL) {
1635 pci_bus_update_busn_res_end(bus, 255);
1636 hose->last_busno = pci_scan_child_bus(bus);
1637 pci_bus_update_busn_res_end(bus, hose->last_busno);
1638 }
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001639
Benjamin Herrenschmidt491b98c2011-11-06 18:55:57 +00001640 /* Platform gets a chance to do some global fixups before
1641 * we proceed to resource allocation
1642 */
1643 if (ppc_md.pcibios_fixup_phb)
1644 ppc_md.pcibios_fixup_phb(hose);
1645
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001646 /* Configure PCI Express settings */
Benjamin Herrenschmidtbb36c442011-09-26 14:22:39 +10001647 if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001648 struct pci_bus *child;
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001649 list_for_each_entry(child, &bus->children, node)
1650 pcie_bus_configure_settings(child);
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001651 }
Grant Likely0ed2c7222009-08-28 08:58:16 +00001652}
Daniel Axtens5b64d2c2015-05-27 16:06:56 +10001653EXPORT_SYMBOL_GPL(pcibios_scan_phb);
Kumar Galac0654882011-05-19 22:26:18 -05001654
1655static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1656{
1657 int i, class = dev->class >> 8;
Jason Jin05737c72011-10-28 16:08:00 +08001658 /* When configured as agent, programing interface = 1 */
1659 int prog_if = dev->class & 0xf;
Kumar Galac0654882011-05-19 22:26:18 -05001660
1661 if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1662 class == PCI_CLASS_BRIDGE_OTHER) &&
1663 (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
Jason Jin05737c72011-10-28 16:08:00 +08001664 (prog_if == 0) &&
Kumar Galac0654882011-05-19 22:26:18 -05001665 (dev->bus->parent == NULL)) {
1666 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1667 dev->resource[i].start = 0;
1668 dev->resource[i].end = 0;
1669 dev->resource[i].flags = 0;
1670 }
1671 }
1672}
1673DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1674DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);