blob: cc5bae4bba7becc8245ce6a2ab135fc5b8721d71 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045
46#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include <asm/io.h>
48#include <asm/processor.h>
49#include <asm/mmu.h>
50#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110051#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110052#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010054#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000056#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010057#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100058#ifdef CONFIG_PPC64
59#include <asm/firmware.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100060#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110061#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110062#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110063#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053064#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100065#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066
Luis Machadod6a61bf2008-07-24 02:10:41 +100067#include <linux/kprobes.h>
68#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100069
Michael Neuling8b3c34c2013-02-13 16:21:32 +000070/* Transactional Memory debug */
71#ifdef TM_DEBUG_SW
72#define TM_DEBUG(x...) printk(KERN_INFO x)
73#else
74#define TM_DEBUG(x...) do { } while(0)
75#endif
76
Paul Mackerras14cf11a2005-09-26 16:04:21 +100077extern unsigned long _get_SP(void);
78
Paul Mackerrasd31626f2014-01-13 15:56:29 +110079#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110080static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110081{
82 /*
83 * If we are saving the current thread's registers, and the
84 * thread is in a transactional state, set the TIF_RESTORE_TM
85 * bit so that we know to restore the registers before
86 * returning to userspace.
87 */
88 if (tsk == current && tsk->thread.regs &&
89 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
90 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053091 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +110092 set_thread_flag(TIF_RESTORE_TM);
93 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +110094}
Cyril Burdc16b552016-09-23 16:18:08 +100095
96static inline bool msr_tm_active(unsigned long msr)
97{
98 return MSR_TM_ACTIVE(msr);
99}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100100#else
Cyril Burdc16b552016-09-23 16:18:08 +1000101static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100102static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
104
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100105bool strict_msr_control;
106EXPORT_SYMBOL(strict_msr_control);
107
108static int __init enable_strict_msr_control(char *str)
109{
110 strict_msr_control = true;
111 pr_info("Enabling strict facility control\n");
112
113 return 0;
114}
115early_param("ppc_strict_facility_enable", enable_strict_msr_control);
116
Cyril Bur3cee0702016-09-23 16:18:10 +1000117unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100118{
119 unsigned long oldmsr = mfmsr();
120 unsigned long newmsr;
121
122 newmsr = oldmsr | bits;
123
124#ifdef CONFIG_VSX
125 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
126 newmsr |= MSR_VSX;
127#endif
128
129 if (oldmsr != newmsr)
130 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000131
132 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100133}
134
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100135void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100136{
137 unsigned long oldmsr = mfmsr();
138 unsigned long newmsr;
139
140 newmsr = oldmsr & ~bits;
141
142#ifdef CONFIG_VSX
143 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
144 newmsr &= ~MSR_VSX;
145#endif
146
147 if (oldmsr != newmsr)
148 mtmsr_isync(newmsr);
149}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100150EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100151
Kevin Hao037f0ee2013-07-14 17:02:05 +0800152#ifdef CONFIG_PPC_FPU
Cyril Bur87924682016-02-29 17:53:49 +1100153void __giveup_fpu(struct task_struct *tsk)
154{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000155 unsigned long msr;
156
Cyril Bur87924682016-02-29 17:53:49 +1100157 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000158 msr = tsk->thread.regs->msr;
159 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100160#ifdef CONFIG_VSX
161 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000162 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100163#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000164 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100165}
166
Anton Blanchard98da5812015-10-29 11:44:01 +1100167void giveup_fpu(struct task_struct *tsk)
168{
Anton Blanchard98da5812015-10-29 11:44:01 +1100169 check_if_tm_restore_required(tsk);
170
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100171 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100172 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100173 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100174}
175EXPORT_SYMBOL(giveup_fpu);
176
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000177/*
178 * Make sure the floating-point register state in the
179 * the thread_struct is up to date for task tsk.
180 */
181void flush_fp_to_thread(struct task_struct *tsk)
182{
183 if (tsk->thread.regs) {
184 /*
185 * We need to disable preemption here because if we didn't,
186 * another process could get scheduled after the regs->msr
187 * test but before we have finished saving the FP registers
188 * to the thread_struct. That process could take over the
189 * FPU, and then when we get scheduled again we would store
190 * bogus values for the remaining FP registers.
191 */
192 preempt_disable();
193 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000194 /*
195 * This should only ever be called for current or
196 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100197 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000198 * there is something wrong if a stopped child appears
199 * to still have its FP state in the CPU registers.
200 */
201 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100202 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203 }
204 preempt_enable();
205 }
206}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000207EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208
209void enable_kernel_fp(void)
210{
Cyril Bure909fb82016-09-23 16:18:11 +1000211 unsigned long cpumsr;
212
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 WARN_ON(preemptible());
214
Cyril Bure909fb82016-09-23 16:18:11 +1000215 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100216
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100217 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
218 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000219 /*
220 * If a thread has already been reclaimed then the
221 * checkpointed registers are on the CPU but have definitely
222 * been saved by the reclaim code. Don't need to and *cannot*
223 * giveup as this would save to the 'live' structure not the
224 * checkpointed structure.
225 */
226 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
227 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100228 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100229 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230}
231EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100232
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000233static int restore_fp(struct task_struct *tsk)
234{
Cyril Burdc16b552016-09-23 16:18:08 +1000235 if (tsk->thread.load_fp || msr_tm_active(tsk->thread.regs->msr)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100236 load_fp_state(&current->thread.fp_state);
237 current->thread.load_fp++;
238 return 1;
239 }
240 return 0;
241}
242#else
243static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100244#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000245
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000246#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100247#define loadvec(thr) ((thr).load_vec)
248
Cyril Bur6f515d82016-02-29 17:53:50 +1100249static void __giveup_altivec(struct task_struct *tsk)
250{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000251 unsigned long msr;
252
Cyril Bur6f515d82016-02-29 17:53:50 +1100253 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000254 msr = tsk->thread.regs->msr;
255 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100256#ifdef CONFIG_VSX
257 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000258 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100259#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000260 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100261}
262
Anton Blanchard98da5812015-10-29 11:44:01 +1100263void giveup_altivec(struct task_struct *tsk)
264{
Anton Blanchard98da5812015-10-29 11:44:01 +1100265 check_if_tm_restore_required(tsk);
266
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100267 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100268 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100269 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100270}
271EXPORT_SYMBOL(giveup_altivec);
272
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000273void enable_kernel_altivec(void)
274{
Cyril Bure909fb82016-09-23 16:18:11 +1000275 unsigned long cpumsr;
276
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000277 WARN_ON(preemptible());
278
Cyril Bure909fb82016-09-23 16:18:11 +1000279 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100280
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100281 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
282 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000283 /*
284 * If a thread has already been reclaimed then the
285 * checkpointed registers are on the CPU but have definitely
286 * been saved by the reclaim code. Don't need to and *cannot*
287 * giveup as this would save to the 'live' structure not the
288 * checkpointed structure.
289 */
290 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
291 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100292 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100293 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294}
295EXPORT_SYMBOL(enable_kernel_altivec);
296
297/*
298 * Make sure the VMX/Altivec register state in the
299 * the thread_struct is up to date for task tsk.
300 */
301void flush_altivec_to_thread(struct task_struct *tsk)
302{
303 if (tsk->thread.regs) {
304 preempt_disable();
305 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000306 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100307 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000308 }
309 preempt_enable();
310 }
311}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000312EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100313
314static int restore_altivec(struct task_struct *tsk)
315{
Cyril Burdc16b552016-09-23 16:18:08 +1000316 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
317 (tsk->thread.load_vec || msr_tm_active(tsk->thread.regs->msr))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100318 load_vr_state(&tsk->thread.vr_state);
319 tsk->thread.used_vr = 1;
320 tsk->thread.load_vec++;
321
322 return 1;
323 }
324 return 0;
325}
326#else
327#define loadvec(thr) 0
328static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329#endif /* CONFIG_ALTIVEC */
330
Michael Neulingce48b212008-06-25 14:07:18 +1000331#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100332static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100333{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000334 unsigned long msr = tsk->thread.regs->msr;
335
336 /*
337 * We should never be ssetting MSR_VSX without also setting
338 * MSR_FP and MSR_VEC
339 */
340 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
341
342 /* __giveup_fpu will clear MSR_VSX */
343 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100344 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000345 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100346 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100347}
348
349static void giveup_vsx(struct task_struct *tsk)
350{
351 check_if_tm_restore_required(tsk);
352
353 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100354 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100355 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100356}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100357
Michael Neulingce48b212008-06-25 14:07:18 +1000358void enable_kernel_vsx(void)
359{
Cyril Bure909fb82016-09-23 16:18:11 +1000360 unsigned long cpumsr;
361
Michael Neulingce48b212008-06-25 14:07:18 +1000362 WARN_ON(preemptible());
363
Cyril Bure909fb82016-09-23 16:18:11 +1000364 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100365
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100366 if (current->thread.regs && (current->thread.regs->msr & MSR_VSX)) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100367 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000368 /*
369 * If a thread has already been reclaimed then the
370 * checkpointed registers are on the CPU but have definitely
371 * been saved by the reclaim code. Don't need to and *cannot*
372 * giveup as this would save to the 'live' structure not the
373 * checkpointed structure.
374 */
375 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
376 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100377 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100378 }
Michael Neulingce48b212008-06-25 14:07:18 +1000379}
380EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000381
382void flush_vsx_to_thread(struct task_struct *tsk)
383{
384 if (tsk->thread.regs) {
385 preempt_disable();
386 if (tsk->thread.regs->msr & MSR_VSX) {
Michael Neulingce48b212008-06-25 14:07:18 +1000387 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000388 giveup_vsx(tsk);
389 }
390 preempt_enable();
391 }
392}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000393EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100394
395static int restore_vsx(struct task_struct *tsk)
396{
397 if (cpu_has_feature(CPU_FTR_VSX)) {
398 tsk->thread.used_vsr = 1;
399 return 1;
400 }
401
402 return 0;
403}
404#else
405static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000406#endif /* CONFIG_VSX */
407
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000408#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100409void giveup_spe(struct task_struct *tsk)
410{
Anton Blanchard98da5812015-10-29 11:44:01 +1100411 check_if_tm_restore_required(tsk);
412
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100413 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100414 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100415 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100416}
417EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000418
419void enable_kernel_spe(void)
420{
421 WARN_ON(preemptible());
422
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100423 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100424
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100425 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
426 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100427 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100428 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000429}
430EXPORT_SYMBOL(enable_kernel_spe);
431
432void flush_spe_to_thread(struct task_struct *tsk)
433{
434 if (tsk->thread.regs) {
435 preempt_disable();
436 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000437 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500438 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500439 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000440 }
441 preempt_enable();
442 }
443}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000444#endif /* CONFIG_SPE */
445
Anton Blanchardc2085052015-10-29 11:44:08 +1100446static unsigned long msr_all_available;
447
448static int __init init_msr_all_available(void)
449{
450#ifdef CONFIG_PPC_FPU
451 msr_all_available |= MSR_FP;
452#endif
453#ifdef CONFIG_ALTIVEC
454 if (cpu_has_feature(CPU_FTR_ALTIVEC))
455 msr_all_available |= MSR_VEC;
456#endif
457#ifdef CONFIG_VSX
458 if (cpu_has_feature(CPU_FTR_VSX))
459 msr_all_available |= MSR_VSX;
460#endif
461#ifdef CONFIG_SPE
462 if (cpu_has_feature(CPU_FTR_SPE))
463 msr_all_available |= MSR_SPE;
464#endif
465
466 return 0;
467}
468early_initcall(init_msr_all_available);
469
470void giveup_all(struct task_struct *tsk)
471{
472 unsigned long usermsr;
473
474 if (!tsk->thread.regs)
475 return;
476
477 usermsr = tsk->thread.regs->msr;
478
479 if ((usermsr & msr_all_available) == 0)
480 return;
481
482 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000483 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100484
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000485 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
486
Anton Blanchardc2085052015-10-29 11:44:08 +1100487#ifdef CONFIG_PPC_FPU
488 if (usermsr & MSR_FP)
489 __giveup_fpu(tsk);
490#endif
491#ifdef CONFIG_ALTIVEC
492 if (usermsr & MSR_VEC)
493 __giveup_altivec(tsk);
494#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100495#ifdef CONFIG_SPE
496 if (usermsr & MSR_SPE)
497 __giveup_spe(tsk);
498#endif
499
500 msr_check_and_clear(msr_all_available);
501}
502EXPORT_SYMBOL(giveup_all);
503
Cyril Bur70fe3d92016-02-29 17:53:47 +1100504void restore_math(struct pt_regs *regs)
505{
506 unsigned long msr;
507
Nicholas Pigginbc4f65e2017-06-09 01:35:05 +1000508 /*
509 * Syscall exit makes a similar initial check before branching
510 * to restore_math. Keep them in synch.
511 */
Cyril Burdc16b552016-09-23 16:18:08 +1000512 if (!msr_tm_active(regs->msr) &&
513 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100514 return;
515
516 msr = regs->msr;
517 msr_check_and_set(msr_all_available);
518
519 /*
520 * Only reload if the bit is not set in the user MSR, the bit BEING set
521 * indicates that the registers are hot
522 */
523 if ((!(msr & MSR_FP)) && restore_fp(current))
524 msr |= MSR_FP | current->thread.fpexc_mode;
525
526 if ((!(msr & MSR_VEC)) && restore_altivec(current))
527 msr |= MSR_VEC;
528
529 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
530 restore_vsx(current)) {
531 msr |= MSR_VSX;
532 }
533
534 msr_check_and_clear(msr_all_available);
535
536 regs->msr = msr;
537}
538
Cyril Burde2a20a2016-02-29 17:53:48 +1100539void save_all(struct task_struct *tsk)
540{
541 unsigned long usermsr;
542
543 if (!tsk->thread.regs)
544 return;
545
546 usermsr = tsk->thread.regs->msr;
547
548 if ((usermsr & msr_all_available) == 0)
549 return;
550
551 msr_check_and_set(msr_all_available);
552
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000553 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100554
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000555 if (usermsr & MSR_FP)
556 save_fpu(tsk);
557
558 if (usermsr & MSR_VEC)
559 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100560
561 if (usermsr & MSR_SPE)
562 __giveup_spe(tsk);
563
564 msr_check_and_clear(msr_all_available);
565}
566
Anton Blanchard579e6332015-10-29 11:44:09 +1100567void flush_all_to_thread(struct task_struct *tsk)
568{
569 if (tsk->thread.regs) {
570 preempt_disable();
571 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100572 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100573
574#ifdef CONFIG_SPE
575 if (tsk->thread.regs->msr & MSR_SPE)
576 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
577#endif
578
579 preempt_enable();
580 }
581}
582EXPORT_SYMBOL(flush_all_to_thread);
583
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000584#ifdef CONFIG_PPC_ADV_DEBUG_REGS
585void do_send_trap(struct pt_regs *regs, unsigned long address,
586 unsigned long error_code, int signal_code, int breakpt)
587{
588 siginfo_t info;
589
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000590 current->thread.trap_nr = signal_code;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000591 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
592 11, SIGSEGV) == NOTIFY_STOP)
593 return;
594
595 /* Deliver the signal to userspace */
596 info.si_signo = SIGTRAP;
597 info.si_errno = breakpt; /* breakpoint or watchpoint id */
598 info.si_code = signal_code;
599 info.si_addr = (void __user *)address;
600 force_sig_info(SIGTRAP, &info, current);
601}
602#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000603void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000604 unsigned long error_code)
605{
606 siginfo_t info;
607
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000608 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000609 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
610 11, SIGSEGV) == NOTIFY_STOP)
611 return;
612
Michael Neuling9422de32012-12-20 14:06:44 +0000613 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000614 return;
615
Michael Neuling9422de32012-12-20 14:06:44 +0000616 /* Clear the breakpoint */
617 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000618
619 /* Deliver the signal to userspace */
620 info.si_signo = SIGTRAP;
621 info.si_errno = 0;
622 info.si_code = TRAP_HWBKPT;
623 info.si_addr = (void __user *)address;
624 force_sig_info(SIGTRAP, &info, current);
625}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000626#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000627
Michael Neuling9422de32012-12-20 14:06:44 +0000628static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100629
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000630#ifdef CONFIG_PPC_ADV_DEBUG_REGS
631/*
632 * Set the debug registers back to their default "safe" values.
633 */
634static void set_debug_reg_defaults(struct thread_struct *thread)
635{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530636 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000637#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530638 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000639#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530640 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000641#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530642 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000643#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530644 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000645#ifdef CONFIG_BOOKE
646 /*
647 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
648 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530649 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000650 DBCR1_IAC3US | DBCR1_IAC4US;
651 /*
652 * Force Data Address Compare User/Supervisor bits to be User-only
653 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
654 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530655 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000656#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530657 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000658#endif
659}
660
Scott Woodf5f97212013-11-22 15:52:29 -0600661static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000662{
Scott Wood6cecf762013-05-13 14:14:53 +0000663 /*
664 * We could have inherited MSR_DE from userspace, since
665 * it doesn't get cleared on exception entry. Make sure
666 * MSR_DE is clear before we enable any debug events.
667 */
668 mtmsr(mfmsr() & ~MSR_DE);
669
Scott Woodf5f97212013-11-22 15:52:29 -0600670 mtspr(SPRN_IAC1, debug->iac1);
671 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000672#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600673 mtspr(SPRN_IAC3, debug->iac3);
674 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000675#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600676 mtspr(SPRN_DAC1, debug->dac1);
677 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000678#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600679 mtspr(SPRN_DVC1, debug->dvc1);
680 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000681#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600682 mtspr(SPRN_DBCR0, debug->dbcr0);
683 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000684#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600685 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000686#endif
687}
688/*
689 * Unless neither the old or new thread are making use of the
690 * debug registers, set the debug registers from the values
691 * stored in the new thread.
692 */
Scott Woodf5f97212013-11-22 15:52:29 -0600693void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000694{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530695 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600696 || (new_debug->dbcr0 & DBCR0_IDM))
697 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000698}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530699EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000700#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000701#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000702static void set_debug_reg_defaults(struct thread_struct *thread)
703{
Michael Neuling9422de32012-12-20 14:06:44 +0000704 thread->hw_brk.address = 0;
705 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000706 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000707}
K.Prasade0780b72011-02-10 04:44:35 +0000708#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000709#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
710
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000711#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000712static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
713{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000714 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000715#ifdef CONFIG_PPC_47x
716 isync();
717#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000718 return 0;
719}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000720#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000721static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
722{
Michael Ellermancab0af92005-11-03 15:30:49 +1100723 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000724 if (cpu_has_feature(CPU_FTR_DABRX))
725 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100726 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000727}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100728#elif defined(CONFIG_PPC_8xx)
729static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
730{
731 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
732 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
733 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
734
735 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
736 lctrl1 |= 0xa0000;
737 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
738 lctrl1 |= 0xf0000;
739 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
740 lctrl2 = 0;
741
742 mtspr(SPRN_LCTRL2, 0);
743 mtspr(SPRN_CMPE, addr);
744 mtspr(SPRN_CMPF, addr + 4);
745 mtspr(SPRN_LCTRL1, lctrl1);
746 mtspr(SPRN_LCTRL2, lctrl2);
747
748 return 0;
749}
Michael Neuling9422de32012-12-20 14:06:44 +0000750#else
751static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
752{
753 return -EINVAL;
754}
755#endif
756
757static inline int set_dabr(struct arch_hw_breakpoint *brk)
758{
759 unsigned long dabr, dabrx;
760
761 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
762 dabrx = ((brk->type >> 3) & 0x7);
763
764 if (ppc_md.set_dabr)
765 return ppc_md.set_dabr(dabr, dabrx);
766
767 return __set_dabr(dabr, dabrx);
768}
769
Michael Neulingbf99de32012-12-20 14:06:45 +0000770static inline int set_dawr(struct arch_hw_breakpoint *brk)
771{
Michael Neuling05d694e2013-01-24 15:02:58 +0000772 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000773
774 dawr = brk->address;
775
776 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
777 << (63 - 58); //* read/write bits */
778 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
779 << (63 - 59); //* translate */
780 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
781 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000782 /* dawr length is stored in field MDR bits 48:53. Matches range in
783 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
784 0b111111=64DW.
785 brk->len is in bytes.
786 This aligns up to double word size, shifts and does the bias.
787 */
788 mrd = ((brk->len + 7) >> 3) - 1;
789 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000790
791 if (ppc_md.set_dawr)
792 return ppc_md.set_dawr(dawr, dawrx);
793 mtspr(SPRN_DAWR, dawr);
794 mtspr(SPRN_DAWRX, dawrx);
795 return 0;
796}
797
Paul Gortmaker21f58502014-04-29 15:25:17 -0400798void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000799{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500800 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000801
Michael Neulingbf99de32012-12-20 14:06:45 +0000802 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400803 set_dawr(brk);
804 else
805 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000806}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000807
Paul Gortmaker21f58502014-04-29 15:25:17 -0400808void set_breakpoint(struct arch_hw_breakpoint *brk)
809{
810 preempt_disable();
811 __set_breakpoint(brk);
812 preempt_enable();
813}
814
Paul Mackerras06d67d52005-10-10 22:29:05 +1000815#ifdef CONFIG_PPC64
816DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000817#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000818
Michael Neuling9422de32012-12-20 14:06:44 +0000819static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
820 struct arch_hw_breakpoint *b)
821{
822 if (a->address != b->address)
823 return false;
824 if (a->type != b->type)
825 return false;
826 if (a->len != b->len)
827 return false;
828 return true;
829}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100830
Michael Neulingfb096922013-02-13 16:21:37 +0000831#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000832
833static inline bool tm_enabled(struct task_struct *tsk)
834{
835 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
836}
837
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100838static void tm_reclaim_thread(struct thread_struct *thr,
839 struct thread_info *ti, uint8_t cause)
840{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100841 /*
842 * Use the current MSR TM suspended bit to track if we have
843 * checkpointed state outstanding.
844 * On signal delivery, we'd normally reclaim the checkpointed
845 * state to obtain stack pointer (see:get_tm_stackpointer()).
846 * This will then directly return to userspace without going
847 * through __switch_to(). However, if the stack frame is bad,
848 * we need to exit this thread which calls __switch_to() which
849 * will again attempt to reclaim the already saved tm state.
850 * Hence we need to check that we've not already reclaimed
851 * this state.
852 * We do this using the current MSR, rather tracking it in
853 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000854 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100855 */
856 if (!MSR_TM_SUSPENDED(mfmsr()))
857 return;
858
Michael Neulingf48e91e2017-05-08 17:16:26 +1000859 /*
860 * If we are in a transaction and FP is off then we can't have
861 * used FP inside that transaction. Hence the checkpointed
862 * state is the same as the live state. We need to copy the
863 * live state to the checkpointed state so that when the
864 * transaction is restored, the checkpointed state is correct
865 * and the aborted transaction sees the correct state. We use
866 * ckpt_regs.msr here as that's what tm_reclaim will use to
867 * determine if it's going to write the checkpointed state or
868 * not. So either this will write the checkpointed registers,
869 * or reclaim will. Similarly for VMX.
870 */
871 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
872 memcpy(&thr->ckfp_state, &thr->fp_state,
873 sizeof(struct thread_fp_state));
874 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
875 memcpy(&thr->ckvr_state, &thr->vr_state,
876 sizeof(struct thread_vr_state));
877
Cyril Burdc310662016-09-23 16:18:24 +1000878 giveup_all(container_of(thr, struct task_struct, thread));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100879
Cyril Burdc310662016-09-23 16:18:24 +1000880 tm_reclaim(thr, thr->ckpt_regs.msr, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100881}
882
883void tm_reclaim_current(uint8_t cause)
884{
885 tm_enable();
886 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
887}
888
Michael Neulingfb096922013-02-13 16:21:37 +0000889static inline void tm_reclaim_task(struct task_struct *tsk)
890{
891 /* We have to work out if we're switching from/to a task that's in the
892 * middle of a transaction.
893 *
894 * In switching we need to maintain a 2nd register state as
895 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000896 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
897 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000898 *
899 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
900 */
901 struct thread_struct *thr = &tsk->thread;
902
903 if (!thr->regs)
904 return;
905
906 if (!MSR_TM_ACTIVE(thr->regs->msr))
907 goto out_and_saveregs;
908
Michael Neulingfb096922013-02-13 16:21:37 +0000909 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
910 "ccr=%lx, msr=%lx, trap=%lx)\n",
911 tsk->pid, thr->regs->nip,
912 thr->regs->ccr, thr->regs->msr,
913 thr->regs->trap);
914
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100915 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000916
917 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
918 tsk->pid);
919
920out_and_saveregs:
921 /* Always save the regs here, even if a transaction's not active.
922 * This context-switches a thread's TM info SPRs. We do it here to
923 * be consistent with the restore path (in recheckpoint) which
924 * cannot happen later in _switch().
925 */
926 tm_save_sprs(thr);
927}
928
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100929extern void __tm_recheckpoint(struct thread_struct *thread,
930 unsigned long orig_msr);
931
932void tm_recheckpoint(struct thread_struct *thread,
933 unsigned long orig_msr)
934{
935 unsigned long flags;
936
Cyril Bur5d176f72016-09-14 18:02:16 +1000937 if (!(thread->regs->msr & MSR_TM))
938 return;
939
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100940 /* We really can't be interrupted here as the TEXASR registers can't
941 * change and later in the trecheckpoint code, we have a userspace R1.
942 * So let's hard disable over this region.
943 */
944 local_irq_save(flags);
945 hard_irq_disable();
946
947 /* The TM SPRs are restored here, so that TEXASR.FS can be set
948 * before the trecheckpoint and no explosion occurs.
949 */
950 tm_restore_sprs(thread);
951
952 __tm_recheckpoint(thread, orig_msr);
953
954 local_irq_restore(flags);
955}
956
Michael Neulingbc2a9402013-02-13 16:21:40 +0000957static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000958{
959 unsigned long msr;
960
961 if (!cpu_has_feature(CPU_FTR_TM))
962 return;
963
964 /* Recheckpoint the registers of the thread we're about to switch to.
965 *
966 * If the task was using FP, we non-lazily reload both the original and
967 * the speculative FP register states. This is because the kernel
968 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000969 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000970 * need to be restored.
971 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000972 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000973 return;
974
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100975 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
976 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000977 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100978 }
Anshuman Khandual829023d2015-07-06 16:24:10 +0530979 msr = new->thread.ckpt_regs.msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000980 /* Recheckpoint to restore original checkpointed register state. */
981 TM_DEBUG("*** tm_recheckpoint of pid %d "
982 "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
983 new->pid, new->thread.regs->msr, msr);
984
Michael Neulingfb096922013-02-13 16:21:37 +0000985 tm_recheckpoint(&new->thread, msr);
986
Cyril Burdc310662016-09-23 16:18:24 +1000987 /*
988 * The checkpointed state has been restored but the live state has
989 * not, ensure all the math functionality is turned off to trigger
990 * restore_math() to reload.
991 */
992 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +0000993
994 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
995 "(kernel msr 0x%lx)\n",
996 new->pid, mfmsr());
997}
998
Cyril Burdc310662016-09-23 16:18:24 +1000999static inline void __switch_to_tm(struct task_struct *prev,
1000 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001001{
1002 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001003 if (tm_enabled(prev) || tm_enabled(new))
1004 tm_enable();
1005
1006 if (tm_enabled(prev)) {
1007 prev->thread.load_tm++;
1008 tm_reclaim_task(prev);
1009 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1010 prev->thread.regs->msr &= ~MSR_TM;
1011 }
1012
Cyril Burdc310662016-09-23 16:18:24 +10001013 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001014 }
1015}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001016
1017/*
1018 * This is called if we are on the way out to userspace and the
1019 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1020 * FP and/or vector state and does so if necessary.
1021 * If userspace is inside a transaction (whether active or
1022 * suspended) and FP/VMX/VSX instructions have ever been enabled
1023 * inside that transaction, then we have to keep them enabled
1024 * and keep the FP/VMX/VSX state loaded while ever the transaction
1025 * continues. The reason is that if we didn't, and subsequently
1026 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1027 * we don't know whether it's the same transaction, and thus we
1028 * don't know which of the checkpointed state and the transactional
1029 * state to use.
1030 */
1031void restore_tm_state(struct pt_regs *regs)
1032{
1033 unsigned long msr_diff;
1034
Cyril Burdc310662016-09-23 16:18:24 +10001035 /*
1036 * This is the only moment we should clear TIF_RESTORE_TM as
1037 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1038 * again, anything else could lead to an incorrect ckpt_msr being
1039 * saved and therefore incorrect signal contexts.
1040 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001041 clear_thread_flag(TIF_RESTORE_TM);
1042 if (!MSR_TM_ACTIVE(regs->msr))
1043 return;
1044
Anshuman Khandual829023d2015-07-06 16:24:10 +05301045 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001046 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001047
Cyril Burdc16b552016-09-23 16:18:08 +10001048 /* Ensure that restore_math() will restore */
1049 if (msr_diff & MSR_FP)
1050 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001051#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001052 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1053 current->thread.load_vec = 1;
1054#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001055 restore_math(regs);
1056
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001057 regs->msr |= msr_diff;
1058}
1059
Michael Neulingfb096922013-02-13 16:21:37 +00001060#else
1061#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001062#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001063#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001064
Anton Blanchard152d5232015-10-29 11:43:55 +11001065static inline void save_sprs(struct thread_struct *t)
1066{
1067#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001068 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001069 t->vrsave = mfspr(SPRN_VRSAVE);
1070#endif
1071#ifdef CONFIG_PPC_BOOK3S_64
1072 if (cpu_has_feature(CPU_FTR_DSCR))
1073 t->dscr = mfspr(SPRN_DSCR);
1074
1075 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1076 t->bescr = mfspr(SPRN_BESCR);
1077 t->ebbhr = mfspr(SPRN_EBBHR);
1078 t->ebbrr = mfspr(SPRN_EBBRR);
1079
1080 t->fscr = mfspr(SPRN_FSCR);
1081
1082 /*
1083 * Note that the TAR is not available for use in the kernel.
1084 * (To provide this, the TAR should be backed up/restored on
1085 * exception entry/exit instead, and be in pt_regs. FIXME,
1086 * this should be in pt_regs anyway (for debug).)
1087 */
1088 t->tar = mfspr(SPRN_TAR);
1089 }
1090#endif
1091}
1092
1093static inline void restore_sprs(struct thread_struct *old_thread,
1094 struct thread_struct *new_thread)
1095{
1096#ifdef CONFIG_ALTIVEC
1097 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1098 old_thread->vrsave != new_thread->vrsave)
1099 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1100#endif
1101#ifdef CONFIG_PPC_BOOK3S_64
1102 if (cpu_has_feature(CPU_FTR_DSCR)) {
1103 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001104 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001105 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001106
1107 if (old_thread->dscr != dscr)
1108 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001109 }
1110
1111 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1112 if (old_thread->bescr != new_thread->bescr)
1113 mtspr(SPRN_BESCR, new_thread->bescr);
1114 if (old_thread->ebbhr != new_thread->ebbhr)
1115 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1116 if (old_thread->ebbrr != new_thread->ebbrr)
1117 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1118
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001119 if (old_thread->fscr != new_thread->fscr)
1120 mtspr(SPRN_FSCR, new_thread->fscr);
1121
Anton Blanchard152d5232015-10-29 11:43:55 +11001122 if (old_thread->tar != new_thread->tar)
1123 mtspr(SPRN_TAR, new_thread->tar);
1124 }
1125#endif
1126}
1127
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001128#ifdef CONFIG_PPC_BOOK3S_64
1129#define CP_SIZE 128
1130static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1131#endif
1132
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001133struct task_struct *__switch_to(struct task_struct *prev,
1134 struct task_struct *new)
1135{
1136 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001137 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001138#ifdef CONFIG_PPC_BOOK3S_64
1139 struct ppc64_tlb_batch *batch;
1140#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001141
Anton Blanchard152d5232015-10-29 11:43:55 +11001142 new_thread = &new->thread;
1143 old_thread = &current->thread;
1144
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001145 WARN_ON(!irqs_disabled());
1146
Paul Mackerras06d67d52005-10-10 22:29:05 +10001147#ifdef CONFIG_PPC64
1148 /*
1149 * Collect processor utilization data per process
1150 */
1151 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -05001152 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001153 long unsigned start_tb, current_tb;
1154 start_tb = old_thread->start_tb;
1155 cu->current_tb = current_tb = mfspr(SPRN_PURR);
1156 old_thread->accum_tb += (current_tb - start_tb);
1157 new_thread->start_tb = current_tb;
1158 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001159#endif /* CONFIG_PPC64 */
1160
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001161#ifdef CONFIG_PPC_STD_MMU_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001162 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001163 if (batch->active) {
1164 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1165 if (batch->index)
1166 __flush_tlb_pending(batch);
1167 batch->active = 0;
1168 }
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001169#endif /* CONFIG_PPC_STD_MMU_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001170
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001171#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1172 switch_booke_debug_regs(&new->thread.debug);
1173#else
1174/*
1175 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1176 * schedule DABR
1177 */
1178#ifndef CONFIG_HAVE_HW_BREAKPOINT
1179 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1180 __set_breakpoint(&new->thread.hw_brk);
1181#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1182#endif
1183
1184 /*
1185 * We need to save SPRs before treclaim/trecheckpoint as these will
1186 * change a number of them.
1187 */
1188 save_sprs(&prev->thread);
1189
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001190 /* Save FPU, Altivec, VSX and SPE state */
1191 giveup_all(prev);
1192
Cyril Burdc310662016-09-23 16:18:24 +10001193 __switch_to_tm(prev, new);
1194
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001195 if (!radix_enabled()) {
1196 /*
1197 * We can't take a PMU exception inside _switch() since there
1198 * is a window where the kernel stack SLB and the kernel stack
1199 * are out of sync. Hard disable here.
1200 */
1201 hard_irq_disable();
1202 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001203
Anton Blanchard20dbe672015-12-10 20:44:39 +11001204 /*
1205 * Call restore_sprs() before calling _switch(). If we move it after
1206 * _switch() then we miss out on calling it for new tasks. The reason
1207 * for this is we manually create a stack frame for new tasks that
1208 * directly returns through ret_from_fork() or
1209 * ret_from_kernel_thread(). See copy_thread() for details.
1210 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001211 restore_sprs(old_thread, new_thread);
1212
Anton Blanchard20dbe672015-12-10 20:44:39 +11001213 last = _switch(old_thread, new_thread);
1214
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001215#ifdef CONFIG_PPC_STD_MMU_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001216 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1217 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001218 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001219 batch->active = 1;
1220 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001221
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001222 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001223 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001224
1225 /*
1226 * The copy-paste buffer can only store into foreign real
1227 * addresses, so unprivileged processes can not see the
1228 * data or use it in any way unless they have foreign real
1229 * mappings. We don't have a VAS driver that allocates those
1230 * yet, so no cpabort is required.
1231 */
1232 if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
1233 /*
1234 * DD1 allows paste into normal system memory, so we
1235 * do an unpaired copy here to clear the buffer and
1236 * prevent a covert channel being set up.
1237 *
1238 * cpabort is not used because it is quite expensive.
1239 */
1240 asm volatile(PPC_COPY(%0, %1)
1241 : : "r"(dummy_copy_buffer), "r"(0));
1242 }
1243 }
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001244#endif /* CONFIG_PPC_STD_MMU_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001245
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001246 return last;
1247}
1248
Paul Mackerras06d67d52005-10-10 22:29:05 +10001249static int instructions_to_print = 16;
1250
Paul Mackerras06d67d52005-10-10 22:29:05 +10001251static void show_instructions(struct pt_regs *regs)
1252{
1253 int i;
1254 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1255 sizeof(int));
1256
1257 printk("Instruction dump:");
1258
1259 for (i = 0; i < instructions_to_print; i++) {
1260 int instr;
1261
1262 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001263 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001264
Scott Wood0de2d822007-09-28 04:38:55 +10001265#if !defined(CONFIG_BOOKE)
1266 /* If executing with the IMMU off, adjust pc rather
1267 * than print XXXXXXXX.
1268 */
1269 if (!(regs->msr & MSR_IR))
1270 pc = (unsigned long)phys_to_virt(pc);
1271#endif
1272
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001273 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001274 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001275 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001276 } else {
1277 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001278 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001279 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001280 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001281 }
1282
1283 pc += sizeof(int);
1284 }
1285
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001286 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001287}
1288
Michael Neuling801c0b22015-11-20 15:15:32 +11001289struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001290 unsigned long bit;
1291 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001292};
1293
1294static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001295#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1296 {MSR_SF, "SF"},
1297 {MSR_HV, "HV"},
1298#endif
1299 {MSR_VEC, "VEC"},
1300 {MSR_VSX, "VSX"},
1301#ifdef CONFIG_BOOKE
1302 {MSR_CE, "CE"},
1303#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001304 {MSR_EE, "EE"},
1305 {MSR_PR, "PR"},
1306 {MSR_FP, "FP"},
1307 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001308#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001309 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001310#else
1311 {MSR_SE, "SE"},
1312 {MSR_BE, "BE"},
1313#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001314 {MSR_IR, "IR"},
1315 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001316 {MSR_PMM, "PMM"},
1317#ifndef CONFIG_BOOKE
1318 {MSR_RI, "RI"},
1319 {MSR_LE, "LE"},
1320#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001321 {0, NULL}
1322};
1323
Michael Neuling801c0b22015-11-20 15:15:32 +11001324static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001325{
Michael Neuling801c0b22015-11-20 15:15:32 +11001326 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001327
Paul Mackerras06d67d52005-10-10 22:29:05 +10001328 for (; bits->bit; ++bits)
1329 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001330 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001331 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001332 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001333}
1334
1335#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1336static struct regbit msr_tm_bits[] = {
1337 {MSR_TS_T, "T"},
1338 {MSR_TS_S, "S"},
1339 {MSR_TM, "E"},
1340 {0, NULL}
1341};
1342
1343static void print_tm_bits(unsigned long val)
1344{
1345/*
1346 * This only prints something if at least one of the TM bit is set.
1347 * Inside the TM[], the output means:
1348 * E: Enabled (bit 32)
1349 * S: Suspended (bit 33)
1350 * T: Transactional (bit 34)
1351 */
1352 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001353 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001354 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001355 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001356 }
1357}
1358#else
1359static void print_tm_bits(unsigned long val) {}
1360#endif
1361
1362static void print_msr_bits(unsigned long val)
1363{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001364 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001365 print_bits(val, msr_bits, ",");
1366 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001367 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001368}
1369
1370#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001371#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001372#define REGS_PER_LINE 4
1373#define LAST_VOLATILE 13
1374#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001375#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001376#define REGS_PER_LINE 8
1377#define LAST_VOLATILE 12
1378#endif
1379
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001380void show_regs(struct pt_regs * regs)
1381{
1382 int i, trap;
1383
Tejun Heoa43cb952013-04-30 15:27:17 -07001384 show_regs_print_info(KERN_DEFAULT);
1385
Paul Mackerras06d67d52005-10-10 22:29:05 +10001386 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
1387 regs->nip, regs->link, regs->ctr);
1388 printk("REGS: %p TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001389 regs, regs->trap, print_tainted(), init_utsname()->release);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001390 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001391 print_msr_bits(regs->msr);
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001392 printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001393 trap = TRAP(regs);
Michael Neuling5115a022011-07-14 19:25:12 +00001394 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001395 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001396 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001397#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001398 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001399#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001400 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001401#endif
1402#ifdef CONFIG_PPC64
Michael Ellerman7dae8652016-11-03 20:45:26 +11001403 pr_cont("SOFTE: %ld ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001404#endif
1405#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001406 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001407 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001408#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001409
1410 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001411 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001412 pr_cont("\nGPR%02d: ", i);
1413 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001414 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001415 break;
1416 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001417 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001418#ifdef CONFIG_KALLSYMS
1419 /*
1420 * Lookup NIP late so we have the best change of getting the
1421 * above info out without failing
1422 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001423 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1424 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001425#endif
1426 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001427 if (!user_mode(regs))
1428 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429}
1430
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001431void flush_thread(void)
1432{
K.Prasade0780b72011-02-10 04:44:35 +00001433#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301434 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001435#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001436 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001437#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438}
1439
1440void
1441release_thread(struct task_struct *t)
1442{
1443}
1444
1445/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001446 * this gets called so that we can store coprocessor state into memory and
1447 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001448 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001449int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001450{
Anton Blanchard579e6332015-10-29 11:44:09 +11001451 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001452 /*
1453 * Flush TM state out so we can copy it. __switch_to_tm() does this
1454 * flush but it removes the checkpointed state from the current CPU and
1455 * transitions the CPU out of TM mode. Hence we need to call
1456 * tm_recheckpoint_new_task() (on the same task) to restore the
1457 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001458 *
1459 * Can't pass dst because it isn't ready. Doesn't matter, passing
1460 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001461 */
Cyril Burdc310662016-09-23 16:18:24 +10001462 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001463
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001464 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001465
1466 clear_task_ebb(dst);
1467
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001468 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001469}
1470
Michael Ellermancec15482014-07-10 12:29:21 +10001471static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1472{
1473#ifdef CONFIG_PPC_STD_MMU_64
1474 unsigned long sp_vsid;
1475 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1476
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001477 if (radix_enabled())
1478 return;
1479
Michael Ellermancec15482014-07-10 12:29:21 +10001480 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1481 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1482 << SLB_VSID_SHIFT_1T;
1483 else
1484 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1485 << SLB_VSID_SHIFT;
1486 sp_vsid |= SLB_VSID_KERNEL | llp;
1487 p->thread.ksp_vsid = sp_vsid;
1488#endif
1489}
1490
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001491/*
1492 * Copy a thread..
1493 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001494
Alex Dowad6eca8932015-03-13 20:14:46 +02001495/*
1496 * Copy architecture-specific thread state
1497 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001498int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001499 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001500{
1501 struct pt_regs *childregs, *kregs;
1502 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001503 extern void ret_from_kernel_thread(void);
1504 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001505 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001506 struct thread_info *ti = task_thread_info(p);
1507
1508 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001509
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001510 /* Copy registers */
1511 sp -= sizeof(struct pt_regs);
1512 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001513 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001514 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001515 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001516 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001517 /* function */
1518 if (usp)
1519 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001520#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001521 clear_tsk_thread_flag(p, TIF_32BIT);
Al Viro138d1ce2012-10-11 08:41:43 -04001522 childregs->softe = 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001523#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001524 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001525 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001526 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001527 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001528 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001529 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001530 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001531 CHECK_FULL_REGS(regs);
1532 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001533 if (usp)
1534 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001535 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001536 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001537 if (clone_flags & CLONE_SETTLS) {
1538#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001539 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001540 childregs->gpr[13] = childregs->gpr[6];
1541 else
1542#endif
1543 childregs->gpr[2] = childregs->gpr[6];
1544 }
Al Viro58254e12012-09-12 18:32:42 -04001545
1546 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001547 }
Cyril Burd272f662016-02-29 17:53:46 +11001548 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001549 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001550
1551 /*
1552 * The way this works is that at some point in the future
1553 * some task will call _switch to switch to the new task.
1554 * That will pop off the stack frame created below and start
1555 * the new task running at ret_from_fork. The new task will
1556 * do some house keeping and then return from the fork or clone
1557 * system call, using the stack frame created above.
1558 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001559 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001560 sp -= sizeof(struct pt_regs);
1561 kregs = (struct pt_regs *) sp;
1562 sp -= STACK_FRAME_OVERHEAD;
1563 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001564#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001565 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1566 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001567#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001568#ifdef CONFIG_HAVE_HW_BREAKPOINT
1569 p->thread.ptrace_bps[0] = NULL;
1570#endif
1571
Paul Mackerras18461962013-09-10 20:21:10 +10001572 p->thread.fp_save_area = NULL;
1573#ifdef CONFIG_ALTIVEC
1574 p->thread.vr_save_area = NULL;
1575#endif
1576
Michael Ellermancec15482014-07-10 12:29:21 +10001577 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001578
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001579#ifdef CONFIG_PPC64
1580 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001581 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001582 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001583 }
Haren Myneni92779242012-12-06 21:49:56 +00001584 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1585 p->thread.ppr = INIT_PPR;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001586#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001587 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001588 return 0;
1589}
1590
1591/*
1592 * Set up a thread for executing a new program
1593 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001594void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001595{
Michael Ellerman90eac722005-10-21 16:01:33 +10001596#ifdef CONFIG_PPC64
1597 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1598#endif
1599
Paul Mackerras06d67d52005-10-10 22:29:05 +10001600 /*
1601 * If we exec out of a kernel thread then thread.regs will not be
1602 * set. Do it now.
1603 */
1604 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001605 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1606 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001607 }
1608
Cyril Bur8e96a872016-06-17 14:58:34 +10001609#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1610 /*
1611 * Clear any transactional state, we're exec()ing. The cause is
1612 * not important as there will never be a recheckpoint so it's not
1613 * user visible.
1614 */
1615 if (MSR_TM_SUSPENDED(mfmsr()))
1616 tm_reclaim_current(0);
1617#endif
1618
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001619 memset(regs->gpr, 0, sizeof(regs->gpr));
1620 regs->ctr = 0;
1621 regs->link = 0;
1622 regs->xer = 0;
1623 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001624 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001625
Roland McGrath474f8192007-09-24 16:52:44 -07001626 /*
1627 * We have just cleared all the nonvolatile GPRs, so make
1628 * FULL_REGS(regs) return true. This is necessary to allow
1629 * ptrace to examine the thread immediately after exec.
1630 */
1631 regs->trap &= ~1UL;
1632
Paul Mackerras06d67d52005-10-10 22:29:05 +10001633#ifdef CONFIG_PPC32
1634 regs->mq = 0;
1635 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001636 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001637#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001638 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001639 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001640
Rusty Russell94af3ab2013-11-20 22:15:02 +11001641 if (is_elf2_task()) {
1642 /* Look ma, no function descriptors! */
1643 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001644
Rusty Russell94af3ab2013-11-20 22:15:02 +11001645 /*
1646 * Ulrich says:
1647 * The latest iteration of the ABI requires that when
1648 * calling a function (at its global entry point),
1649 * the caller must ensure r12 holds the entry point
1650 * address (so that the function can quickly
1651 * establish addressability).
1652 */
1653 regs->gpr[12] = start;
1654 /* Make sure that's restored on entry to userspace. */
1655 set_thread_flag(TIF_RESTOREALL);
1656 } else {
1657 unsigned long toc;
1658
1659 /* start is a relocated pointer to the function
1660 * descriptor for the elf _start routine. The first
1661 * entry in the function descriptor is the entry
1662 * address of _start and the second entry is the TOC
1663 * value we need to use.
1664 */
1665 __get_user(entry, (unsigned long __user *)start);
1666 __get_user(toc, (unsigned long __user *)start+1);
1667
1668 /* Check whether the e_entry function descriptor entries
1669 * need to be relocated before we can use them.
1670 */
1671 if (load_addr != 0) {
1672 entry += load_addr;
1673 toc += load_addr;
1674 }
1675 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001676 }
1677 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001678 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001679 } else {
1680 regs->nip = start;
1681 regs->gpr[2] = 0;
1682 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001683 }
1684#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001685#ifdef CONFIG_VSX
1686 current->thread.used_vsr = 0;
1687#endif
Breno Leitao11958922017-06-02 18:43:30 -03001688 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001689 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001690 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001691#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001692 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1693 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001694 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001695 current->thread.vrsave = 0;
1696 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001697 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001698#endif /* CONFIG_ALTIVEC */
1699#ifdef CONFIG_SPE
1700 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1701 current->thread.acc = 0;
1702 current->thread.spefscr = 0;
1703 current->thread.used_spe = 0;
1704#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001705#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001706 current->thread.tm_tfhar = 0;
1707 current->thread.tm_texasr = 0;
1708 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001709 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001710#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001711}
Anton Blancharde1802b02014-08-20 08:00:02 +10001712EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001713
1714#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1715 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1716
1717int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1718{
1719 struct pt_regs *regs = tsk->thread.regs;
1720
1721 /* This is a bit hairy. If we are an SPE enabled processor
1722 * (have embedded fp) we store the IEEE exception enable flags in
1723 * fpexc_mode. fpexc_mode is also used for setting FP exception
1724 * mode (asyn, precise, disabled) for 'Classic' FP. */
1725 if (val & PR_FP_EXC_SW_ENABLE) {
1726#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001727 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001728 /*
1729 * When the sticky exception bits are set
1730 * directly by userspace, it must call prctl
1731 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1732 * in the existing prctl settings) or
1733 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1734 * the bits being set). <fenv.h> functions
1735 * saving and restoring the whole
1736 * floating-point environment need to do so
1737 * anyway to restore the prctl settings from
1738 * the saved environment.
1739 */
1740 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001741 tsk->thread.fpexc_mode = val &
1742 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1743 return 0;
1744 } else {
1745 return -EINVAL;
1746 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001747#else
1748 return -EINVAL;
1749#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001750 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001751
1752 /* on a CONFIG_SPE this does not hurt us. The bits that
1753 * __pack_fe01 use do not overlap with bits used for
1754 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1755 * on CONFIG_SPE implementations are reserved so writing to
1756 * them does not change anything */
1757 if (val > PR_FP_EXC_PRECISE)
1758 return -EINVAL;
1759 tsk->thread.fpexc_mode = __pack_fe01(val);
1760 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1761 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1762 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001763 return 0;
1764}
1765
1766int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1767{
1768 unsigned int val;
1769
1770 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1771#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001772 if (cpu_has_feature(CPU_FTR_SPE)) {
1773 /*
1774 * When the sticky exception bits are set
1775 * directly by userspace, it must call prctl
1776 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1777 * in the existing prctl settings) or
1778 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1779 * the bits being set). <fenv.h> functions
1780 * saving and restoring the whole
1781 * floating-point environment need to do so
1782 * anyway to restore the prctl settings from
1783 * the saved environment.
1784 */
1785 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001786 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001787 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001788 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001789#else
1790 return -EINVAL;
1791#endif
1792 else
1793 val = __unpack_fe01(tsk->thread.fpexc_mode);
1794 return put_user(val, (unsigned int __user *) adr);
1795}
1796
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001797int set_endian(struct task_struct *tsk, unsigned int val)
1798{
1799 struct pt_regs *regs = tsk->thread.regs;
1800
1801 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1802 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1803 return -EINVAL;
1804
1805 if (regs == NULL)
1806 return -EINVAL;
1807
1808 if (val == PR_ENDIAN_BIG)
1809 regs->msr &= ~MSR_LE;
1810 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1811 regs->msr |= MSR_LE;
1812 else
1813 return -EINVAL;
1814
1815 return 0;
1816}
1817
1818int get_endian(struct task_struct *tsk, unsigned long adr)
1819{
1820 struct pt_regs *regs = tsk->thread.regs;
1821 unsigned int val;
1822
1823 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1824 !cpu_has_feature(CPU_FTR_REAL_LE))
1825 return -EINVAL;
1826
1827 if (regs == NULL)
1828 return -EINVAL;
1829
1830 if (regs->msr & MSR_LE) {
1831 if (cpu_has_feature(CPU_FTR_REAL_LE))
1832 val = PR_ENDIAN_LITTLE;
1833 else
1834 val = PR_ENDIAN_PPC_LITTLE;
1835 } else
1836 val = PR_ENDIAN_BIG;
1837
1838 return put_user(val, (unsigned int __user *)adr);
1839}
1840
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001841int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1842{
1843 tsk->thread.align_ctl = val;
1844 return 0;
1845}
1846
1847int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1848{
1849 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1850}
1851
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001852static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1853 unsigned long nbytes)
1854{
1855 unsigned long stack_page;
1856 unsigned long cpu = task_cpu(p);
1857
1858 /*
1859 * Avoid crashing if the stack has overflowed and corrupted
1860 * task_cpu(p), which is in the thread_info struct.
1861 */
1862 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1863 stack_page = (unsigned long) hardirq_ctx[cpu];
1864 if (sp >= stack_page + sizeof(struct thread_struct)
1865 && sp <= stack_page + THREAD_SIZE - nbytes)
1866 return 1;
1867
1868 stack_page = (unsigned long) softirq_ctx[cpu];
1869 if (sp >= stack_page + sizeof(struct thread_struct)
1870 && sp <= stack_page + THREAD_SIZE - nbytes)
1871 return 1;
1872 }
1873 return 0;
1874}
1875
Anton Blanchard2f251942006-03-27 11:46:18 +11001876int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001877 unsigned long nbytes)
1878{
Al Viro0cec6fd2006-01-12 01:06:02 -08001879 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001880
1881 if (sp >= stack_page + sizeof(struct thread_struct)
1882 && sp <= stack_page + THREAD_SIZE - nbytes)
1883 return 1;
1884
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001885 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001886}
1887
Anton Blanchard2f251942006-03-27 11:46:18 +11001888EXPORT_SYMBOL(validate_sp);
1889
Paul Mackerras06d67d52005-10-10 22:29:05 +10001890unsigned long get_wchan(struct task_struct *p)
1891{
1892 unsigned long ip, sp;
1893 int count = 0;
1894
1895 if (!p || p == current || p->state == TASK_RUNNING)
1896 return 0;
1897
1898 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001899 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001900 return 0;
1901
1902 do {
1903 sp = *(unsigned long *)sp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001904 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001905 return 0;
1906 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001907 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001908 if (!in_sched_functions(ip))
1909 return ip;
1910 }
1911 } while (count++ < 16);
1912 return 0;
1913}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001914
Johannes Bergc4d04be2008-11-20 03:24:07 +00001915static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001916
1917void show_stack(struct task_struct *tsk, unsigned long *stack)
1918{
Paul Mackerras06d67d52005-10-10 22:29:05 +10001919 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001920 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001921 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08001922#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1923 int curr_frame = current->curr_ret_stack;
1924 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07001925 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08001926#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001927
1928 sp = (unsigned long) stack;
1929 if (tsk == NULL)
1930 tsk = current;
1931 if (sp == 0) {
1932 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11001933 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001934 else
1935 sp = tsk->thread.ksp;
1936 }
1937
Paul Mackerras06d67d52005-10-10 22:29:05 +10001938 lr = 0;
1939 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001940 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001941 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001942 return;
1943
1944 stack = (unsigned long *) sp;
1945 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001946 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001947 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001948 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08001949#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10001950 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001951 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08001952 (void *)current->ret_stack[curr_frame].ret);
1953 curr_frame--;
1954 }
1955#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001956 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001957 pr_cont(" (unreliable)");
1958 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001959 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001960 firstframe = 0;
1961
1962 /*
1963 * See if this is an exception frame.
1964 * We look for the "regshere" marker in the current frame.
1965 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001966 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1967 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001968 struct pt_regs *regs = (struct pt_regs *)
1969 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001970 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10001971 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001972 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001973 firstframe = 1;
1974 }
1975
1976 sp = newsp;
1977 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001978}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001979
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001980#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001981/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001982void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001983{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001984 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001985 unsigned long ctrl;
1986
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001987 ctrl = mfspr(SPRN_CTRLF);
1988 ctrl |= CTRL_RUNLATCH;
1989 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001990
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10001991 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001992}
1993
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001994/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001995void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001996{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001997 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001998 unsigned long ctrl;
1999
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002000 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002001
Anton Blanchard4138d652010-08-06 03:28:19 +00002002 ctrl = mfspr(SPRN_CTRLF);
2003 ctrl &= ~CTRL_RUNLATCH;
2004 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002005}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002006#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002007
Anton Blanchardd8390882009-02-22 01:50:03 +00002008unsigned long arch_align_stack(unsigned long sp)
2009{
2010 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2011 sp -= get_random_int() & ~PAGE_MASK;
2012 return sp & ~0xf;
2013}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002014
2015static inline unsigned long brk_rnd(void)
2016{
2017 unsigned long rnd = 0;
2018
2019 /* 8MB for 32bit, 1GB for 64bit */
2020 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002021 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002022 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002023 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002024
2025 return rnd << PAGE_SHIFT;
2026}
2027
2028unsigned long arch_randomize_brk(struct mm_struct *mm)
2029{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002030 unsigned long base = mm->brk;
2031 unsigned long ret;
2032
Kumar Galace7a35c2009-10-16 07:05:17 +00002033#ifdef CONFIG_PPC_STD_MMU_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002034 /*
2035 * If we are using 1TB segments and we are allowed to randomise
2036 * the heap, we can put it above 1TB so it is backed by a 1TB
2037 * segment. Otherwise the heap will be in the bottom 1TB
2038 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002039 * performance penalty. We don't need to worry about radix. For
2040 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002041 */
2042 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2043 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2044#endif
2045
2046 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002047
2048 if (ret < mm->brk)
2049 return mm->brk;
2050
2051 return ret;
2052}
Anton Blanchard501cb162009-02-22 01:50:07 +00002053