blob: 3e82ddce620e5e375d733ff654570f9c9d6c52af [file] [log] [blame]
David Brownell1abb0dc2006-06-25 05:48:17 -07001/*
2 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
3 *
4 * Copyright (C) 2005 James Chapman (ds1337 core)
5 * Copyright (C) 2006 David Brownell
Matthias Fuchsa2166852009-03-31 15:24:58 -07006 * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
Bertrand Achardbc48b902013-04-29 16:19:26 -07007 * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
David Brownell1abb0dc2006-06-25 05:48:17 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tin Huynh9c19b892016-11-30 09:57:31 +070014#include <linux/acpi.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070015#include <linux/bcd.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050016#include <linux/i2c.h>
17#include <linux/init.h>
18#include <linux/module.h>
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -030019#include <linux/of_device.h>
Wolfram Sangeb86c302012-05-29 15:07:38 -070020#include <linux/rtc/ds1307.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050021#include <linux/rtc.h>
22#include <linux/slab.h>
23#include <linux/string.h>
Akinobu Mita445c0202016-01-25 00:22:16 +090024#include <linux/hwmon.h>
25#include <linux/hwmon-sysfs.h>
Akinobu Mita6c6ff142016-01-31 23:10:10 +090026#include <linux/clk-provider.h>
Heiner Kallweit11e58902017-03-10 18:52:34 +010027#include <linux/regmap.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070028
David Anders40ce9722012-03-23 15:02:37 -070029/*
30 * We can't determine type by probing, but if we expect pre-Linux code
David Brownell1abb0dc2006-06-25 05:48:17 -070031 * to have set the chip up as a clock (turning on the oscillator and
32 * setting the date and time), Linux can ignore the non-clock features.
33 * That's a natural job for a factory or repair bench.
David Brownell1abb0dc2006-06-25 05:48:17 -070034 */
35enum ds_type {
David Brownell045e0e82007-07-17 04:04:55 -070036 ds_1307,
Sean Nyekjaer300a7732017-06-08 12:36:54 +020037 ds_1308,
David Brownell045e0e82007-07-17 04:04:55 -070038 ds_1337,
39 ds_1338,
40 ds_1339,
41 ds_1340,
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -070042 ds_1388,
Wolfram Sang97f902b2009-06-17 16:26:10 -070043 ds_3231,
Stefan Agner8566f702017-03-23 16:54:57 -070044 m41t0,
David Brownell045e0e82007-07-17 04:04:55 -070045 m41t00,
Tomas Novotnyf4199f82014-12-10 15:53:57 -080046 mcp794xx,
Matthias Fuchsa2166852009-03-31 15:24:58 -070047 rx_8025,
Marek Vasutee0981b2017-06-18 22:55:28 +020048 rx_8130,
Wolfram Sang32d322b2012-03-23 15:02:36 -070049 last_ds_type /* always last */
David Anders40ce9722012-03-23 15:02:37 -070050 /* rs5c372 too? different address... */
David Brownell1abb0dc2006-06-25 05:48:17 -070051};
52
David Brownell1abb0dc2006-06-25 05:48:17 -070053
54/* RTC registers don't differ much, except for the century flag */
55#define DS1307_REG_SECS 0x00 /* 00-59 */
56# define DS1307_BIT_CH 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070057# define DS1340_BIT_nEOSC 0x80
Tomas Novotnyf4199f82014-12-10 15:53:57 -080058# define MCP794XX_BIT_ST 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070059#define DS1307_REG_MIN 0x01 /* 00-59 */
Stefan Agner8566f702017-03-23 16:54:57 -070060# define M41T0_BIT_OF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070061#define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
David Brownellc065f352007-07-17 04:05:10 -070062# define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
63# define DS1307_BIT_PM 0x20 /* in REG_HOUR */
David Brownell1abb0dc2006-06-25 05:48:17 -070064# define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
65# define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
66#define DS1307_REG_WDAY 0x03 /* 01-07 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -080067# define MCP794XX_BIT_VBATEN 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -070068#define DS1307_REG_MDAY 0x04 /* 01-31 */
69#define DS1307_REG_MONTH 0x05 /* 01-12 */
70# define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
71#define DS1307_REG_YEAR 0x06 /* 00-99 */
72
David Anders40ce9722012-03-23 15:02:37 -070073/*
74 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
David Brownell045e0e82007-07-17 04:04:55 -070075 * start at 7, and they differ a LOT. Only control and status matter for
76 * basic RTC date and time functionality; be careful using them.
David Brownell1abb0dc2006-06-25 05:48:17 -070077 */
David Brownell045e0e82007-07-17 04:04:55 -070078#define DS1307_REG_CONTROL 0x07 /* or ds1338 */
David Brownell1abb0dc2006-06-25 05:48:17 -070079# define DS1307_BIT_OUT 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070080# define DS1338_BIT_OSF 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -070081# define DS1307_BIT_SQWE 0x10
82# define DS1307_BIT_RS1 0x02
83# define DS1307_BIT_RS0 0x01
84#define DS1337_REG_CONTROL 0x0e
85# define DS1337_BIT_nEOSC 0x80
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -070086# define DS1339_BIT_BBSQI 0x20
Wolfram Sang97f902b2009-06-17 16:26:10 -070087# define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
David Brownell1abb0dc2006-06-25 05:48:17 -070088# define DS1337_BIT_RS2 0x10
89# define DS1337_BIT_RS1 0x08
90# define DS1337_BIT_INTCN 0x04
91# define DS1337_BIT_A2IE 0x02
92# define DS1337_BIT_A1IE 0x01
David Brownell045e0e82007-07-17 04:04:55 -070093#define DS1340_REG_CONTROL 0x07
94# define DS1340_BIT_OUT 0x80
95# define DS1340_BIT_FT 0x40
96# define DS1340_BIT_CALIB_SIGN 0x20
97# define DS1340_M_CALIBRATION 0x1f
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070098#define DS1340_REG_FLAG 0x09
99# define DS1340_BIT_OSF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -0700100#define DS1337_REG_STATUS 0x0f
101# define DS1337_BIT_OSF 0x80
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900102# define DS3231_BIT_EN32KHZ 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -0700103# define DS1337_BIT_A2I 0x02
104# define DS1337_BIT_A1I 0x01
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700105#define DS1339_REG_ALARM1_SECS 0x07
Wolfram Sangeb86c302012-05-29 15:07:38 -0700106
107#define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
David Brownell1abb0dc2006-06-25 05:48:17 -0700108
Matthias Fuchsa2166852009-03-31 15:24:58 -0700109#define RX8025_REG_CTRL1 0x0e
110# define RX8025_BIT_2412 0x20
111#define RX8025_REG_CTRL2 0x0f
112# define RX8025_BIT_PON 0x10
113# define RX8025_BIT_VDET 0x40
114# define RX8025_BIT_XST 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -0700115
116
117struct ds1307 {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700118 u8 regs[11];
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200119 struct nvmem_config nvmem_cfg;
David Brownell1abb0dc2006-06-25 05:48:17 -0700120 enum ds_type type;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700121 unsigned long flags;
122#define HAS_NVRAM 0 /* bit 0 == sysfs file active */
123#define HAS_ALARM 1 /* bit 1 == irq claimed */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100124 struct device *dev;
125 struct regmap *regmap;
126 const char *name;
David Brownell1abb0dc2006-06-25 05:48:17 -0700127 struct rtc_device *rtc;
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900128#ifdef CONFIG_COMMON_CLK
129 struct clk_hw clks[2];
130#endif
David Brownell1abb0dc2006-06-25 05:48:17 -0700131};
132
David Brownell045e0e82007-07-17 04:04:55 -0700133struct chip_desc {
David Brownell045e0e82007-07-17 04:04:55 -0700134 unsigned alarm:1;
Austin Boyle9eab0a72012-03-23 15:02:38 -0700135 u16 nvram_offset;
136 u16 nvram_size;
Heiner Kallweite5531702017-07-12 07:49:47 +0200137 u8 offset; /* register's offset */
Heiner Kallweite48585d2017-06-05 17:57:33 +0200138 u8 century_reg;
139 u8 century_enable_bit;
140 u8 century_bit;
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200141 u8 bbsqi_bit;
Heiner Kallweit45947122017-07-12 07:49:41 +0200142 irq_handler_t irq_handler;
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200143 const struct rtc_class_ops *rtc_ops;
Wolfram Sangeb86c302012-05-29 15:07:38 -0700144 u16 trickle_charger_reg;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100145 u8 (*do_trickle_setup)(struct ds1307 *, uint32_t,
146 bool);
David Brownell045e0e82007-07-17 04:04:55 -0700147};
148
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200149static int ds1307_get_time(struct device *dev, struct rtc_time *t);
150static int ds1307_set_time(struct device *dev, struct rtc_time *t);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100151static u8 do_trickle_setup_ds1339(struct ds1307 *, uint32_t ohms, bool diode);
Heiner Kallweit45947122017-07-12 07:49:41 +0200152static irqreturn_t rx8130_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200153static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
154static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
155static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
Heiner Kallweit45947122017-07-12 07:49:41 +0200156static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200157static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
158static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
159static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
160
161static const struct rtc_class_ops rx8130_rtc_ops = {
162 .read_time = ds1307_get_time,
163 .set_time = ds1307_set_time,
164 .read_alarm = rx8130_read_alarm,
165 .set_alarm = rx8130_set_alarm,
166 .alarm_irq_enable = rx8130_alarm_irq_enable,
167};
168
169static const struct rtc_class_ops mcp794xx_rtc_ops = {
170 .read_time = ds1307_get_time,
171 .set_time = ds1307_set_time,
172 .read_alarm = mcp794xx_read_alarm,
173 .set_alarm = mcp794xx_set_alarm,
174 .alarm_irq_enable = mcp794xx_alarm_irq_enable,
175};
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700176
Heiner Kallweit7624df42017-07-12 07:49:33 +0200177static const struct chip_desc chips[last_ds_type] = {
Wolfram Sang32d322b2012-03-23 15:02:36 -0700178 [ds_1307] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700179 .nvram_offset = 8,
180 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700181 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200182 [ds_1308] = {
183 .nvram_offset = 8,
184 .nvram_size = 56,
185 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700186 [ds_1337] = {
187 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200188 .century_reg = DS1307_REG_MONTH,
189 .century_bit = DS1337_BIT_CENTURY,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700190 },
191 [ds_1338] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700192 .nvram_offset = 8,
193 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700194 },
195 [ds_1339] = {
196 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200197 .century_reg = DS1307_REG_MONTH,
198 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200199 .bbsqi_bit = DS1339_BIT_BBSQI,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700200 .trickle_charger_reg = 0x10,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700201 .do_trickle_setup = &do_trickle_setup_ds1339,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700202 },
203 [ds_1340] = {
Heiner Kallweite48585d2017-06-05 17:57:33 +0200204 .century_reg = DS1307_REG_HOUR,
205 .century_enable_bit = DS1340_BIT_CENTURY_EN,
206 .century_bit = DS1340_BIT_CENTURY,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700207 .trickle_charger_reg = 0x08,
208 },
209 [ds_1388] = {
Heiner Kallweite5531702017-07-12 07:49:47 +0200210 .offset = 1,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700211 .trickle_charger_reg = 0x0a,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700212 },
213 [ds_3231] = {
214 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200215 .century_reg = DS1307_REG_MONTH,
216 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200217 .bbsqi_bit = DS3231_BIT_BBSQW,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700218 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200219 [rx_8130] = {
220 .alarm = 1,
221 /* this is battery backed SRAM */
222 .nvram_offset = 0x20,
223 .nvram_size = 4, /* 32bit (4 word x 8 bit) */
Heiner Kallweite5531702017-07-12 07:49:47 +0200224 .offset = 0x10,
Heiner Kallweit45947122017-07-12 07:49:41 +0200225 .irq_handler = rx8130_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200226 .rtc_ops = &rx8130_rtc_ops,
Marek Vasutee0981b2017-06-18 22:55:28 +0200227 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800228 [mcp794xx] = {
Simon Guinot1d1945d2014-04-03 14:49:55 -0700229 .alarm = 1,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700230 /* this is battery backed SRAM */
231 .nvram_offset = 0x20,
232 .nvram_size = 0x40,
Heiner Kallweit45947122017-07-12 07:49:41 +0200233 .irq_handler = mcp794xx_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200234 .rtc_ops = &mcp794xx_rtc_ops,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700235 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700236};
David Brownell045e0e82007-07-17 04:04:55 -0700237
Jean Delvare3760f732008-04-29 23:11:40 +0200238static const struct i2c_device_id ds1307_id[] = {
239 { "ds1307", ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200240 { "ds1308", ds_1308 },
Jean Delvare3760f732008-04-29 23:11:40 +0200241 { "ds1337", ds_1337 },
242 { "ds1338", ds_1338 },
243 { "ds1339", ds_1339 },
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -0700244 { "ds1388", ds_1388 },
Jean Delvare3760f732008-04-29 23:11:40 +0200245 { "ds1340", ds_1340 },
Wolfram Sang97f902b2009-06-17 16:26:10 -0700246 { "ds3231", ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700247 { "m41t0", m41t0 },
Jean Delvare3760f732008-04-29 23:11:40 +0200248 { "m41t00", m41t00 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800249 { "mcp7940x", mcp794xx },
250 { "mcp7941x", mcp794xx },
Priyanka Jain31c17712011-06-27 16:18:04 -0700251 { "pt7c4338", ds_1307 },
Matthias Fuchsa2166852009-03-31 15:24:58 -0700252 { "rx8025", rx_8025 },
Alexandre Belloni78aaa062016-07-13 02:36:41 +0200253 { "isl12057", ds_1337 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200254 { "rx8130", rx_8130 },
Jean Delvare3760f732008-04-29 23:11:40 +0200255 { }
256};
257MODULE_DEVICE_TABLE(i2c, ds1307_id);
David Brownell1abb0dc2006-06-25 05:48:17 -0700258
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300259#ifdef CONFIG_OF
260static const struct of_device_id ds1307_of_match[] = {
261 {
262 .compatible = "dallas,ds1307",
263 .data = (void *)ds_1307
264 },
265 {
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200266 .compatible = "dallas,ds1308",
267 .data = (void *)ds_1308
268 },
269 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300270 .compatible = "dallas,ds1337",
271 .data = (void *)ds_1337
272 },
273 {
274 .compatible = "dallas,ds1338",
275 .data = (void *)ds_1338
276 },
277 {
278 .compatible = "dallas,ds1339",
279 .data = (void *)ds_1339
280 },
281 {
282 .compatible = "dallas,ds1388",
283 .data = (void *)ds_1388
284 },
285 {
286 .compatible = "dallas,ds1340",
287 .data = (void *)ds_1340
288 },
289 {
290 .compatible = "maxim,ds3231",
291 .data = (void *)ds_3231
292 },
293 {
Alexandre Bellonidb2f8142017-04-08 17:22:02 +0200294 .compatible = "st,m41t0",
295 .data = (void *)m41t00
296 },
297 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300298 .compatible = "st,m41t00",
299 .data = (void *)m41t00
300 },
301 {
302 .compatible = "microchip,mcp7940x",
303 .data = (void *)mcp794xx
304 },
305 {
306 .compatible = "microchip,mcp7941x",
307 .data = (void *)mcp794xx
308 },
309 {
310 .compatible = "pericom,pt7c4338",
311 .data = (void *)ds_1307
312 },
313 {
314 .compatible = "epson,rx8025",
315 .data = (void *)rx_8025
316 },
317 {
318 .compatible = "isil,isl12057",
319 .data = (void *)ds_1337
320 },
321 { }
322};
323MODULE_DEVICE_TABLE(of, ds1307_of_match);
324#endif
325
Tin Huynh9c19b892016-11-30 09:57:31 +0700326#ifdef CONFIG_ACPI
327static const struct acpi_device_id ds1307_acpi_ids[] = {
328 { .id = "DS1307", .driver_data = ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200329 { .id = "DS1308", .driver_data = ds_1308 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700330 { .id = "DS1337", .driver_data = ds_1337 },
331 { .id = "DS1338", .driver_data = ds_1338 },
332 { .id = "DS1339", .driver_data = ds_1339 },
333 { .id = "DS1388", .driver_data = ds_1388 },
334 { .id = "DS1340", .driver_data = ds_1340 },
335 { .id = "DS3231", .driver_data = ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700336 { .id = "M41T0", .driver_data = m41t0 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700337 { .id = "M41T00", .driver_data = m41t00 },
338 { .id = "MCP7940X", .driver_data = mcp794xx },
339 { .id = "MCP7941X", .driver_data = mcp794xx },
340 { .id = "PT7C4338", .driver_data = ds_1307 },
341 { .id = "RX8025", .driver_data = rx_8025 },
342 { .id = "ISL12057", .driver_data = ds_1337 },
343 { }
344};
345MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
346#endif
347
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700348/*
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700349 * The ds1337 and ds1339 both have two alarms, but we only use the first
350 * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
351 * signal; ds1339 chips have only one alarm signal.
352 */
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500353static irqreturn_t ds1307_irq(int irq, void *dev_id)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700354{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100355 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500356 struct mutex *lock = &ds1307->rtc->ops_lock;
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200357 int stat, ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700358
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700359 mutex_lock(lock);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100360 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
361 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700362 goto out;
363
364 if (stat & DS1337_BIT_A1I) {
365 stat &= ~DS1337_BIT_A1I;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100366 regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700367
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200368 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
369 DS1337_BIT_A1IE, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100370 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700371 goto out;
372
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700373 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700374 }
375
376out:
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700377 mutex_unlock(lock);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700378
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700379 return IRQ_HANDLED;
380}
381
382/*----------------------------------------------------------------------*/
383
David Brownell1abb0dc2006-06-25 05:48:17 -0700384static int ds1307_get_time(struct device *dev, struct rtc_time *t)
385{
386 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100387 int tmp, ret;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200388 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700389
David Brownell045e0e82007-07-17 04:04:55 -0700390 /* read the RTC date and time registers all at once */
Heiner Kallweite5531702017-07-12 07:49:47 +0200391 ret = regmap_bulk_read(ds1307->regmap, chip->offset, ds1307->regs, 7);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100392 if (ret) {
393 dev_err(dev, "%s error %d\n", "read", ret);
394 return ret;
David Brownell1abb0dc2006-06-25 05:48:17 -0700395 }
396
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800397 dev_dbg(dev, "%s: %7ph\n", "read", ds1307->regs);
David Brownell1abb0dc2006-06-25 05:48:17 -0700398
Stefan Agner8566f702017-03-23 16:54:57 -0700399 /* if oscillator fail bit is set, no data can be trusted */
400 if (ds1307->type == m41t0 &&
401 ds1307->regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
402 dev_warn_once(dev, "oscillator failed, set time!\n");
403 return -EINVAL;
404 }
405
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700406 t->tm_sec = bcd2bin(ds1307->regs[DS1307_REG_SECS] & 0x7f);
407 t->tm_min = bcd2bin(ds1307->regs[DS1307_REG_MIN] & 0x7f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700408 tmp = ds1307->regs[DS1307_REG_HOUR] & 0x3f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700409 t->tm_hour = bcd2bin(tmp);
410 t->tm_wday = bcd2bin(ds1307->regs[DS1307_REG_WDAY] & 0x07) - 1;
411 t->tm_mday = bcd2bin(ds1307->regs[DS1307_REG_MDAY] & 0x3f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700412 tmp = ds1307->regs[DS1307_REG_MONTH] & 0x1f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700413 t->tm_mon = bcd2bin(tmp) - 1;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700414 t->tm_year = bcd2bin(ds1307->regs[DS1307_REG_YEAR]) + 100;
David Brownell1abb0dc2006-06-25 05:48:17 -0700415
Heiner Kallweite48585d2017-06-05 17:57:33 +0200416 if (ds1307->regs[chip->century_reg] & chip->century_bit &&
417 IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
418 t->tm_year += 100;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200419
David Brownell1abb0dc2006-06-25 05:48:17 -0700420 dev_dbg(dev, "%s secs=%d, mins=%d, "
421 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
422 "read", t->tm_sec, t->tm_min,
423 t->tm_hour, t->tm_mday,
424 t->tm_mon, t->tm_year, t->tm_wday);
425
David Brownell045e0e82007-07-17 04:04:55 -0700426 /* initial clock setting can be undefined */
427 return rtc_valid_tm(t);
David Brownell1abb0dc2006-06-25 05:48:17 -0700428}
429
430static int ds1307_set_time(struct device *dev, struct rtc_time *t)
431{
432 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweite48585d2017-06-05 17:57:33 +0200433 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700434 int result;
435 int tmp;
436 u8 *buf = ds1307->regs;
437
438 dev_dbg(dev, "%s secs=%d, mins=%d, "
439 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
Jeff Garzik11966ad2006-10-04 04:41:53 -0400440 "write", t->tm_sec, t->tm_min,
441 t->tm_hour, t->tm_mday,
442 t->tm_mon, t->tm_year, t->tm_wday);
David Brownell1abb0dc2006-06-25 05:48:17 -0700443
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200444 if (t->tm_year < 100)
445 return -EINVAL;
446
Heiner Kallweite48585d2017-06-05 17:57:33 +0200447#ifdef CONFIG_RTC_DRV_DS1307_CENTURY
448 if (t->tm_year > (chip->century_bit ? 299 : 199))
449 return -EINVAL;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200450#else
Heiner Kallweite48585d2017-06-05 17:57:33 +0200451 if (t->tm_year > 199)
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200452 return -EINVAL;
453#endif
454
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700455 buf[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
456 buf[DS1307_REG_MIN] = bin2bcd(t->tm_min);
457 buf[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
458 buf[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
459 buf[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
460 buf[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
David Brownell1abb0dc2006-06-25 05:48:17 -0700461
462 /* assume 20YY not 19YY */
463 tmp = t->tm_year - 100;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700464 buf[DS1307_REG_YEAR] = bin2bcd(tmp);
David Brownell1abb0dc2006-06-25 05:48:17 -0700465
Heiner Kallweite48585d2017-06-05 17:57:33 +0200466 if (chip->century_enable_bit)
467 buf[chip->century_reg] |= chip->century_enable_bit;
468 if (t->tm_year > 199 && chip->century_bit)
469 buf[chip->century_reg] |= chip->century_bit;
470
471 if (ds1307->type == mcp794xx) {
David Anders40ce9722012-03-23 15:02:37 -0700472 /*
473 * these bits were cleared when preparing the date/time
474 * values and need to be set again before writing the
475 * buffer out to the device.
476 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800477 buf[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
478 buf[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -0700479 }
David Brownell1abb0dc2006-06-25 05:48:17 -0700480
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800481 dev_dbg(dev, "%s: %7ph\n", "write", buf);
David Brownell1abb0dc2006-06-25 05:48:17 -0700482
Heiner Kallweite5531702017-07-12 07:49:47 +0200483 result = regmap_bulk_write(ds1307->regmap, chip->offset, buf, 7);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100484 if (result) {
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800485 dev_err(dev, "%s error %d\n", "write", result);
486 return result;
David Brownell1abb0dc2006-06-25 05:48:17 -0700487 }
488 return 0;
489}
490
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800491static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700492{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100493 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700494 int ret;
495
496 if (!test_bit(HAS_ALARM, &ds1307->flags))
497 return -EINVAL;
498
499 /* read all ALARM1, ALARM2, and status registers at once */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100500 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
501 ds1307->regs, 9);
502 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700503 dev_err(dev, "%s error %d\n", "alarm read", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100504 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700505 }
506
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100507 dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
508 &ds1307->regs[0], &ds1307->regs[4], &ds1307->regs[7]);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700509
David Anders40ce9722012-03-23 15:02:37 -0700510 /*
511 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700512 * and that all four fields are checked matches
513 */
514 t->time.tm_sec = bcd2bin(ds1307->regs[0] & 0x7f);
515 t->time.tm_min = bcd2bin(ds1307->regs[1] & 0x7f);
516 t->time.tm_hour = bcd2bin(ds1307->regs[2] & 0x3f);
517 t->time.tm_mday = bcd2bin(ds1307->regs[3] & 0x3f);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700518
519 /* ... and status */
520 t->enabled = !!(ds1307->regs[7] & DS1337_BIT_A1IE);
521 t->pending = !!(ds1307->regs[8] & DS1337_BIT_A1I);
522
523 dev_dbg(dev, "%s secs=%d, mins=%d, "
524 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
525 "alarm read", t->time.tm_sec, t->time.tm_min,
526 t->time.tm_hour, t->time.tm_mday,
527 t->enabled, t->pending);
528
529 return 0;
530}
531
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800532static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700533{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100534 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700535 unsigned char *buf = ds1307->regs;
536 u8 control, status;
537 int ret;
538
539 if (!test_bit(HAS_ALARM, &ds1307->flags))
540 return -EINVAL;
541
542 dev_dbg(dev, "%s secs=%d, mins=%d, "
543 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
544 "alarm set", t->time.tm_sec, t->time.tm_min,
545 t->time.tm_hour, t->time.tm_mday,
546 t->enabled, t->pending);
547
548 /* read current status of both alarms and the chip */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100549 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
550 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700551 dev_err(dev, "%s error %d\n", "alarm write", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100552 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700553 }
554 control = ds1307->regs[7];
555 status = ds1307->regs[8];
556
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100557 dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
558 &ds1307->regs[0], &ds1307->regs[4], control, status);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700559
560 /* set ALARM1, using 24 hour and day-of-month modes */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700561 buf[0] = bin2bcd(t->time.tm_sec);
562 buf[1] = bin2bcd(t->time.tm_min);
563 buf[2] = bin2bcd(t->time.tm_hour);
564 buf[3] = bin2bcd(t->time.tm_mday);
565
566 /* set ALARM2 to non-garbage */
567 buf[4] = 0;
568 buf[5] = 0;
569 buf[6] = 0;
570
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200571 /* disable alarms */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700572 buf[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700573 buf[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
574
Heiner Kallweit11e58902017-03-10 18:52:34 +0100575 ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
576 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700577 dev_err(dev, "can't set alarm time\n");
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800578 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700579 }
580
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200581 /* optionally enable ALARM1 */
582 if (t->enabled) {
583 dev_dbg(dev, "alarm IRQ armed\n");
584 buf[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100585 regmap_write(ds1307->regmap, DS1337_REG_CONTROL, buf[7]);
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200586 }
587
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700588 return 0;
589}
590
John Stultz16380c12011-02-02 17:02:41 -0800591static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700592{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100593 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700594
John Stultz16380c12011-02-02 17:02:41 -0800595 if (!test_bit(HAS_ALARM, &ds1307->flags))
596 return -ENOTTY;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700597
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200598 return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
599 DS1337_BIT_A1IE,
600 enabled ? DS1337_BIT_A1IE : 0);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700601}
602
David Brownellff8371a2006-09-30 23:28:17 -0700603static const struct rtc_class_ops ds13xx_rtc_ops = {
David Brownell1abb0dc2006-06-25 05:48:17 -0700604 .read_time = ds1307_get_time,
605 .set_time = ds1307_set_time,
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800606 .read_alarm = ds1337_read_alarm,
607 .set_alarm = ds1337_set_alarm,
John Stultz16380c12011-02-02 17:02:41 -0800608 .alarm_irq_enable = ds1307_alarm_irq_enable,
David Brownell1abb0dc2006-06-25 05:48:17 -0700609};
610
David Brownell682d73f2007-11-14 16:58:32 -0800611/*----------------------------------------------------------------------*/
612
Simon Guinot1d1945d2014-04-03 14:49:55 -0700613/*
Marek Vasutee0981b2017-06-18 22:55:28 +0200614 * Alarm support for rx8130 devices.
615 */
616
617#define RX8130_REG_ALARM_MIN 0x07
618#define RX8130_REG_ALARM_HOUR 0x08
619#define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
620#define RX8130_REG_EXTENSION 0x0c
621#define RX8130_REG_EXTENSION_WADA (1 << 3)
622#define RX8130_REG_FLAG 0x0d
623#define RX8130_REG_FLAG_AF (1 << 3)
624#define RX8130_REG_CONTROL0 0x0e
625#define RX8130_REG_CONTROL0_AIE (1 << 3)
626
627static irqreturn_t rx8130_irq(int irq, void *dev_id)
628{
629 struct ds1307 *ds1307 = dev_id;
630 struct mutex *lock = &ds1307->rtc->ops_lock;
631 u8 ctl[3];
632 int ret;
633
634 mutex_lock(lock);
635
636 /* Read control registers. */
637 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
638 if (ret < 0)
639 goto out;
640 if (!(ctl[1] & RX8130_REG_FLAG_AF))
641 goto out;
642 ctl[1] &= ~RX8130_REG_FLAG_AF;
643 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
644
645 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
646 if (ret < 0)
647 goto out;
648
649 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
650
651out:
652 mutex_unlock(lock);
653
654 return IRQ_HANDLED;
655}
656
657static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
658{
659 struct ds1307 *ds1307 = dev_get_drvdata(dev);
660 u8 ald[3], ctl[3];
661 int ret;
662
663 if (!test_bit(HAS_ALARM, &ds1307->flags))
664 return -EINVAL;
665
666 /* Read alarm registers. */
667 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
668 if (ret < 0)
669 return ret;
670
671 /* Read control registers. */
672 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
673 if (ret < 0)
674 return ret;
675
676 t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
677 t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
678
679 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
680 t->time.tm_sec = -1;
681 t->time.tm_min = bcd2bin(ald[0] & 0x7f);
682 t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
683 t->time.tm_wday = -1;
684 t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
685 t->time.tm_mon = -1;
686 t->time.tm_year = -1;
687 t->time.tm_yday = -1;
688 t->time.tm_isdst = -1;
689
690 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
691 __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
692 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
693
694 return 0;
695}
696
697static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
698{
699 struct ds1307 *ds1307 = dev_get_drvdata(dev);
700 u8 ald[3], ctl[3];
701 int ret;
702
703 if (!test_bit(HAS_ALARM, &ds1307->flags))
704 return -EINVAL;
705
706 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
707 "enabled=%d pending=%d\n", __func__,
708 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
709 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
710 t->enabled, t->pending);
711
712 /* Read control registers. */
713 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
714 if (ret < 0)
715 return ret;
716
717 ctl[0] &= ~RX8130_REG_EXTENSION_WADA;
718 ctl[1] |= RX8130_REG_FLAG_AF;
719 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
720
721 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
722 if (ret < 0)
723 return ret;
724
725 /* Hardware alarm precision is 1 minute! */
726 ald[0] = bin2bcd(t->time.tm_min);
727 ald[1] = bin2bcd(t->time.tm_hour);
728 ald[2] = bin2bcd(t->time.tm_mday);
729
730 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
731 if (ret < 0)
732 return ret;
733
734 if (!t->enabled)
735 return 0;
736
737 ctl[2] |= RX8130_REG_CONTROL0_AIE;
738
739 return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
740}
741
742static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
743{
744 struct ds1307 *ds1307 = dev_get_drvdata(dev);
745 int ret, reg;
746
747 if (!test_bit(HAS_ALARM, &ds1307->flags))
748 return -EINVAL;
749
750 ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
751 if (ret < 0)
752 return ret;
753
754 if (enabled)
755 reg |= RX8130_REG_CONTROL0_AIE;
756 else
757 reg &= ~RX8130_REG_CONTROL0_AIE;
758
759 return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
760}
761
Marek Vasutee0981b2017-06-18 22:55:28 +0200762/*----------------------------------------------------------------------*/
763
764/*
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800765 * Alarm support for mcp794xx devices.
Simon Guinot1d1945d2014-04-03 14:49:55 -0700766 */
767
Keerthye29385f2016-06-01 16:19:07 +0530768#define MCP794XX_REG_WEEKDAY 0x3
769#define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800770#define MCP794XX_REG_CONTROL 0x07
771# define MCP794XX_BIT_ALM0_EN 0x10
772# define MCP794XX_BIT_ALM1_EN 0x20
773#define MCP794XX_REG_ALARM0_BASE 0x0a
774#define MCP794XX_REG_ALARM0_CTRL 0x0d
775#define MCP794XX_REG_ALARM1_BASE 0x11
776#define MCP794XX_REG_ALARM1_CTRL 0x14
777# define MCP794XX_BIT_ALMX_IF (1 << 3)
778# define MCP794XX_BIT_ALMX_C0 (1 << 4)
779# define MCP794XX_BIT_ALMX_C1 (1 << 5)
780# define MCP794XX_BIT_ALMX_C2 (1 << 6)
781# define MCP794XX_BIT_ALMX_POL (1 << 7)
782# define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
783 MCP794XX_BIT_ALMX_C1 | \
784 MCP794XX_BIT_ALMX_C2)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700785
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500786static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700787{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100788 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500789 struct mutex *lock = &ds1307->rtc->ops_lock;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700790 int reg, ret;
791
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500792 mutex_lock(lock);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700793
794 /* Check and clear alarm 0 interrupt flag. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100795 ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
796 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700797 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800798 if (!(reg & MCP794XX_BIT_ALMX_IF))
Simon Guinot1d1945d2014-04-03 14:49:55 -0700799 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800800 reg &= ~MCP794XX_BIT_ALMX_IF;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100801 ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
802 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700803 goto out;
804
805 /* Disable alarm 0. */
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200806 ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
807 MCP794XX_BIT_ALM0_EN, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100808 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700809 goto out;
810
811 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
812
813out:
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500814 mutex_unlock(lock);
815
816 return IRQ_HANDLED;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700817}
818
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800819static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700820{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100821 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700822 u8 *regs = ds1307->regs;
823 int ret;
824
825 if (!test_bit(HAS_ALARM, &ds1307->flags))
826 return -EINVAL;
827
828 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100829 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
830 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700831 return ret;
832
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800833 t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700834
835 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
836 t->time.tm_sec = bcd2bin(ds1307->regs[3] & 0x7f);
837 t->time.tm_min = bcd2bin(ds1307->regs[4] & 0x7f);
838 t->time.tm_hour = bcd2bin(ds1307->regs[5] & 0x3f);
839 t->time.tm_wday = bcd2bin(ds1307->regs[6] & 0x7) - 1;
840 t->time.tm_mday = bcd2bin(ds1307->regs[7] & 0x3f);
841 t->time.tm_mon = bcd2bin(ds1307->regs[8] & 0x1f) - 1;
842 t->time.tm_year = -1;
843 t->time.tm_yday = -1;
844 t->time.tm_isdst = -1;
845
846 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
847 "enabled=%d polarity=%d irq=%d match=%d\n", __func__,
848 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
849 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800850 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_POL),
851 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_IF),
852 (ds1307->regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700853
854 return 0;
855}
856
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800857static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700858{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100859 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700860 unsigned char *regs = ds1307->regs;
861 int ret;
862
863 if (!test_bit(HAS_ALARM, &ds1307->flags))
864 return -EINVAL;
865
866 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
867 "enabled=%d pending=%d\n", __func__,
868 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
869 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
870 t->enabled, t->pending);
871
872 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100873 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
874 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700875 return ret;
876
877 /* Set alarm 0, using 24-hour and day-of-month modes. */
878 regs[3] = bin2bcd(t->time.tm_sec);
879 regs[4] = bin2bcd(t->time.tm_min);
880 regs[5] = bin2bcd(t->time.tm_hour);
Tero Kristo62c8c202015-10-23 09:29:57 +0300881 regs[6] = bin2bcd(t->time.tm_wday + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700882 regs[7] = bin2bcd(t->time.tm_mday);
Tero Kristo62c8c202015-10-23 09:29:57 +0300883 regs[8] = bin2bcd(t->time.tm_mon + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700884
885 /* Clear the alarm 0 interrupt flag. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800886 regs[6] &= ~MCP794XX_BIT_ALMX_IF;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700887 /* Set alarm match: second, minute, hour, day, date, month. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800888 regs[6] |= MCP794XX_MSK_ALMX_MATCH;
Nishanth Menone3edd672015-04-20 19:51:34 -0500889 /* Disable interrupt. We will not enable until completely programmed */
890 regs[0] &= ~MCP794XX_BIT_ALM0_EN;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700891
Heiner Kallweit11e58902017-03-10 18:52:34 +0100892 ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
893 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700894 return ret;
895
Nishanth Menone3edd672015-04-20 19:51:34 -0500896 if (!t->enabled)
897 return 0;
898 regs[0] |= MCP794XX_BIT_ALM0_EN;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100899 return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700900}
901
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800902static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700903{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100904 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700905
906 if (!test_bit(HAS_ALARM, &ds1307->flags))
907 return -EINVAL;
908
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200909 return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
910 MCP794XX_BIT_ALM0_EN,
911 enabled ? MCP794XX_BIT_ALM0_EN : 0);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700912}
913
Simon Guinot1d1945d2014-04-03 14:49:55 -0700914/*----------------------------------------------------------------------*/
915
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200916static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
917 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800918{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200919 struct ds1307 *ds1307 = priv;
Heiner Kallweit969fa072017-07-12 07:49:54 +0200920 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell682d73f2007-11-14 16:58:32 -0800921
Heiner Kallweit969fa072017-07-12 07:49:54 +0200922 return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200923 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800924}
925
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200926static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
927 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800928{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200929 struct ds1307 *ds1307 = priv;
Heiner Kallweit969fa072017-07-12 07:49:54 +0200930 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell682d73f2007-11-14 16:58:32 -0800931
Heiner Kallweit969fa072017-07-12 07:49:54 +0200932 return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200933 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800934}
935
David Brownell682d73f2007-11-14 16:58:32 -0800936/*----------------------------------------------------------------------*/
937
Heiner Kallweit11e58902017-03-10 18:52:34 +0100938static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700939 uint32_t ohms, bool diode)
940{
941 u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
942 DS1307_TRICKLE_CHARGER_NO_DIODE;
943
944 switch (ohms) {
945 case 250:
946 setup |= DS1307_TRICKLE_CHARGER_250_OHM;
947 break;
948 case 2000:
949 setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
950 break;
951 case 4000:
952 setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
953 break;
954 default:
Heiner Kallweit11e58902017-03-10 18:52:34 +0100955 dev_warn(ds1307->dev,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700956 "Unsupported ohm value %u in dt\n", ohms);
957 return 0;
958 }
959 return setup;
960}
961
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200962static u8 ds1307_trickle_init(struct ds1307 *ds1307,
Heiner Kallweit7624df42017-07-12 07:49:33 +0200963 const struct chip_desc *chip)
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700964{
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200965 uint32_t ohms;
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700966 bool diode = true;
967
968 if (!chip->do_trickle_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200969 return 0;
970
Heiner Kallweit11e58902017-03-10 18:52:34 +0100971 if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
972 &ohms))
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200973 return 0;
974
Heiner Kallweit11e58902017-03-10 18:52:34 +0100975 if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700976 diode = false;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200977
978 return chip->do_trickle_setup(ds1307, ohms, diode);
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700979}
980
Akinobu Mita445c0202016-01-25 00:22:16 +0900981/*----------------------------------------------------------------------*/
982
983#ifdef CONFIG_RTC_DRV_DS1307_HWMON
984
985/*
986 * Temperature sensor support for ds3231 devices.
987 */
988
989#define DS3231_REG_TEMPERATURE 0x11
990
991/*
992 * A user-initiated temperature conversion is not started by this function,
993 * so the temperature is updated once every 64 seconds.
994 */
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +0900995static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
Akinobu Mita445c0202016-01-25 00:22:16 +0900996{
997 struct ds1307 *ds1307 = dev_get_drvdata(dev);
998 u8 temp_buf[2];
999 s16 temp;
1000 int ret;
1001
Heiner Kallweit11e58902017-03-10 18:52:34 +01001002 ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
1003 temp_buf, sizeof(temp_buf));
1004 if (ret)
Akinobu Mita445c0202016-01-25 00:22:16 +09001005 return ret;
Akinobu Mita445c0202016-01-25 00:22:16 +09001006 /*
1007 * Temperature is represented as a 10-bit code with a resolution of
1008 * 0.25 degree celsius and encoded in two's complement format.
1009 */
1010 temp = (temp_buf[0] << 8) | temp_buf[1];
1011 temp >>= 6;
1012 *mC = temp * 250;
1013
1014 return 0;
1015}
1016
1017static ssize_t ds3231_hwmon_show_temp(struct device *dev,
1018 struct device_attribute *attr, char *buf)
1019{
1020 int ret;
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001021 s32 temp;
Akinobu Mita445c0202016-01-25 00:22:16 +09001022
1023 ret = ds3231_hwmon_read_temp(dev, &temp);
1024 if (ret)
1025 return ret;
1026
1027 return sprintf(buf, "%d\n", temp);
1028}
1029static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, ds3231_hwmon_show_temp,
1030 NULL, 0);
1031
1032static struct attribute *ds3231_hwmon_attrs[] = {
1033 &sensor_dev_attr_temp1_input.dev_attr.attr,
1034 NULL,
1035};
1036ATTRIBUTE_GROUPS(ds3231_hwmon);
1037
1038static void ds1307_hwmon_register(struct ds1307 *ds1307)
1039{
1040 struct device *dev;
1041
1042 if (ds1307->type != ds_3231)
1043 return;
1044
Heiner Kallweit11e58902017-03-10 18:52:34 +01001045 dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
Akinobu Mita445c0202016-01-25 00:22:16 +09001046 ds1307, ds3231_hwmon_groups);
1047 if (IS_ERR(dev)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001048 dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
1049 PTR_ERR(dev));
Akinobu Mita445c0202016-01-25 00:22:16 +09001050 }
1051}
1052
1053#else
1054
1055static void ds1307_hwmon_register(struct ds1307 *ds1307)
1056{
1057}
1058
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001059#endif /* CONFIG_RTC_DRV_DS1307_HWMON */
1060
1061/*----------------------------------------------------------------------*/
1062
1063/*
1064 * Square-wave output support for DS3231
1065 * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
1066 */
1067#ifdef CONFIG_COMMON_CLK
1068
1069enum {
1070 DS3231_CLK_SQW = 0,
1071 DS3231_CLK_32KHZ,
1072};
1073
1074#define clk_sqw_to_ds1307(clk) \
1075 container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
1076#define clk_32khz_to_ds1307(clk) \
1077 container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
1078
1079static int ds3231_clk_sqw_rates[] = {
1080 1,
1081 1024,
1082 4096,
1083 8192,
1084};
1085
1086static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
1087{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001088 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001089 int ret;
1090
1091 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001092 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1093 mask, value);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001094 mutex_unlock(lock);
1095
1096 return ret;
1097}
1098
1099static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
1100 unsigned long parent_rate)
1101{
1102 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001103 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001104 int rate_sel = 0;
1105
Heiner Kallweit11e58902017-03-10 18:52:34 +01001106 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1107 if (ret)
1108 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001109 if (control & DS1337_BIT_RS1)
1110 rate_sel += 1;
1111 if (control & DS1337_BIT_RS2)
1112 rate_sel += 2;
1113
1114 return ds3231_clk_sqw_rates[rate_sel];
1115}
1116
1117static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
1118 unsigned long *prate)
1119{
1120 int i;
1121
1122 for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
1123 if (ds3231_clk_sqw_rates[i] <= rate)
1124 return ds3231_clk_sqw_rates[i];
1125 }
1126
1127 return 0;
1128}
1129
1130static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
1131 unsigned long parent_rate)
1132{
1133 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1134 int control = 0;
1135 int rate_sel;
1136
1137 for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
1138 rate_sel++) {
1139 if (ds3231_clk_sqw_rates[rate_sel] == rate)
1140 break;
1141 }
1142
1143 if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
1144 return -EINVAL;
1145
1146 if (rate_sel & 1)
1147 control |= DS1337_BIT_RS1;
1148 if (rate_sel & 2)
1149 control |= DS1337_BIT_RS2;
1150
1151 return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
1152 control);
1153}
1154
1155static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
1156{
1157 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1158
1159 return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
1160}
1161
1162static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
1163{
1164 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1165
1166 ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
1167}
1168
1169static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
1170{
1171 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001172 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001173
Heiner Kallweit11e58902017-03-10 18:52:34 +01001174 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1175 if (ret)
1176 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001177
1178 return !(control & DS1337_BIT_INTCN);
1179}
1180
1181static const struct clk_ops ds3231_clk_sqw_ops = {
1182 .prepare = ds3231_clk_sqw_prepare,
1183 .unprepare = ds3231_clk_sqw_unprepare,
1184 .is_prepared = ds3231_clk_sqw_is_prepared,
1185 .recalc_rate = ds3231_clk_sqw_recalc_rate,
1186 .round_rate = ds3231_clk_sqw_round_rate,
1187 .set_rate = ds3231_clk_sqw_set_rate,
1188};
1189
1190static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
1191 unsigned long parent_rate)
1192{
1193 return 32768;
1194}
1195
1196static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
1197{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001198 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001199 int ret;
1200
1201 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001202 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
1203 DS3231_BIT_EN32KHZ,
1204 enable ? DS3231_BIT_EN32KHZ : 0);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001205 mutex_unlock(lock);
1206
1207 return ret;
1208}
1209
1210static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
1211{
1212 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1213
1214 return ds3231_clk_32khz_control(ds1307, true);
1215}
1216
1217static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
1218{
1219 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1220
1221 ds3231_clk_32khz_control(ds1307, false);
1222}
1223
1224static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
1225{
1226 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001227 int status, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001228
Heiner Kallweit11e58902017-03-10 18:52:34 +01001229 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
1230 if (ret)
1231 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001232
1233 return !!(status & DS3231_BIT_EN32KHZ);
1234}
1235
1236static const struct clk_ops ds3231_clk_32khz_ops = {
1237 .prepare = ds3231_clk_32khz_prepare,
1238 .unprepare = ds3231_clk_32khz_unprepare,
1239 .is_prepared = ds3231_clk_32khz_is_prepared,
1240 .recalc_rate = ds3231_clk_32khz_recalc_rate,
1241};
1242
1243static struct clk_init_data ds3231_clks_init[] = {
1244 [DS3231_CLK_SQW] = {
1245 .name = "ds3231_clk_sqw",
1246 .ops = &ds3231_clk_sqw_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001247 },
1248 [DS3231_CLK_32KHZ] = {
1249 .name = "ds3231_clk_32khz",
1250 .ops = &ds3231_clk_32khz_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001251 },
1252};
1253
1254static int ds3231_clks_register(struct ds1307 *ds1307)
1255{
Heiner Kallweit11e58902017-03-10 18:52:34 +01001256 struct device_node *node = ds1307->dev->of_node;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001257 struct clk_onecell_data *onecell;
1258 int i;
1259
Heiner Kallweit11e58902017-03-10 18:52:34 +01001260 onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001261 if (!onecell)
1262 return -ENOMEM;
1263
1264 onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001265 onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
1266 sizeof(onecell->clks[0]), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001267 if (!onecell->clks)
1268 return -ENOMEM;
1269
1270 for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
1271 struct clk_init_data init = ds3231_clks_init[i];
1272
1273 /*
1274 * Interrupt signal due to alarm conditions and square-wave
1275 * output share same pin, so don't initialize both.
1276 */
1277 if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
1278 continue;
1279
1280 /* optional override of the clockname */
1281 of_property_read_string_index(node, "clock-output-names", i,
1282 &init.name);
1283 ds1307->clks[i].init = &init;
1284
Heiner Kallweit11e58902017-03-10 18:52:34 +01001285 onecell->clks[i] = devm_clk_register(ds1307->dev,
1286 &ds1307->clks[i]);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001287 if (IS_ERR(onecell->clks[i]))
1288 return PTR_ERR(onecell->clks[i]);
1289 }
1290
1291 if (!node)
1292 return 0;
1293
1294 of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1295
1296 return 0;
1297}
1298
1299static void ds1307_clks_register(struct ds1307 *ds1307)
1300{
1301 int ret;
1302
1303 if (ds1307->type != ds_3231)
1304 return;
1305
1306 ret = ds3231_clks_register(ds1307);
1307 if (ret) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001308 dev_warn(ds1307->dev, "unable to register clock device %d\n",
1309 ret);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001310 }
1311}
1312
1313#else
1314
1315static void ds1307_clks_register(struct ds1307 *ds1307)
1316{
1317}
1318
1319#endif /* CONFIG_COMMON_CLK */
Akinobu Mita445c0202016-01-25 00:22:16 +09001320
Heiner Kallweit11e58902017-03-10 18:52:34 +01001321static const struct regmap_config regmap_config = {
1322 .reg_bits = 8,
1323 .val_bits = 8,
1324 .max_register = 0x12,
1325};
1326
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -08001327static int ds1307_probe(struct i2c_client *client,
1328 const struct i2c_device_id *id)
David Brownell1abb0dc2006-06-25 05:48:17 -07001329{
1330 struct ds1307 *ds1307;
1331 int err = -ENODEV;
Keerthye29385f2016-06-01 16:19:07 +05301332 int tmp, wday;
Heiner Kallweit7624df42017-07-12 07:49:33 +02001333 const struct chip_desc *chip;
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001334 bool want_irq;
Michael Lange8bc2a402016-01-21 18:10:16 +01001335 bool ds1307_can_wakeup_device = false;
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001336 unsigned char *buf;
Jingoo Han01ce8932013-11-12 15:10:41 -08001337 struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
Keerthye29385f2016-06-01 16:19:07 +05301338 struct rtc_time tm;
1339 unsigned long timestamp;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001340 u8 trickle_charger_setup = 0;
Keerthye29385f2016-06-01 16:19:07 +05301341
Jingoo Hanedca66d2013-07-03 15:07:05 -07001342 ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
David Anders40ce9722012-03-23 15:02:37 -07001343 if (!ds1307)
David Brownellc065f352007-07-17 04:05:10 -07001344 return -ENOMEM;
David Brownell045e0e82007-07-17 04:04:55 -07001345
Heiner Kallweit11e58902017-03-10 18:52:34 +01001346 dev_set_drvdata(&client->dev, ds1307);
1347 ds1307->dev = &client->dev;
1348 ds1307->name = client->name;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001349
Heiner Kallweit11e58902017-03-10 18:52:34 +01001350 ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
1351 if (IS_ERR(ds1307->regmap)) {
1352 dev_err(ds1307->dev, "regmap allocation failed\n");
1353 return PTR_ERR(ds1307->regmap);
1354 }
1355
1356 i2c_set_clientdata(client, ds1307);
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001357
1358 if (client->dev.of_node) {
1359 ds1307->type = (enum ds_type)
1360 of_device_get_match_data(&client->dev);
1361 chip = &chips[ds1307->type];
1362 } else if (id) {
Tin Huynh9c19b892016-11-30 09:57:31 +07001363 chip = &chips[id->driver_data];
1364 ds1307->type = id->driver_data;
1365 } else {
1366 const struct acpi_device_id *acpi_id;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001367
Tin Huynh9c19b892016-11-30 09:57:31 +07001368 acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
Heiner Kallweit11e58902017-03-10 18:52:34 +01001369 ds1307->dev);
Tin Huynh9c19b892016-11-30 09:57:31 +07001370 if (!acpi_id)
1371 return -ENODEV;
1372 chip = &chips[acpi_id->driver_data];
1373 ds1307->type = acpi_id->driver_data;
1374 }
1375
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001376 want_irq = client->irq > 0 && chip->alarm;
1377
Tin Huynh9c19b892016-11-30 09:57:31 +07001378 if (!pdata)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001379 trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
Tin Huynh9c19b892016-11-30 09:57:31 +07001380 else if (pdata->trickle_charger_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001381 trickle_charger_setup = pdata->trickle_charger_setup;
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001382
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001383 if (trickle_charger_setup && chip->trickle_charger_reg) {
1384 trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001385 dev_dbg(ds1307->dev,
1386 "writing trickle charger info 0x%x to 0x%x\n",
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001387 trickle_charger_setup, chip->trickle_charger_reg);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001388 regmap_write(ds1307->regmap, chip->trickle_charger_reg,
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001389 trickle_charger_setup);
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001390 }
Wolfram Sangeb86c302012-05-29 15:07:38 -07001391
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001392 buf = ds1307->regs;
David Brownell045e0e82007-07-17 04:04:55 -07001393
Michael Lange8bc2a402016-01-21 18:10:16 +01001394#ifdef CONFIG_OF
1395/*
1396 * For devices with no IRQ directly connected to the SoC, the RTC chip
1397 * can be forced as a wakeup source by stating that explicitly in
1398 * the device's .dts file using the "wakeup-source" boolean property.
1399 * If the "wakeup-source" property is set, don't request an IRQ.
1400 * This will guarantee the 'wakealarm' sysfs entry is available on the device,
1401 * if supported by the RTC.
1402 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001403 if (chip->alarm && of_property_read_bool(client->dev.of_node,
1404 "wakeup-source"))
Michael Lange8bc2a402016-01-21 18:10:16 +01001405 ds1307_can_wakeup_device = true;
Michael Lange8bc2a402016-01-21 18:10:16 +01001406#endif
1407
David Brownell045e0e82007-07-17 04:04:55 -07001408 switch (ds1307->type) {
1409 case ds_1337:
1410 case ds_1339:
Wolfram Sang97f902b2009-06-17 16:26:10 -07001411 case ds_3231:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001412 /* get registers that the "rtc" read below won't read... */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001413 err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
1414 buf, 2);
1415 if (err) {
1416 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001417 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001418 }
1419
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001420 /* oscillator off? turn it on, so clock can tick. */
1421 if (ds1307->regs[0] & DS1337_BIT_nEOSC)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001422 ds1307->regs[0] &= ~DS1337_BIT_nEOSC;
1423
David Anders40ce9722012-03-23 15:02:37 -07001424 /*
Michael Lange8bc2a402016-01-21 18:10:16 +01001425 * Using IRQ or defined as wakeup-source?
1426 * Disable the square wave and both alarms.
Wolfram Sang97f902b2009-06-17 16:26:10 -07001427 * For some variants, be sure alarms can trigger when we're
1428 * running on Vbackup (BBSQI/BBSQW)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001429 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001430 if (want_irq || ds1307_can_wakeup_device) {
Heiner Kallweit0b6ee802017-07-12 07:49:22 +02001431 ds1307->regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001432 ds1307->regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
1433 }
1434
Heiner Kallweit11e58902017-03-10 18:52:34 +01001435 regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
1436 ds1307->regs[0]);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001437
1438 /* oscillator fault? clear flag, and warn */
1439 if (ds1307->regs[1] & DS1337_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001440 regmap_write(ds1307->regmap, DS1337_REG_STATUS,
1441 ds1307->regs[1] & ~DS1337_BIT_OSF);
1442 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell1abb0dc2006-06-25 05:48:17 -07001443 }
David Brownell045e0e82007-07-17 04:04:55 -07001444 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001445
1446 case rx_8025:
Heiner Kallweit11e58902017-03-10 18:52:34 +01001447 err = regmap_bulk_read(ds1307->regmap,
1448 RX8025_REG_CTRL1 << 4 | 0x08, buf, 2);
1449 if (err) {
1450 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001451 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001452 }
1453
1454 /* oscillator off? turn it on, so clock can tick. */
1455 if (!(ds1307->regs[1] & RX8025_BIT_XST)) {
1456 ds1307->regs[1] |= RX8025_BIT_XST;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001457 regmap_write(ds1307->regmap,
1458 RX8025_REG_CTRL2 << 4 | 0x08,
1459 ds1307->regs[1]);
1460 dev_warn(ds1307->dev,
Matthias Fuchsa2166852009-03-31 15:24:58 -07001461 "oscillator stop detected - SET TIME!\n");
1462 }
1463
1464 if (ds1307->regs[1] & RX8025_BIT_PON) {
1465 ds1307->regs[1] &= ~RX8025_BIT_PON;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001466 regmap_write(ds1307->regmap,
1467 RX8025_REG_CTRL2 << 4 | 0x08,
1468 ds1307->regs[1]);
1469 dev_warn(ds1307->dev, "power-on detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001470 }
1471
1472 if (ds1307->regs[1] & RX8025_BIT_VDET) {
1473 ds1307->regs[1] &= ~RX8025_BIT_VDET;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001474 regmap_write(ds1307->regmap,
1475 RX8025_REG_CTRL2 << 4 | 0x08,
1476 ds1307->regs[1]);
1477 dev_warn(ds1307->dev, "voltage drop detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001478 }
1479
1480 /* make sure we are running in 24hour mode */
1481 if (!(ds1307->regs[0] & RX8025_BIT_2412)) {
1482 u8 hour;
1483
1484 /* switch to 24 hour mode */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001485 regmap_write(ds1307->regmap,
1486 RX8025_REG_CTRL1 << 4 | 0x08,
1487 ds1307->regs[0] | RX8025_BIT_2412);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001488
Heiner Kallweit11e58902017-03-10 18:52:34 +01001489 err = regmap_bulk_read(ds1307->regmap,
1490 RX8025_REG_CTRL1 << 4 | 0x08,
1491 buf, 2);
1492 if (err) {
1493 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001494 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001495 }
1496
1497 /* correct hour */
1498 hour = bcd2bin(ds1307->regs[DS1307_REG_HOUR]);
1499 if (hour == 12)
1500 hour = 0;
1501 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1502 hour += 12;
1503
Heiner Kallweit11e58902017-03-10 18:52:34 +01001504 regmap_write(ds1307->regmap,
1505 DS1307_REG_HOUR << 4 | 0x08, hour);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001506 }
1507 break;
David Brownell045e0e82007-07-17 04:04:55 -07001508 default:
1509 break;
1510 }
David Brownell1abb0dc2006-06-25 05:48:17 -07001511
1512read_rtc:
1513 /* read RTC registers */
Heiner Kallweite5531702017-07-12 07:49:47 +02001514 err = regmap_bulk_read(ds1307->regmap, chip->offset, buf, 8);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001515 if (err) {
1516 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001517 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001518 }
1519
David Anders40ce9722012-03-23 15:02:37 -07001520 /*
1521 * minimal sanity checking; some chips (like DS1340) don't
David Brownell1abb0dc2006-06-25 05:48:17 -07001522 * specify the extra bits as must-be-zero, but there are
1523 * still a few values that are clearly out-of-range.
1524 */
1525 tmp = ds1307->regs[DS1307_REG_SECS];
David Brownell045e0e82007-07-17 04:04:55 -07001526 switch (ds1307->type) {
1527 case ds_1307:
Stefan Agner8566f702017-03-23 16:54:57 -07001528 case m41t0:
David Brownell045e0e82007-07-17 04:04:55 -07001529 case m41t00:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001530 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001531 if (tmp & DS1307_BIT_CH) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001532 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1533 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell045e0e82007-07-17 04:04:55 -07001534 goto read_rtc;
David Brownell1abb0dc2006-06-25 05:48:17 -07001535 }
David Brownell045e0e82007-07-17 04:04:55 -07001536 break;
Sean Nyekjaer300a7732017-06-08 12:36:54 +02001537 case ds_1308:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001538 case ds_1338:
1539 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001540 if (tmp & DS1307_BIT_CH)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001541 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001542
1543 /* oscillator fault? clear flag, and warn */
1544 if (ds1307->regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001545 regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
1546 ds1307->regs[DS1307_REG_CONTROL] &
1547 ~DS1338_BIT_OSF);
1548 dev_warn(ds1307->dev, "SET TIME!\n");
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001549 goto read_rtc;
1550 }
David Brownell045e0e82007-07-17 04:04:55 -07001551 break;
frederic Rodofcd8db02008-02-06 01:38:55 -08001552 case ds_1340:
1553 /* clock halted? turn it on, so clock can tick. */
1554 if (tmp & DS1340_BIT_nEOSC)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001555 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
frederic Rodofcd8db02008-02-06 01:38:55 -08001556
Heiner Kallweit11e58902017-03-10 18:52:34 +01001557 err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
1558 if (err) {
1559 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001560 goto exit;
frederic Rodofcd8db02008-02-06 01:38:55 -08001561 }
1562
1563 /* oscillator fault? clear flag, and warn */
1564 if (tmp & DS1340_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001565 regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
1566 dev_warn(ds1307->dev, "SET TIME!\n");
frederic Rodofcd8db02008-02-06 01:38:55 -08001567 }
1568 break;
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001569 case mcp794xx:
David Anders43fcb812011-11-02 13:37:53 -07001570 /* make sure that the backup battery is enabled */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001571 if (!(ds1307->regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001572 regmap_write(ds1307->regmap, DS1307_REG_WDAY,
1573 ds1307->regs[DS1307_REG_WDAY] |
1574 MCP794XX_BIT_VBATEN);
David Anders43fcb812011-11-02 13:37:53 -07001575 }
1576
1577 /* clock halted? turn it on, so clock can tick. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001578 if (!(tmp & MCP794XX_BIT_ST)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001579 regmap_write(ds1307->regmap, DS1307_REG_SECS,
1580 MCP794XX_BIT_ST);
1581 dev_warn(ds1307->dev, "SET TIME!\n");
David Anders43fcb812011-11-02 13:37:53 -07001582 goto read_rtc;
1583 }
1584
1585 break;
Wolfram Sang32d322b2012-03-23 15:02:36 -07001586 default:
David Brownell045e0e82007-07-17 04:04:55 -07001587 break;
David Brownell1abb0dc2006-06-25 05:48:17 -07001588 }
David Brownell045e0e82007-07-17 04:04:55 -07001589
David Brownell1abb0dc2006-06-25 05:48:17 -07001590 tmp = ds1307->regs[DS1307_REG_HOUR];
David Brownellc065f352007-07-17 04:05:10 -07001591 switch (ds1307->type) {
1592 case ds_1340:
Stefan Agner8566f702017-03-23 16:54:57 -07001593 case m41t0:
David Brownellc065f352007-07-17 04:05:10 -07001594 case m41t00:
David Anders40ce9722012-03-23 15:02:37 -07001595 /*
1596 * NOTE: ignores century bits; fix before deploying
David Brownellc065f352007-07-17 04:05:10 -07001597 * systems that will run through year 2100.
1598 */
1599 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001600 case rx_8025:
1601 break;
David Brownellc065f352007-07-17 04:05:10 -07001602 default:
1603 if (!(tmp & DS1307_BIT_12HR))
1604 break;
1605
David Anders40ce9722012-03-23 15:02:37 -07001606 /*
1607 * Be sure we're in 24 hour mode. Multi-master systems
David Brownellc065f352007-07-17 04:05:10 -07001608 * take note...
1609 */
Adrian Bunkfe20ba72008-10-18 20:28:41 -07001610 tmp = bcd2bin(tmp & 0x1f);
David Brownellc065f352007-07-17 04:05:10 -07001611 if (tmp == 12)
1612 tmp = 0;
1613 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1614 tmp += 12;
Heiner Kallweite5531702017-07-12 07:49:47 +02001615 regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
Heiner Kallweit11e58902017-03-10 18:52:34 +01001616 bin2bcd(tmp));
David Brownell1abb0dc2006-06-25 05:48:17 -07001617 }
1618
Keerthye29385f2016-06-01 16:19:07 +05301619 /*
1620 * Some IPs have weekday reset value = 0x1 which might not correct
1621 * hence compute the wday using the current date/month/year values
1622 */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001623 ds1307_get_time(ds1307->dev, &tm);
Keerthye29385f2016-06-01 16:19:07 +05301624 wday = tm.tm_wday;
1625 timestamp = rtc_tm_to_time64(&tm);
1626 rtc_time64_to_tm(timestamp, &tm);
1627
1628 /*
1629 * Check if reset wday is different from the computed wday
1630 * If different then set the wday which we computed using
1631 * timestamp
1632 */
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001633 if (wday != tm.tm_wday)
1634 regmap_update_bits(ds1307->regmap, MCP794XX_REG_WEEKDAY,
1635 MCP794XX_REG_WEEKDAY_WDAY_MASK,
1636 tm.tm_wday + 1);
Keerthye29385f2016-06-01 16:19:07 +05301637
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001638 if (want_irq || ds1307_can_wakeup_device) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001639 device_set_wakeup_capable(ds1307->dev, true);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001640 set_bit(HAS_ALARM, &ds1307->flags);
1641 }
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001642
1643 ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
David Brownell1abb0dc2006-06-25 05:48:17 -07001644 if (IS_ERR(ds1307->rtc)) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001645 return PTR_ERR(ds1307->rtc);
David Brownell1abb0dc2006-06-25 05:48:17 -07001646 }
1647
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001648 if (ds1307_can_wakeup_device && !want_irq) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001649 dev_info(ds1307->dev,
1650 "'wakeup-source' is set, request for an IRQ is disabled!\n");
Michael Lange8bc2a402016-01-21 18:10:16 +01001651 /* We cannot support UIE mode if we do not have an IRQ line */
1652 ds1307->rtc->uie_unsupported = 1;
1653 }
1654
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001655 if (want_irq) {
Heiner Kallweit45947122017-07-12 07:49:41 +02001656 err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
1657 chip->irq_handler ?: ds1307_irq,
Nishanth Menonc5983192015-06-23 11:15:11 -05001658 IRQF_SHARED | IRQF_ONESHOT,
Alexandre Belloni4b9e2a02017-06-02 14:13:21 +02001659 ds1307->name, ds1307);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001660 if (err) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001661 client->irq = 0;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001662 device_set_wakeup_capable(ds1307->dev, false);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001663 clear_bit(HAS_ALARM, &ds1307->flags);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001664 dev_err(ds1307->dev, "unable to request IRQ!\n");
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001665 } else
Heiner Kallweit11e58902017-03-10 18:52:34 +01001666 dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001667 }
1668
Austin Boyle9eab0a72012-03-23 15:02:38 -07001669 if (chip->nvram_size) {
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001670 ds1307->nvmem_cfg.name = "ds1307_nvram";
1671 ds1307->nvmem_cfg.word_size = 1;
1672 ds1307->nvmem_cfg.stride = 1;
1673 ds1307->nvmem_cfg.size = chip->nvram_size;
1674 ds1307->nvmem_cfg.reg_read = ds1307_nvram_read;
1675 ds1307->nvmem_cfg.reg_write = ds1307_nvram_write;
1676 ds1307->nvmem_cfg.priv = ds1307;
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001677
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001678 ds1307->rtc->nvmem_config = &ds1307->nvmem_cfg;
1679 ds1307->rtc->nvram_old_abi = true;
David Brownell682d73f2007-11-14 16:58:32 -08001680 }
1681
Heiner Kallweit1efb98b2017-07-12 07:49:44 +02001682 ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001683 err = rtc_register_device(ds1307->rtc);
1684 if (err)
1685 return err;
1686
Akinobu Mita445c0202016-01-25 00:22:16 +09001687 ds1307_hwmon_register(ds1307);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001688 ds1307_clks_register(ds1307);
Akinobu Mita445c0202016-01-25 00:22:16 +09001689
David Brownell1abb0dc2006-06-25 05:48:17 -07001690 return 0;
1691
Jingoo Hanedca66d2013-07-03 15:07:05 -07001692exit:
David Brownell1abb0dc2006-06-25 05:48:17 -07001693 return err;
1694}
1695
David Brownell1abb0dc2006-06-25 05:48:17 -07001696static struct i2c_driver ds1307_driver = {
1697 .driver = {
David Brownellc065f352007-07-17 04:05:10 -07001698 .name = "rtc-ds1307",
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001699 .of_match_table = of_match_ptr(ds1307_of_match),
Tin Huynh9c19b892016-11-30 09:57:31 +07001700 .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
David Brownell1abb0dc2006-06-25 05:48:17 -07001701 },
David Brownellc065f352007-07-17 04:05:10 -07001702 .probe = ds1307_probe,
Jean Delvare3760f732008-04-29 23:11:40 +02001703 .id_table = ds1307_id,
David Brownell1abb0dc2006-06-25 05:48:17 -07001704};
1705
Axel Lin0abc9202012-03-23 15:02:31 -07001706module_i2c_driver(ds1307_driver);
David Brownell1abb0dc2006-06-25 05:48:17 -07001707
1708MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
1709MODULE_LICENSE("GPL");