blob: df7f2a75e76985aeee3c2f7f263d65629590e245 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Ard Biesheuvelda58fb62015-09-24 13:49:52 -070010#include <linux/efi.h>
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040011#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/stddef.h>
14#include <linux/ioport.h>
15#include <linux/delay.h>
16#include <linux/utsname.h>
17#include <linux/initrd.h>
18#include <linux/console.h>
19#include <linux/bootmem.h>
20#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070021#include <linux/screen_info.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000022#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010024#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060025#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/cpu.h>
27#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000028#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000029#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010030#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010031#include <linux/bug.h>
32#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040033#include <linux/sort.h>
Mark Rutlandbe120392015-07-31 15:46:19 +010034#include <linux/psci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Catalin Marinasb86040a2009-07-24 12:32:54 +010036#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010037#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010039#include <asm/cputype.h>
Ard Biesheuvelda58fb62015-09-24 13:49:52 -070040#include <asm/efi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/elf.h>
Ard Biesheuvel29373672015-09-01 08:59:28 +020042#include <asm/early_ioremap.h>
Stefan Agnera5f4c562015-08-13 00:01:52 +010043#include <asm/fixmap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000045#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000046#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010048#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/mach-types.h>
50#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010051#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/tlbflush.h>
Stefano Stabellini5882bfe2015-05-06 14:13:31 +000053#include <asm/xen/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Grant Likely93c02ab2011-04-28 14:27:21 -060055#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/mach/arch.h>
57#include <asm/mach/irq.h>
58#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010059#include <asm/system_info.h>
60#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060061#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010062#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080063#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000064#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010066#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
70char fpe_type[8];
71
72static int __init fpe_setup(char *line)
73{
74 memcpy(fpe_type, line, 8);
75 return 1;
76}
77
78__setup("fpe=", fpe_setup);
79#endif
80
Russell Kingca8f0b02014-05-27 20:34:28 +010081extern void init_default_cache_policy(unsigned long);
Russell Kingff69a4c2013-07-26 14:55:59 +010082extern void paging_init(const struct machine_desc *desc);
Russell King1221ed12015-04-04 17:25:20 +010083extern void early_paging_init(const struct machine_desc *);
Russell King0371d3f2011-07-05 19:58:29 +010084extern void sanity_check_meminfo(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070085extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010086extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010089EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000090unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070091EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000092unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010093EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010095unsigned int __atags_pointer __initdata;
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097unsigned int system_rev;
98EXPORT_SYMBOL(system_rev);
99
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100100const char *system_serial;
101EXPORT_SYMBOL(system_serial);
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103unsigned int system_serial_low;
104EXPORT_SYMBOL(system_serial_low);
105
106unsigned int system_serial_high;
107EXPORT_SYMBOL(system_serial_high);
108
Russell King0385ebc2010-12-04 17:45:55 +0000109unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110EXPORT_SYMBOL(elf_hwcap);
111
Ard Biesheuvelb342ea42014-02-19 22:28:40 +0100112unsigned int elf_hwcap2 __read_mostly;
113EXPORT_SYMBOL(elf_hwcap2);
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
116#ifdef MULTI_CPU
Russell King0385ebc2010-12-04 17:45:55 +0000117struct processor processor __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#endif
119#ifdef MULTI_TLB
Russell King0385ebc2010-12-04 17:45:55 +0000120struct cpu_tlb_fns cpu_tlb __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#endif
122#ifdef MULTI_USER
Russell King0385ebc2010-12-04 17:45:55 +0000123struct cpu_user_fns cpu_user __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#endif
125#ifdef MULTI_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000126struct cpu_cache_fns cpu_cache __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100128#ifdef CONFIG_OUTER_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000129struct outer_cache_fns outer_cache __read_mostly;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100130EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100131#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Dave Martin2ecccf92011-08-19 17:58:35 +0100133/*
134 * Cached cpu_architecture() result for use by assembler code.
135 * C code should use the cpu_architecture() function instead of accessing this
136 * variable directly.
137 */
138int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
139
Russell Kingccea7a12005-05-31 22:22:32 +0100140struct stack {
141 u32 irq[3];
142 u32 abt[3];
143 u32 und[3];
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100144 u32 fiq[3];
Russell Kingccea7a12005-05-31 22:22:32 +0100145} ____cacheline_aligned;
146
Catalin Marinas55bdd692010-05-21 18:06:41 +0100147#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100148static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100149#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151char elf_platform[ELF_PLATFORM_SIZE];
152EXPORT_SYMBOL(elf_platform);
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154static const char *cpu_name;
155static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100156static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100157const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
160#define ENDIANNESS ((char)endian_test.l)
161
162DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
163
164/*
165 * Standard memory resources
166 */
167static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700168 {
169 .name = "Video RAM",
170 .start = 0,
171 .end = 0,
172 .flags = IORESOURCE_MEM
173 },
174 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100175 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700176 .start = 0,
177 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +0100178 .flags = IORESOURCE_SYSTEM_RAM
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700179 },
180 {
181 .name = "Kernel data",
182 .start = 0,
183 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +0100184 .flags = IORESOURCE_SYSTEM_RAM
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186};
187
188#define video_ram mem_res[0]
189#define kernel_code mem_res[1]
190#define kernel_data mem_res[2]
191
192static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700193 {
194 .name = "reserved",
195 .start = 0x3bc,
196 .end = 0x3be,
197 .flags = IORESOURCE_IO | IORESOURCE_BUSY
198 },
199 {
200 .name = "reserved",
201 .start = 0x378,
202 .end = 0x37f,
203 .flags = IORESOURCE_IO | IORESOURCE_BUSY
204 },
205 {
206 .name = "reserved",
207 .start = 0x278,
208 .end = 0x27f,
209 .flags = IORESOURCE_IO | IORESOURCE_BUSY
210 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211};
212
213#define lp0 io_res[0]
214#define lp1 io_res[1]
215#define lp2 io_res[2]
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217static const char *proc_arch[] = {
218 "undefined/unknown",
219 "3",
220 "4",
221 "4T",
222 "5",
223 "5T",
224 "5TE",
225 "5TEJ",
226 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000227 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100228 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 "?(12)",
230 "?(13)",
231 "?(14)",
232 "?(15)",
233 "?(16)",
234 "?(17)",
235};
236
Catalin Marinas55bdd692010-05-21 18:06:41 +0100237#ifdef CONFIG_CPU_V7M
238static int __get_cpu_architecture(void)
239{
240 return CPU_ARCH_ARMv7M;
241}
242#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100243static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
245 int cpu_arch;
246
Russell King0ba8b9b2008-08-10 18:08:10 +0100247 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100249 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
250 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
251 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
252 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 if (cpu_arch)
254 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100255 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100256 /* Revised CPUID format. Read the Memory Model Feature
257 * Register 0 and check for VMSAv7 or PMSAv7 */
Mason526299c2015-03-17 21:37:25 +0100258 unsigned int mmfr0 = read_cpuid_ext(CPUID_EXT_MMFR0);
Catalin Marinas315cfe72011-02-15 18:06:57 +0100259 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
260 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100261 cpu_arch = CPU_ARCH_ARMv7;
262 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
263 (mmfr0 & 0x000000f0) == 0x00000020)
264 cpu_arch = CPU_ARCH_ARMv6;
265 else
266 cpu_arch = CPU_ARCH_UNKNOWN;
267 } else
268 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270 return cpu_arch;
271}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100272#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Dave Martin2ecccf92011-08-19 17:58:35 +0100274int __pure cpu_architecture(void)
275{
276 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
277
278 return __cpu_architecture;
279}
280
Will Deacon8925ec42010-09-13 16:18:30 +0100281static int cpu_has_aliasing_icache(unsigned int arch)
282{
283 int aliasing_icache;
284 unsigned int id_reg, num_sets, line_size;
285
Will Deacon7f94e9c2011-08-23 22:22:11 +0100286 /* PIPT caches never alias. */
287 if (icache_is_pipt())
288 return 0;
289
Will Deacon8925ec42010-09-13 16:18:30 +0100290 /* arch specifies the register format */
291 switch (arch) {
292 case CPU_ARCH_ARMv7:
Linus Walleij5fb31a92010-10-06 11:07:28 +0100293 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
294 : /* No output operands */
Will Deacon8925ec42010-09-13 16:18:30 +0100295 : "r" (1));
Linus Walleij5fb31a92010-10-06 11:07:28 +0100296 isb();
297 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
298 : "=r" (id_reg));
Will Deacon8925ec42010-09-13 16:18:30 +0100299 line_size = 4 << ((id_reg & 0x7) + 2);
300 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
301 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
302 break;
303 case CPU_ARCH_ARMv6:
304 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
305 break;
306 default:
307 /* I-cache aliases will be handled by D-cache aliasing code */
308 aliasing_icache = 0;
309 }
310
311 return aliasing_icache;
312}
313
Russell Kingc0e95872008-09-25 15:35:28 +0100314static void __init cacheid_init(void)
315{
Russell Kingc0e95872008-09-25 15:35:28 +0100316 unsigned int arch = cpu_architecture();
317
Catalin Marinas55bdd692010-05-21 18:06:41 +0100318 if (arch == CPU_ARCH_ARMv7M) {
319 cacheid = 0;
320 } else if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100321 unsigned int cachetype = read_cpuid_cachetype();
Catalin Marinasb57ee992009-03-03 11:44:12 +0100322 if ((cachetype & (7 << 29)) == 4 << 29) {
323 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100324 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100325 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100326 switch (cachetype & (3 << 14)) {
327 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100328 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100329 break;
330 case (3 << 14):
331 cacheid |= CACHEID_PIPT;
332 break;
333 }
Will Deacon8925ec42010-09-13 16:18:30 +0100334 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100335 arch = CPU_ARCH_ARMv6;
336 if (cachetype & (1 << 23))
337 cacheid = CACHEID_VIPT_ALIASING;
338 else
339 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100340 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100341 if (cpu_has_aliasing_icache(arch))
342 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100343 } else {
344 cacheid = CACHEID_VIVT;
345 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100346
Olof Johansson1b0f6682013-12-05 18:29:35 +0100347 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100348 cache_is_vivt() ? "VIVT" :
349 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100350 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100351 cache_is_vivt() ? "VIVT" :
352 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100353 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100354 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100355 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100356}
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358/*
359 * These functions re-use the assembly code in head.S, which
360 * already provide the required functionality.
361 */
Russell King0f44ba12006-02-24 21:04:56 +0000362extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000363
Grant Likely93c02ab2011-04-28 14:27:21 -0600364void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000365{
366 extern void printascii(const char *);
367 char buf[256];
368 va_list ap;
369
370 va_start(ap, str);
371 vsnprintf(buf, sizeof(buf), str, ap);
372 va_end(ap);
373
374#ifdef CONFIG_DEBUG_LL
375 printascii(buf);
376#endif
377 printk("%s", buf);
378}
379
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100380#ifdef CONFIG_ARM_PATCH_IDIV
381
382static inline u32 __attribute_const__ sdiv_instruction(void)
383{
384 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
385 /* "sdiv r0, r0, r1" */
386 u32 insn = __opcode_thumb32_compose(0xfb90, 0xf0f1);
387 return __opcode_to_mem_thumb32(insn);
388 }
389
390 /* "sdiv r0, r0, r1" */
391 return __opcode_to_mem_arm(0xe710f110);
392}
393
394static inline u32 __attribute_const__ udiv_instruction(void)
395{
396 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
397 /* "udiv r0, r0, r1" */
398 u32 insn = __opcode_thumb32_compose(0xfbb0, 0xf0f1);
399 return __opcode_to_mem_thumb32(insn);
400 }
401
402 /* "udiv r0, r0, r1" */
403 return __opcode_to_mem_arm(0xe730f110);
404}
405
406static inline u32 __attribute_const__ bx_lr_instruction(void)
407{
408 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
409 /* "bx lr; nop" */
410 u32 insn = __opcode_thumb32_compose(0x4770, 0x46c0);
411 return __opcode_to_mem_thumb32(insn);
412 }
413
414 /* "bx lr" */
415 return __opcode_to_mem_arm(0xe12fff1e);
416}
417
418static void __init patch_aeabi_idiv(void)
419{
420 extern void __aeabi_uidiv(void);
421 extern void __aeabi_idiv(void);
422 uintptr_t fn_addr;
423 unsigned int mask;
424
425 mask = IS_ENABLED(CONFIG_THUMB2_KERNEL) ? HWCAP_IDIVT : HWCAP_IDIVA;
426 if (!(elf_hwcap & mask))
427 return;
428
429 pr_info("CPU: div instructions available: patching division code\n");
430
431 fn_addr = ((uintptr_t)&__aeabi_uidiv) & ~1;
Nicolas Pitre208fae52016-03-14 02:55:45 +0100432 asm ("" : "+g" (fn_addr));
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100433 ((u32 *)fn_addr)[0] = udiv_instruction();
434 ((u32 *)fn_addr)[1] = bx_lr_instruction();
435 flush_icache_range(fn_addr, fn_addr + 8);
436
437 fn_addr = ((uintptr_t)&__aeabi_idiv) & ~1;
Nicolas Pitre208fae52016-03-14 02:55:45 +0100438 asm ("" : "+g" (fn_addr));
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100439 ((u32 *)fn_addr)[0] = sdiv_instruction();
440 ((u32 *)fn_addr)[1] = bx_lr_instruction();
441 flush_icache_range(fn_addr, fn_addr + 8);
442}
443
444#else
445static inline void patch_aeabi_idiv(void) { }
446#endif
447
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100448static void __init cpuid_init_hwcaps(void)
449{
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100450 int block;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100451 u32 isar5;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100452
453 if (cpu_architecture() < CPU_ARCH_ARMv7)
454 return;
455
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100456 block = cpuid_feature_extract(CPUID_EXT_ISAR0, 24);
457 if (block >= 2)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100458 elf_hwcap |= HWCAP_IDIVA;
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100459 if (block >= 1)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100460 elf_hwcap |= HWCAP_IDIVT;
Will Deacona469abd2013-04-08 17:13:12 +0100461
462 /* LPAE implies atomic ldrd/strd instructions */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100463 block = cpuid_feature_extract(CPUID_EXT_MMFR0, 0);
464 if (block >= 5)
Will Deacona469abd2013-04-08 17:13:12 +0100465 elf_hwcap |= HWCAP_LPAE;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100466
467 /* check for supported v8 Crypto instructions */
468 isar5 = read_cpuid_ext(CPUID_EXT_ISAR5);
469
470 block = cpuid_feature_extract_field(isar5, 4);
471 if (block >= 2)
472 elf_hwcap2 |= HWCAP2_PMULL;
473 if (block >= 1)
474 elf_hwcap2 |= HWCAP2_AES;
475
476 block = cpuid_feature_extract_field(isar5, 8);
477 if (block >= 1)
478 elf_hwcap2 |= HWCAP2_SHA1;
479
480 block = cpuid_feature_extract_field(isar5, 12);
481 if (block >= 1)
482 elf_hwcap2 |= HWCAP2_SHA2;
483
484 block = cpuid_feature_extract_field(isar5, 16);
485 if (block >= 1)
486 elf_hwcap2 |= HWCAP2_CRC32;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100487}
488
Russell King58171bf2014-07-04 16:41:21 +0100489static void __init elf_hwcap_fixup(void)
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100490{
Russell King58171bf2014-07-04 16:41:21 +0100491 unsigned id = read_cpuid_id();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100492
493 /*
494 * HWCAP_TLS is available only on 1136 r1p0 and later,
495 * see also kuser_get_tls_init.
496 */
Russell King58171bf2014-07-04 16:41:21 +0100497 if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
498 ((id >> 20) & 3) == 0) {
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100499 elf_hwcap &= ~HWCAP_TLS;
Russell King58171bf2014-07-04 16:41:21 +0100500 return;
501 }
502
503 /* Verify if CPUID scheme is implemented */
504 if ((id & 0x000f0000) != 0x000f0000)
505 return;
506
507 /*
508 * If the CPU supports LDREX/STREX and LDREXB/STREXB,
509 * avoid advertising SWP; it may not be atomic with
510 * multiprocessing cores.
511 */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100512 if (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) > 1 ||
513 (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) == 1 &&
Vladimir Murzin03f12172016-04-19 12:35:20 +0100514 cpuid_feature_extract(CPUID_EXT_ISAR4, 20) >= 3))
Russell King58171bf2014-07-04 16:41:21 +0100515 elf_hwcap &= ~HWCAP_SWP;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100516}
517
Russell Kingb69874e2011-06-21 18:57:31 +0100518/*
519 * cpu_init - initialise one CPU.
520 *
521 * cpu_init sets up the per-CPU stacks.
522 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100523void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100524{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100525#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100526 unsigned int cpu = smp_processor_id();
527 struct stack *stk = &stacks[cpu];
528
529 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100530 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100531 BUG();
532 }
533
Rob Herring14318efb2012-11-29 20:39:54 +0100534 /*
535 * This only works on resume and secondary cores. For booting on the
536 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
537 */
538 set_my_cpu_offset(per_cpu_offset(cpu));
539
Russell Kingb69874e2011-06-21 18:57:31 +0100540 cpu_proc_init();
541
542 /*
543 * Define the placement constraint for the inline asm directive below.
544 * In Thumb-2, msr with an immediate value is not allowed.
545 */
546#ifdef CONFIG_THUMB2_KERNEL
547#define PLC "r"
548#else
549#define PLC "I"
550#endif
551
552 /*
553 * setup stacks for re-entrant exception handlers
554 */
555 __asm__ (
556 "msr cpsr_c, %1\n\t"
557 "add r14, %0, %2\n\t"
558 "mov sp, r14\n\t"
559 "msr cpsr_c, %3\n\t"
560 "add r14, %0, %4\n\t"
561 "mov sp, r14\n\t"
562 "msr cpsr_c, %5\n\t"
563 "add r14, %0, %6\n\t"
564 "mov sp, r14\n\t"
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100565 "msr cpsr_c, %7\n\t"
566 "add r14, %0, %8\n\t"
567 "mov sp, r14\n\t"
568 "msr cpsr_c, %9"
Russell Kingb69874e2011-06-21 18:57:31 +0100569 :
570 : "r" (stk),
571 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
572 "I" (offsetof(struct stack, irq[0])),
573 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
574 "I" (offsetof(struct stack, abt[0])),
575 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
576 "I" (offsetof(struct stack, und[0])),
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100577 PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
578 "I" (offsetof(struct stack, fiq[0])),
Russell Kingb69874e2011-06-21 18:57:31 +0100579 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
580 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100581#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100582}
583
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100584u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100585
586void __init smp_setup_processor_id(void)
587{
588 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000589 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
590 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100591
592 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000593 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100594 cpu_logical_map(i) = i == cpu ? 0 : i;
595
Ming Lei9394c1c2013-03-11 13:52:12 +0100596 /*
597 * clear __my_cpu_offset on boot CPU to avoid hang caused by
598 * using percpu variable early, for example, lockdep will
599 * access percpu variable inside lock_release
600 */
601 set_my_cpu_offset(0);
602
Olof Johansson1b0f6682013-12-05 18:29:35 +0100603 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100604}
605
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100606struct mpidr_hash mpidr_hash;
607#ifdef CONFIG_SMP
608/**
609 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
610 * level in order to build a linear index from an
611 * MPIDR value. Resulting algorithm is a collision
612 * free hash carried out through shifting and ORing
613 */
614static void __init smp_build_mpidr_hash(void)
615{
616 u32 i, affinity;
617 u32 fs[3], bits[3], ls, mask = 0;
618 /*
619 * Pre-scan the list of MPIDRS and filter out bits that do
620 * not contribute to affinity levels, ie they never toggle.
621 */
622 for_each_possible_cpu(i)
623 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
624 pr_debug("mask of set bits 0x%x\n", mask);
625 /*
626 * Find and stash the last and first bit set at all affinity levels to
627 * check how many bits are required to represent them.
628 */
629 for (i = 0; i < 3; i++) {
630 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
631 /*
632 * Find the MSB bit and LSB bits position
633 * to determine how many bits are required
634 * to express the affinity level.
635 */
636 ls = fls(affinity);
637 fs[i] = affinity ? ffs(affinity) - 1 : 0;
638 bits[i] = ls - fs[i];
639 }
640 /*
641 * An index can be created from the MPIDR by isolating the
642 * significant bits at each affinity level and by shifting
643 * them in order to compress the 24 bits values space to a
644 * compressed set of values. This is equivalent to hashing
645 * the MPIDR through shifting and ORing. It is a collision free
646 * hash though not minimal since some levels might contain a number
647 * of CPUs that is not an exact power of 2 and their bit
648 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
649 */
650 mpidr_hash.shift_aff[0] = fs[0];
651 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
652 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
653 (bits[1] + bits[0]);
654 mpidr_hash.mask = mask;
655 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
656 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
657 mpidr_hash.shift_aff[0],
658 mpidr_hash.shift_aff[1],
659 mpidr_hash.shift_aff[2],
660 mpidr_hash.mask,
661 mpidr_hash.bits);
662 /*
663 * 4x is an arbitrary value used to warn on a hash table much bigger
664 * than expected on most systems.
665 */
666 if (mpidr_hash_size() > 4 * num_possible_cpus())
667 pr_warn("Large number of MPIDR hash buckets detected\n");
668 sync_cache_w(&mpidr_hash);
669}
670#endif
671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672static void __init setup_processor(void)
673{
674 struct proc_info_list *list;
675
676 /*
677 * locate processor in the list of supported processor
678 * types. The linker builds this table for us from the
679 * entries in arch/arm/mm/proc-*.S
680 */
Russell King0ba8b9b2008-08-10 18:08:10 +0100681 list = lookup_processor_type(read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (!list) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100683 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
684 read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 while (1);
686 }
687
688 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100689 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
691#ifdef MULTI_CPU
692 processor = *list->proc;
693#endif
694#ifdef MULTI_TLB
695 cpu_tlb = *list->tlb;
696#endif
697#ifdef MULTI_USER
698 cpu_user = *list->user;
699#endif
700#ifdef MULTI_CACHE
701 cpu_cache = *list->cache;
702#endif
703
Olof Johansson1b0f6682013-12-05 18:29:35 +0100704 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
705 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
Russell King4585eaf2014-04-13 18:47:34 +0100706 proc_arch[cpu_architecture()], get_cr());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
Will Deacona34dbfb2011-11-11 11:35:58 +0100708 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
709 list->arch_name, ENDIANNESS);
710 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
711 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100713
714 cpuid_init_hwcaps();
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100715 patch_aeabi_idiv();
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100716
Catalin Marinasadeff422006-04-10 21:32:35 +0100717#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100718 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100719#endif
Russell Kingca8f0b02014-05-27 20:34:28 +0100720#ifdef CONFIG_MMU
721 init_default_cache_policy(list->__cpu_mm_mmu_flags);
722#endif
Rob Herring92871b92013-10-09 17:26:44 +0100723 erratum_a15_798181_init();
724
Russell King58171bf2014-07-04 16:41:21 +0100725 elf_hwcap_fixup();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100726
Russell Kingc0e95872008-09-25 15:35:28 +0100727 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100728 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100729}
730
Grant Likely93c02ab2011-04-28 14:27:21 -0600731void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732{
Russell Kingff69a4c2013-07-26 14:55:59 +0100733 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Grant Likely62913192011-04-28 14:27:21 -0600735 early_print("Available machine support:\n\nID (hex)\tNAME\n");
736 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100737 early_print("%08x\t%s\n", p->nr, p->name);
738
739 early_print("\nPlease check your kernel config and/or bootloader.\n");
740
741 while (true)
742 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743}
744
Magnus Damm6a5014a2013-10-22 17:53:16 +0100745int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100746{
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100747 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400748
Russell King3a669412005-06-22 21:43:10 +0100749 /*
750 * Ensure that start/size are aligned to a page boundary.
Masahiro Yamada909ba292015-01-20 04:38:25 +0100751 * Size is rounded down, start is rounded up.
Russell King3a669412005-06-22 21:43:10 +0100752 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100753 aligned_start = PAGE_ALIGN(start);
Masahiro Yamada909ba292015-01-20 04:38:25 +0100754 if (aligned_start > start + size)
755 size = 0;
756 else
757 size -= aligned_start - start;
Will Deacone5ab8582012-04-12 17:15:08 +0100758
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100759#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
760 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100761 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
762 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100763 return -EINVAL;
764 }
765
766 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100767 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
768 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100769 /*
770 * To ensure bank->start + bank->size is representable in
771 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
772 * This means we lose a page after masking.
773 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100774 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100775 }
776#endif
777
Russell King571b1432014-01-11 11:22:18 +0000778 if (aligned_start < PHYS_OFFSET) {
779 if (aligned_start + size <= PHYS_OFFSET) {
780 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
781 aligned_start, aligned_start + size);
782 return -EINVAL;
783 }
784
785 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
786 aligned_start, (u64)PHYS_OFFSET);
787
788 size -= PHYS_OFFSET - aligned_start;
789 aligned_start = PHYS_OFFSET;
790 }
791
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100792 start = aligned_start;
793 size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400794
795 /*
796 * Check whether this memory region has non-zero size or
797 * invalid node number.
798 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100799 if (size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400800 return -EINVAL;
801
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100802 memblock_add(start, size);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400803 return 0;
Russell King3a669412005-06-22 21:43:10 +0100804}
805
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806/*
807 * Pick out the memory size. We look for mem=size@start,
808 * where start and size are "size[KkMm]"
809 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100810
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100811static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
813 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100814 u64 size;
815 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100816 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
818 /*
819 * If the user specifies memory size, we
820 * blow away any automatically generated
821 * size.
822 */
823 if (usermem == 0) {
824 usermem = 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100825 memblock_remove(memblock_start_of_DRAM(),
826 memblock_end_of_DRAM() - memblock_start_of_DRAM());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 }
828
829 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100830 size = memparse(p, &endp);
831 if (*endp == '@')
832 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Andrew Morton1c97b732006-04-20 21:41:18 +0100834 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100835
836 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100838early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
Russell Kingff69a4c2013-07-26 14:55:59 +0100840static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841{
Dima Zavin11b93692011-01-14 23:05:14 +0100842 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Russell King37efe642008-12-01 11:53:07 +0000845 kernel_code.start = virt_to_phys(_text);
Kees Cook14c4a532016-06-23 21:28:47 +0100846 kernel_code.end = virt_to_phys(__init_begin - 1);
Russell King842eab42010-10-01 14:12:22 +0100847 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000848 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
Dima Zavin11b93692011-01-14 23:05:14 +0100850 for_each_memblock(memory, region) {
Russell King966fab02016-08-02 14:05:51 -0700851 phys_addr_t start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
852 phys_addr_t end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
853 unsigned long boot_alias_start;
854
855 /*
856 * Some systems have a special memory alias which is only
857 * used for booting. We need to advertise this region to
858 * kexec-tools so they know where bootable RAM is located.
859 */
860 boot_alias_start = phys_to_idmap(start);
861 if (arm_has_idmap_alias() && boot_alias_start != IDMAP_INVALID_ADDR) {
862 res = memblock_virt_alloc(sizeof(*res), 0);
863 res->name = "System RAM (boot alias)";
864 res->start = boot_alias_start;
865 res->end = phys_to_idmap(end);
866 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
867 request_resource(&iomem_resource, res);
868 }
869
Santosh Shilimkarca474402014-02-06 19:50:35 +0100870 res = memblock_virt_alloc(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 res->name = "System RAM";
Russell King966fab02016-08-02 14:05:51 -0700872 res->start = start;
873 res->end = end;
Toshi Kani35d98e92016-01-26 21:57:22 +0100874 res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
876 request_resource(&iomem_resource, res);
877
878 if (kernel_code.start >= res->start &&
879 kernel_code.end <= res->end)
880 request_resource(res, &kernel_code);
881 if (kernel_data.start >= res->start &&
882 kernel_data.end <= res->end)
883 request_resource(res, &kernel_data);
884 }
885
886 if (mdesc->video_start) {
887 video_ram.start = mdesc->video_start;
888 video_ram.end = mdesc->video_end;
889 request_resource(&iomem_resource, &video_ram);
890 }
891
892 /*
893 * Some machines don't have the possibility of ever
894 * possessing lp0, lp1 or lp2
895 */
896 if (mdesc->reserve_lp0)
897 request_resource(&ioport_resource, &lp0);
898 if (mdesc->reserve_lp1)
899 request_resource(&ioport_resource, &lp1);
900 if (mdesc->reserve_lp2)
901 request_resource(&ioport_resource, &lp2);
902}
903
Ard Biesheuvel801820b2016-04-25 21:06:53 +0100904#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE) || \
905 defined(CONFIG_EFI)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906struct screen_info screen_info = {
907 .orig_video_lines = 30,
908 .orig_video_cols = 80,
909 .orig_video_mode = 0,
910 .orig_video_ega_bx = 0,
911 .orig_video_isVGA = 1,
912 .orig_video_points = 8
913};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914#endif
915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916static int __init customize_machine(void)
917{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000918 /*
919 * customizes platform devices, or adds new ones
920 * On DT based machines, we fall back to populating the
921 * machine from the device tree, if no callback is provided,
922 * otherwise we would always need an init_machine callback.
923 */
Russell King8ff14432010-12-20 10:18:36 +0000924 if (machine_desc->init_machine)
925 machine_desc->init_machine();
Kefeng Wang850bea22016-06-01 14:52:56 +0800926
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 return 0;
928}
929arch_initcall(customize_machine);
930
Shawn Guo90de4132012-04-25 22:24:44 +0800931static int __init init_machine_late(void)
932{
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100933 struct device_node *root;
934 int ret;
935
Shawn Guo90de4132012-04-25 22:24:44 +0800936 if (machine_desc->init_late)
937 machine_desc->init_late();
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100938
939 root = of_find_node_by_path("/");
940 if (root) {
941 ret = of_property_read_string(root, "serial-number",
942 &system_serial);
943 if (ret)
944 system_serial = NULL;
945 }
946
947 if (!system_serial)
948 system_serial = kasprintf(GFP_KERNEL, "%08x%08x",
949 system_serial_high,
950 system_serial_low);
951
Shawn Guo90de4132012-04-25 22:24:44 +0800952 return 0;
953}
954late_initcall(init_machine_late);
955
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100956#ifdef CONFIG_KEXEC
Russell King61603012016-03-14 19:34:37 +0000957/*
958 * The crash region must be aligned to 128MB to avoid
959 * zImage relocating below the reserved region.
960 */
961#define CRASH_ALIGN (128 << 20)
Russell King61603012016-03-14 19:34:37 +0000962
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100963static inline unsigned long long get_total_mem(void)
964{
965 unsigned long total;
966
967 total = max_low_pfn - min_low_pfn;
968 return total << PAGE_SHIFT;
969}
970
971/**
972 * reserve_crashkernel() - reserves memory are for crash kernel
973 *
974 * This function reserves memory area given in "crashkernel=" kernel command
975 * line parameter. The memory reserved is used by a dump capture kernel when
976 * primary kernel is crashing.
977 */
978static void __init reserve_crashkernel(void)
979{
980 unsigned long long crash_size, crash_base;
981 unsigned long long total_mem;
982 int ret;
983
984 total_mem = get_total_mem();
985 ret = parse_crashkernel(boot_command_line, total_mem,
986 &crash_size, &crash_base);
987 if (ret)
988 return;
989
Russell King61603012016-03-14 19:34:37 +0000990 if (crash_base <= 0) {
Russell Kingd0506a22016-04-01 14:47:36 +0100991 unsigned long long crash_max = idmap_to_phys((u32)~0);
Russell King61603012016-03-14 19:34:37 +0000992 crash_base = memblock_find_in_range(CRASH_ALIGN, crash_max,
993 crash_size, CRASH_ALIGN);
994 if (!crash_base) {
995 pr_err("crashkernel reservation failed - No suitable area found.\n");
996 return;
997 }
998 } else {
999 unsigned long long start;
1000
1001 start = memblock_find_in_range(crash_base,
1002 crash_base + crash_size,
1003 crash_size, SECTION_SIZE);
1004 if (start != crash_base) {
1005 pr_err("crashkernel reservation failed - memory is in use.\n");
1006 return;
1007 }
1008 }
1009
Santosh Shilimkar84f452b2013-06-30 00:28:46 -04001010 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001011 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +01001012 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
1013 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001014 return;
1015 }
1016
Olof Johansson1b0f6682013-12-05 18:29:35 +01001017 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
1018 (unsigned long)(crash_size >> 20),
1019 (unsigned long)(crash_base >> 20),
1020 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001021
Russell Kingf7f0b7d2016-08-02 14:05:48 -07001022 /* The crashk resource must always be located in normal mem */
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001023 crashk_res.start = crash_base;
1024 crashk_res.end = crash_base + crash_size - 1;
1025 insert_resource(&iomem_resource, &crashk_res);
Russell Kingf7f0b7d2016-08-02 14:05:48 -07001026
1027 if (arm_has_idmap_alias()) {
1028 /*
1029 * If we have a special RAM alias for use at boot, we
1030 * need to advertise to kexec tools where the alias is.
1031 */
1032 static struct resource crashk_boot_res = {
1033 .name = "Crash kernel (boot alias)",
1034 .flags = IORESOURCE_BUSY | IORESOURCE_MEM,
1035 };
1036
1037 crashk_boot_res.start = phys_to_idmap(crash_base);
1038 crashk_boot_res.end = crashk_boot_res.start + crash_size - 1;
1039 insert_resource(&iomem_resource, &crashk_boot_res);
1040 }
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001041}
1042#else
1043static inline void reserve_crashkernel(void) {}
1044#endif /* CONFIG_KEXEC */
1045
Dave Martin4588c342012-02-17 16:54:28 +00001046void __init hyp_mode_check(void)
1047{
1048#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +01001049 sync_boot_mode();
1050
Dave Martin4588c342012-02-17 16:54:28 +00001051 if (is_hyp_mode_available()) {
1052 pr_info("CPU: All CPU(s) started in HYP mode.\n");
1053 pr_info("CPU: Virtualization extensions available.\n");
1054 } else if (is_hyp_mode_mismatched()) {
1055 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
1056 __boot_cpu_mode & MODE_MASK);
1057 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
1058 } else
1059 pr_info("CPU: All CPU(s) started in SVC mode.\n");
1060#endif
1061}
1062
Grant Likely62913192011-04-28 14:27:21 -06001063void __init setup_arch(char **cmdline_p)
1064{
Russell Kingff69a4c2013-07-26 14:55:59 +01001065 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -06001066
Grant Likely62913192011-04-28 14:27:21 -06001067 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -06001068 mdesc = setup_machine_fdt(__atags_pointer);
1069 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +01001070 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Grant Likely62913192011-04-28 14:27:21 -06001071 machine_desc = mdesc;
1072 machine_name = mdesc->name;
Russell King719c9d12014-10-28 12:40:26 +00001073 dump_stack_set_arch_desc("%s", mdesc->name);
Grant Likely62913192011-04-28 14:27:21 -06001074
Robin Holt16d6d5b2013-07-08 16:01:39 -07001075 if (mdesc->reboot_mode != REBOOT_HARD)
1076 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -06001077
Russell King37efe642008-12-01 11:53:07 +00001078 init_mm.start_code = (unsigned long) _text;
1079 init_mm.end_code = (unsigned long) _etext;
1080 init_mm.end_data = (unsigned long) _edata;
1081 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Jeremy Kerr48ab7e02010-01-27 01:13:31 +01001083 /* populate cmd_line too for later use, preserving boot_command_line */
1084 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
1085 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001086
Ard Biesheuvel29373672015-09-01 08:59:28 +02001087 early_fixmap_init();
1088 early_ioremap_init();
Stefan Agnera5f4c562015-08-13 00:01:52 +01001089
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001090 parse_early_param();
1091
Russell King1221ed12015-04-04 17:25:20 +01001092#ifdef CONFIG_MMU
1093 early_paging_init(mdesc);
1094#endif
Santosh Shilimkar7c927322013-12-02 20:29:59 +01001095 setup_dma_zone(mdesc);
Shannon Zhao9b08aaa2016-04-07 20:03:28 +08001096 xen_early_init();
Ard Biesheuvelda58fb62015-09-24 13:49:52 -07001097 efi_init();
Russell King0371d3f2011-07-05 19:58:29 +01001098 sanity_check_meminfo();
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001099 arm_memblock_init(mdesc);
Russell King2778f622010-07-09 16:27:52 +01001100
Ard Biesheuvel29373672015-09-01 08:59:28 +02001101 early_ioremap_reset();
1102
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001103 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +01001104 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Russell Kinga5287212011-11-04 15:05:24 +00001106 if (mdesc->restart)
1107 arm_pm_restart = mdesc->restart;
1108
Grant Likely93c02ab2011-04-28 14:27:21 -06001109 unflatten_device_tree();
1110
Lorenzo Pieralisi55871642011-12-14 16:01:24 +00001111 arm_dt_init_cpu_maps();
Mark Rutlandbe120392015-07-31 15:46:19 +01001112 psci_dt_init();
Russell King7bbb7942006-02-16 11:08:09 +00001113#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +01001114 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +00001115 if (!mdesc->smp_init || !mdesc->smp_init()) {
1116 if (psci_smp_available())
1117 smp_set_ops(&psci_smp_ops);
1118 else if (mdesc->smp)
1119 smp_set_ops(mdesc->smp);
1120 }
Russell Kingf00ec482010-09-04 10:47:48 +01001121 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +01001122 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +01001123 }
Russell King7bbb7942006-02-16 11:08:09 +00001124#endif
Dave Martin4588c342012-02-17 16:54:28 +00001125
1126 if (!is_smp())
1127 hyp_mode_check();
1128
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001129 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +00001130
eric miao52108642010-12-13 09:42:34 +01001131#ifdef CONFIG_MULTI_IRQ_HANDLER
1132 handle_arch_irq = mdesc->handle_irq;
1133#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135#ifdef CONFIG_VT
1136#if defined(CONFIG_VGA_CONSOLE)
1137 conswitchp = &vga_con;
1138#elif defined(CONFIG_DUMMY_CONSOLE)
1139 conswitchp = &dummy_con;
1140#endif
1141#endif
Russell Kingdec12e62010-12-16 13:49:34 +00001142
1143 if (mdesc->init_early)
1144 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145}
1146
1147
1148static int __init topology_init(void)
1149{
1150 int cpu;
1151
Russell King66fb8bd2007-03-13 09:54:21 +00001152 for_each_possible_cpu(cpu) {
1153 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
Stephen Boyd787047e2015-07-29 00:34:48 +01001154 cpuinfo->cpu.hotpluggable = platform_can_hotplug_cpu(cpu);
Russell King66fb8bd2007-03-13 09:54:21 +00001155 register_cpu(&cpuinfo->cpu, cpu);
1156 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157
1158 return 0;
1159}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160subsys_initcall(topology_init);
1161
Russell Kinge119bff2010-01-10 17:23:29 +00001162#ifdef CONFIG_HAVE_PROC_CPU
1163static int __init proc_cpu_init(void)
1164{
1165 struct proc_dir_entry *res;
1166
1167 res = proc_mkdir("cpu", NULL);
1168 if (!res)
1169 return -ENOMEM;
1170 return 0;
1171}
1172fs_initcall(proc_cpu_init);
1173#endif
1174
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175static const char *hwcap_str[] = {
1176 "swp",
1177 "half",
1178 "thumb",
1179 "26bit",
1180 "fastmult",
1181 "fpa",
1182 "vfp",
1183 "edsp",
1184 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +01001185 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +01001186 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +00001187 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +00001188 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +01001189 "vfpv3",
1190 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +01001191 "tls",
1192 "vfpv4",
1193 "idiva",
1194 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001195 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001196 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001197 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 NULL
1199};
1200
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001201static const char *hwcap2_str[] = {
Ard Biesheuvel8258a982014-02-19 22:29:40 +01001202 "aes",
1203 "pmull",
1204 "sha1",
1205 "sha2",
1206 "crc32",
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001207 NULL
1208};
1209
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210static int c_show(struct seq_file *m, void *v)
1211{
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001212 int i, j;
1213 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001216 /*
1217 * glibc reads /proc/cpuinfo to determine the number of
1218 * online processors, looking for lines beginning with
1219 * "processor". Give glibc what it expects.
1220 */
1221 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001222 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1223 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1224 cpu_name, cpuid & 15, elf_platform);
1225
Pavel Machek4bf9636c2015-01-04 20:01:23 +01001226#if defined(CONFIG_SMP)
1227 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1228 per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
1229 (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
1230#else
1231 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1232 loops_per_jiffy / (500000/HZ),
1233 (loops_per_jiffy / (5000/HZ)) % 100);
1234#endif
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001235 /* dump out the processor features */
1236 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001238 for (j = 0; hwcap_str[j]; j++)
1239 if (elf_hwcap & (1 << j))
1240 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001242 for (j = 0; hwcap2_str[j]; j++)
1243 if (elf_hwcap2 & (1 << j))
1244 seq_printf(m, "%s ", hwcap2_str[j]);
1245
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001246 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1247 seq_printf(m, "CPU architecture: %s\n",
1248 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001250 if ((cpuid & 0x0008f000) == 0x00000000) {
1251 /* pre-ARM7 */
1252 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 } else {
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001254 if ((cpuid & 0x0008f000) == 0x00007000) {
1255 /* ARM7 */
1256 seq_printf(m, "CPU variant\t: 0x%02x\n",
1257 (cpuid >> 16) & 127);
1258 } else {
1259 /* post-ARM7 */
1260 seq_printf(m, "CPU variant\t: 0x%x\n",
1261 (cpuid >> 20) & 15);
1262 }
1263 seq_printf(m, "CPU part\t: 0x%03x\n",
1264 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 }
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001266 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
1269 seq_printf(m, "Hardware\t: %s\n", machine_name);
1270 seq_printf(m, "Revision\t: %04x\n", system_rev);
Paul Kocialkowski3f599872015-05-06 15:23:56 +01001271 seq_printf(m, "Serial\t\t: %s\n", system_serial);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
1273 return 0;
1274}
1275
1276static void *c_start(struct seq_file *m, loff_t *pos)
1277{
1278 return *pos < 1 ? (void *)1 : NULL;
1279}
1280
1281static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1282{
1283 ++*pos;
1284 return NULL;
1285}
1286
1287static void c_stop(struct seq_file *m, void *v)
1288{
1289}
1290
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001291const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 .start = c_start,
1293 .next = c_next,
1294 .stop = c_stop,
1295 .show = c_show
1296};