blob: 0aa61a95eb4b1b42dbf9ae37434d4d53f7b5b104 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Maciej W. Rozyckif6843622015-04-03 23:27:26 +010023#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020024#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/fpu.h>
26#include <asm/mipsregs.h>
Paul Burton30ee6152014-03-27 10:57:30 +000027#include <asm/mipsmtregs.h>
Paul Burtona5e9a692014-01-27 15:23:10 +000028#include <asm/msa.h>
David Daney654f57b2008-09-23 00:07:16 -070029#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040030#include <asm/elf.h>
Markos Chandras4f12b912014-07-18 10:51:32 +010031#include <asm/pgtable-bits.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070032#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070033#include <asm/uaccess.h>
34
Paul Burtone14f1db2015-07-27 12:58:23 -070035/* Hardware capabilities */
36unsigned int elf_hwcap __read_mostly;
37
Maciej W. Rozyckif6843622015-04-03 23:27:26 +010038/*
Maciej W. Rozycki7aecd5ca2015-04-03 23:27:54 +010039 * Get the FPU Implementation/Revision.
40 */
41static inline unsigned long cpu_get_fpu_id(void)
42{
43 unsigned long tmp, fpu_id;
44
45 tmp = read_c0_status();
46 __enable_fpu(FPU_AS_IS);
47 fpu_id = read_32bit_cp1_register(CP1_REVISION);
48 write_c0_status(tmp);
49 return fpu_id;
50}
51
52/*
53 * Check if the CPU has an external FPU.
54 */
55static inline int __cpu_has_fpu(void)
56{
57 return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
58}
59
60static inline unsigned long cpu_get_msa_id(void)
61{
62 unsigned long status, msa_id;
63
64 status = read_c0_status();
65 __enable_fpu(FPU_64BIT);
66 enable_msa();
67 msa_id = read_msa_ir();
68 disable_msa();
69 write_c0_status(status);
70 return msa_id;
71}
72
73/*
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010074 * Determine the FCSR mask for FPU hardware.
75 */
76static inline void cpu_set_fpu_fcsr_mask(struct cpuinfo_mips *c)
77{
78 unsigned long sr, mask, fcsr, fcsr0, fcsr1;
79
Maciej W. Rozycki90b712d2015-06-02 17:50:59 +010080 fcsr = c->fpu_csr31;
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010081 mask = FPU_CSR_ALL_X | FPU_CSR_ALL_E | FPU_CSR_ALL_S | FPU_CSR_RM;
82
83 sr = read_c0_status();
84 __enable_fpu(FPU_AS_IS);
85
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010086 fcsr0 = fcsr & mask;
87 write_32bit_cp1_register(CP1_STATUS, fcsr0);
88 fcsr0 = read_32bit_cp1_register(CP1_STATUS);
89
90 fcsr1 = fcsr | ~mask;
91 write_32bit_cp1_register(CP1_STATUS, fcsr1);
92 fcsr1 = read_32bit_cp1_register(CP1_STATUS);
93
94 write_32bit_cp1_register(CP1_STATUS, fcsr);
95
96 write_c0_status(sr);
97
98 c->fpu_msk31 = ~(fcsr0 ^ fcsr1) & ~mask;
99}
100
101/*
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000102 * Determine the IEEE 754 NaN encodings and ABS.fmt/NEG.fmt execution modes
103 * supported by FPU hardware.
104 */
105static void cpu_set_fpu_2008(struct cpuinfo_mips *c)
106{
107 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
108 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
109 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
110 unsigned long sr, fir, fcsr, fcsr0, fcsr1;
111
112 sr = read_c0_status();
113 __enable_fpu(FPU_AS_IS);
114
115 fir = read_32bit_cp1_register(CP1_REVISION);
116 if (fir & MIPS_FPIR_HAS2008) {
117 fcsr = read_32bit_cp1_register(CP1_STATUS);
118
119 fcsr0 = fcsr & ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
120 write_32bit_cp1_register(CP1_STATUS, fcsr0);
121 fcsr0 = read_32bit_cp1_register(CP1_STATUS);
122
123 fcsr1 = fcsr | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
124 write_32bit_cp1_register(CP1_STATUS, fcsr1);
125 fcsr1 = read_32bit_cp1_register(CP1_STATUS);
126
127 write_32bit_cp1_register(CP1_STATUS, fcsr);
128
129 if (!(fcsr0 & FPU_CSR_NAN2008))
130 c->options |= MIPS_CPU_NAN_LEGACY;
131 if (fcsr1 & FPU_CSR_NAN2008)
132 c->options |= MIPS_CPU_NAN_2008;
133
134 if ((fcsr0 ^ fcsr1) & FPU_CSR_ABS2008)
135 c->fpu_msk31 &= ~FPU_CSR_ABS2008;
136 else
137 c->fpu_csr31 |= fcsr & FPU_CSR_ABS2008;
138
139 if ((fcsr0 ^ fcsr1) & FPU_CSR_NAN2008)
140 c->fpu_msk31 &= ~FPU_CSR_NAN2008;
141 else
142 c->fpu_csr31 |= fcsr & FPU_CSR_NAN2008;
143 } else {
144 c->options |= MIPS_CPU_NAN_LEGACY;
145 }
146
147 write_c0_status(sr);
148 } else {
149 c->options |= MIPS_CPU_NAN_LEGACY;
150 }
151}
152
153/*
154 * Set the IEEE 754 NaN encodings and ABS.fmt/NEG.fmt execution modes
155 * for the FPU emulator. Clear the flags where required in case called
156 * from `fpu_disable', to override details obtained from FPU hardware.
157 */
158static void cpu_set_nofpu_2008(struct cpuinfo_mips *c)
159{
160 c->fpu_csr31 &= ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
161 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
162 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
163 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
164 c->options |= MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY;
165 c->fpu_msk31 &= ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
166 } else {
167 c->options &= ~MIPS_CPU_NAN_2008;
168 c->options |= MIPS_CPU_NAN_LEGACY;
169 c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
170 }
171}
172
173/*
Maciej W. Rozyckif6843622015-04-03 23:27:26 +0100174 * Set the FIR feature flags for the FPU emulator.
175 */
176static void cpu_set_nofpu_id(struct cpuinfo_mips *c)
177{
178 u32 value;
179
180 value = 0;
181 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
182 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
183 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
184 value |= MIPS_FPIR_D | MIPS_FPIR_S;
185 if (c->isa_level & (MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
186 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
187 value |= MIPS_FPIR_F64 | MIPS_FPIR_L | MIPS_FPIR_W;
Maciej W. Rozycki90d53a92015-11-13 00:47:28 +0000188 if (c->options & MIPS_CPU_NAN_2008)
189 value |= MIPS_FPIR_HAS2008;
Maciej W. Rozyckif6843622015-04-03 23:27:26 +0100190 c->fpu_id = value;
191}
192
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100193/* Determined FPU emulator mask to use for the boot CPU with "nofpu". */
194static unsigned int mips_nofpu_msk31;
195
Maciej W. Rozycki7aecd5ca2015-04-03 23:27:54 +0100196/*
197 * Set options for FPU hardware.
198 */
199static void cpu_set_fpu_opts(struct cpuinfo_mips *c)
200{
201 c->fpu_id = cpu_get_fpu_id();
202 mips_nofpu_msk31 = c->fpu_msk31;
203
204 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
205 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
206 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
207 if (c->fpu_id & MIPS_FPIR_3D)
208 c->ases |= MIPS_ASE_MIPS3D;
209 if (c->fpu_id & MIPS_FPIR_FREP)
210 c->options |= MIPS_CPU_FRE;
211 }
212
213 cpu_set_fpu_fcsr_mask(c);
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000214 cpu_set_fpu_2008(c);
Maciej W. Rozycki7aecd5ca2015-04-03 23:27:54 +0100215}
216
217/*
218 * Set options for the FPU emulator.
219 */
220static void cpu_set_nofpu_opts(struct cpuinfo_mips *c)
221{
222 c->options &= ~MIPS_CPU_FPU;
223 c->fpu_msk31 = mips_nofpu_msk31;
224
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000225 cpu_set_nofpu_2008(c);
Maciej W. Rozycki7aecd5ca2015-04-03 23:27:54 +0100226 cpu_set_nofpu_id(c);
227}
228
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000229static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -0700230
231static int __init fpu_disable(char *s)
232{
Maciej W. Rozycki7aecd5ca2015-04-03 23:27:54 +0100233 cpu_set_nofpu_opts(&boot_cpu_data);
Kevin Cernekee0103d232010-05-02 14:43:52 -0700234 mips_fpu_disabled = 1;
235
236 return 1;
237}
238
239__setup("nofpu", fpu_disable);
240
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000241int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -0700242
243static int __init dsp_disable(char *s)
244{
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500245 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -0700246 mips_dsp_disabled = 1;
247
248 return 1;
249}
250
251__setup("nodsp", dsp_disable);
252
Markos Chandras3d528b32014-07-14 12:46:13 +0100253static int mips_htw_disabled;
254
255static int __init htw_disable(char *s)
256{
257 mips_htw_disabled = 1;
258 cpu_data[0].options &= ~MIPS_CPU_HTW;
259 write_c0_pwctl(read_c0_pwctl() &
260 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
261
262 return 1;
263}
264
265__setup("nohtw", htw_disable);
266
Markos Chandras97f4ad22014-08-29 09:37:26 +0100267static int mips_ftlb_disabled;
268static int mips_has_ftlb_configured;
269
Markos Chandras912708c2015-07-09 10:40:51 +0100270static int set_ftlb_enable(struct cpuinfo_mips *c, int enable);
Markos Chandras97f4ad22014-08-29 09:37:26 +0100271
272static int __init ftlb_disable(char *s)
273{
274 unsigned int config4, mmuextdef;
275
276 /*
277 * If the core hasn't done any FTLB configuration, there is nothing
278 * for us to do here.
279 */
280 if (!mips_has_ftlb_configured)
281 return 1;
282
283 /* Disable it in the boot cpu */
Markos Chandras912708c2015-07-09 10:40:51 +0100284 if (set_ftlb_enable(&cpu_data[0], 0)) {
285 pr_warn("Can't turn FTLB off\n");
286 return 1;
287 }
Markos Chandras97f4ad22014-08-29 09:37:26 +0100288
289 back_to_back_c0_hazard();
290
291 config4 = read_c0_config4();
292
293 /* Check that FTLB has been disabled */
294 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
295 /* MMUSIZEEXT == VTLB ON, FTLB OFF */
296 if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
297 /* This should never happen */
298 pr_warn("FTLB could not be disabled!\n");
299 return 1;
300 }
301
302 mips_ftlb_disabled = 1;
303 mips_has_ftlb_configured = 0;
304
305 /*
306 * noftlb is mainly used for debug purposes so print
307 * an informative message instead of using pr_debug()
308 */
309 pr_info("FTLB has been disabled\n");
310
311 /*
312 * Some of these bits are duplicated in the decode_config4.
313 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
314 * once FTLB has been disabled so undo what decode_config4 did.
315 */
316 cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
317 cpu_data[0].tlbsizeftlbsets;
318 cpu_data[0].tlbsizeftlbsets = 0;
319 cpu_data[0].tlbsizeftlbways = 0;
320
321 return 1;
322}
323
324__setup("noftlb", ftlb_disable);
325
326
Marc St-Jean9267a302007-06-14 15:55:31 -0600327static inline void check_errata(void)
328{
329 struct cpuinfo_mips *c = &current_cpu_data;
330
Ralf Baechle69f24d12013-09-17 10:25:47 +0200331 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -0600332 case CPU_34K:
333 /*
334 * Erratum "RPS May Cause Incorrect Instruction Execution"
Ralf Baechleb6336482014-05-23 16:29:44 +0200335 * This code only handles VPE0, any SMP/RTOS code
Marc St-Jean9267a302007-06-14 15:55:31 -0600336 * making use of VPE1 will be responsable for that VPE.
337 */
338 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
339 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
340 break;
341 default:
342 break;
343 }
344}
345
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346void __init check_bugs32(void)
347{
Marc St-Jean9267a302007-06-14 15:55:31 -0600348 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349}
350
351/*
352 * Probe whether cpu has config register by trying to play with
353 * alternate cache bit and see whether it matters.
354 * It's used by cpu_probe to distinguish between R3000A and R3081.
355 */
356static inline int cpu_has_confreg(void)
357{
358#ifdef CONFIG_CPU_R3000
359 extern unsigned long r3k_cache_size(unsigned long);
360 unsigned long size1, size2;
361 unsigned long cfg = read_c0_conf();
362
363 size1 = r3k_cache_size(ST0_ISC);
364 write_c0_conf(cfg ^ R30XX_CONF_AC);
365 size2 = r3k_cache_size(ST0_ISC);
366 write_c0_conf(cfg);
367 return size1 != size2;
368#else
369 return 0;
370#endif
371}
372
Robert Millanc094c992011-04-18 11:37:55 -0700373static inline void set_elf_platform(int cpu, const char *plat)
374{
375 if (cpu == 0)
376 __elf_platform = plat;
377}
378
Guenter Roeck91dfc422010-02-02 08:52:20 -0800379static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
380{
381#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800382 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800383 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800384 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800385#endif
386}
387
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000388static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000389{
390 switch (isa) {
391 case MIPS_CPU_ISA_M64R2:
392 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
393 case MIPS_CPU_ISA_M64R1:
394 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
395 case MIPS_CPU_ISA_V:
396 c->isa_level |= MIPS_CPU_ISA_V;
397 case MIPS_CPU_ISA_IV:
398 c->isa_level |= MIPS_CPU_ISA_IV;
399 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200400 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000401 break;
402
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000403 /* R6 incompatible with everything else */
404 case MIPS_CPU_ISA_M64R6:
405 c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
406 case MIPS_CPU_ISA_M32R6:
407 c->isa_level |= MIPS_CPU_ISA_M32R6;
408 /* Break here so we don't add incompatible ISAs */
409 break;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000410 case MIPS_CPU_ISA_M32R2:
411 c->isa_level |= MIPS_CPU_ISA_M32R2;
412 case MIPS_CPU_ISA_M32R1:
413 c->isa_level |= MIPS_CPU_ISA_M32R1;
414 case MIPS_CPU_ISA_II:
415 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000416 break;
417 }
418}
419
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000420static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100421 "Unsupported ISA type, c0.config0: %d.";
422
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000423static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
424{
425
426 unsigned int probability = c->tlbsize / c->tlbsizevtlb;
427
428 /*
429 * 0 = All TLBWR instructions go to FTLB
430 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
431 * FTLB and 1 goes to the VTLB.
432 * 2 = 7:1: As above with 7:1 ratio.
433 * 3 = 3:1: As above with 3:1 ratio.
434 *
435 * Use the linear midpoint as the probability threshold.
436 */
437 if (probability >= 12)
438 return 1;
439 else if (probability >= 6)
440 return 2;
441 else
442 /*
443 * So FTLB is less than 4 times bigger than VTLB.
444 * A 3:1 ratio can still be useful though.
445 */
446 return 3;
447}
448
Markos Chandras912708c2015-07-09 10:40:51 +0100449static int set_ftlb_enable(struct cpuinfo_mips *c, int enable)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000450{
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100451 unsigned int config;
James Hogand83b0e82014-01-22 16:19:40 +0000452
453 /* It's implementation dependent how the FTLB can be enabled */
454 switch (c->cputype) {
455 case CPU_PROAPTIV:
456 case CPU_P5600:
457 /* proAptiv & related cores use Config6 to enable the FTLB */
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100458 config = read_c0_config6();
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000459 /* Clear the old probability value */
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100460 config &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000461 if (enable)
462 /* Enable FTLB */
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100463 write_c0_config6(config |
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000464 (calculate_ftlb_probability(c)
465 << MIPS_CONF6_FTLBP_SHIFT)
466 | MIPS_CONF6_FTLBEN);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000467 else
468 /* Disable FTLB */
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100469 write_c0_config6(config & ~MIPS_CONF6_FTLBEN);
470 break;
471 case CPU_I6400:
472 /* I6400 & related cores use Config7 to configure FTLB */
473 config = read_c0_config7();
474 /* Clear the old probability value */
475 config &= ~(3 << MIPS_CONF7_FTLBP_SHIFT);
476 write_c0_config7(config | (calculate_ftlb_probability(c)
477 << MIPS_CONF7_FTLBP_SHIFT));
James Hogand83b0e82014-01-22 16:19:40 +0000478 break;
Markos Chandras912708c2015-07-09 10:40:51 +0100479 default:
480 return 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000481 }
Markos Chandras912708c2015-07-09 10:40:51 +0100482
483 return 0;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000484}
485
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100486static inline unsigned int decode_config0(struct cpuinfo_mips *c)
487{
488 unsigned int config0;
James Hogan2f6f3132015-09-17 17:49:20 +0100489 int isa, mt;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100490
491 config0 = read_c0_config();
492
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000493 /*
494 * Look for Standard TLB or Dual VTLB and FTLB
495 */
James Hogan2f6f3132015-09-17 17:49:20 +0100496 mt = config0 & MIPS_CONF_MT;
497 if (mt == MIPS_CONF_MT_TLB)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100498 c->options |= MIPS_CPU_TLB;
James Hogan2f6f3132015-09-17 17:49:20 +0100499 else if (mt == MIPS_CONF_MT_FTLB)
500 c->options |= MIPS_CPU_TLB | MIPS_CPU_FTLB;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000501
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100502 isa = (config0 & MIPS_CONF_AT) >> 13;
503 switch (isa) {
504 case 0:
505 switch ((config0 & MIPS_CONF_AR) >> 10) {
506 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000507 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100508 break;
509 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000510 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100511 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000512 case 2:
513 set_isa(c, MIPS_CPU_ISA_M32R6);
514 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100515 default:
516 goto unknown;
517 }
518 break;
519 case 2:
520 switch ((config0 & MIPS_CONF_AR) >> 10) {
521 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000522 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100523 break;
524 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000525 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100526 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000527 case 2:
528 set_isa(c, MIPS_CPU_ISA_M64R6);
529 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100530 default:
531 goto unknown;
532 }
533 break;
534 default:
535 goto unknown;
536 }
537
538 return config0 & MIPS_CONF_M;
539
540unknown:
541 panic(unknown_isa, config0);
542}
543
544static inline unsigned int decode_config1(struct cpuinfo_mips *c)
545{
546 unsigned int config1;
547
548 config1 = read_c0_config1();
549
550 if (config1 & MIPS_CONF1_MD)
551 c->ases |= MIPS_ASE_MDMX;
552 if (config1 & MIPS_CONF1_WR)
553 c->options |= MIPS_CPU_WATCH;
554 if (config1 & MIPS_CONF1_CA)
555 c->ases |= MIPS_ASE_MIPS16;
556 if (config1 & MIPS_CONF1_EP)
557 c->options |= MIPS_CPU_EJTAG;
558 if (config1 & MIPS_CONF1_FP) {
559 c->options |= MIPS_CPU_FPU;
560 c->options |= MIPS_CPU_32FPR;
561 }
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000562 if (cpu_has_tlb) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100563 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000564 c->tlbsizevtlb = c->tlbsize;
565 c->tlbsizeftlbsets = 0;
566 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100567
568 return config1 & MIPS_CONF_M;
569}
570
571static inline unsigned int decode_config2(struct cpuinfo_mips *c)
572{
573 unsigned int config2;
574
575 config2 = read_c0_config2();
576
577 if (config2 & MIPS_CONF2_SL)
578 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
579
580 return config2 & MIPS_CONF_M;
581}
582
583static inline unsigned int decode_config3(struct cpuinfo_mips *c)
584{
585 unsigned int config3;
586
587 config3 = read_c0_config3();
588
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500589 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100590 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500591 c->options |= MIPS_CPU_RIXI;
592 }
593 if (config3 & MIPS_CONF3_RXI)
594 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100595 if (config3 & MIPS_CONF3_DSP)
596 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500597 if (config3 & MIPS_CONF3_DSP2P)
598 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100599 if (config3 & MIPS_CONF3_VINT)
600 c->options |= MIPS_CPU_VINT;
601 if (config3 & MIPS_CONF3_VEIC)
602 c->options |= MIPS_CPU_VEIC;
603 if (config3 & MIPS_CONF3_MT)
604 c->ases |= MIPS_ASE_MIPSMT;
605 if (config3 & MIPS_CONF3_ULRI)
606 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000607 if (config3 & MIPS_CONF3_ISA)
608 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100609 if (config3 & MIPS_CONF3_VZ)
610 c->ases |= MIPS_ASE_VZ;
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000611 if (config3 & MIPS_CONF3_SC)
612 c->options |= MIPS_CPU_SEGMENTS;
Paul Burtona5e9a692014-01-27 15:23:10 +0000613 if (config3 & MIPS_CONF3_MSA)
614 c->ases |= MIPS_ASE_MSA;
Paul Burtoncab25bc2015-09-22 12:03:37 -0700615 if (config3 & MIPS_CONF3_PW) {
Markos Chandrased4cbc82015-01-26 13:04:33 +0000616 c->htw_seq = 0;
Markos Chandras3d528b32014-07-14 12:46:13 +0100617 c->options |= MIPS_CPU_HTW;
Markos Chandrased4cbc82015-01-26 13:04:33 +0000618 }
James Hogan9b3274b2015-02-02 11:45:08 +0000619 if (config3 & MIPS_CONF3_CDMM)
620 c->options |= MIPS_CPU_CDMM;
James Hoganaaa7be42015-07-15 16:17:44 +0100621 if (config3 & MIPS_CONF3_SP)
622 c->options |= MIPS_CPU_SP;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100623
624 return config3 & MIPS_CONF_M;
625}
626
627static inline unsigned int decode_config4(struct cpuinfo_mips *c)
628{
629 unsigned int config4;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000630 unsigned int newcf4;
631 unsigned int mmuextdef;
632 unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100633
634 config4 = read_c0_config4();
635
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000636 if (cpu_has_tlb) {
637 if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
638 c->options |= MIPS_CPU_TLBINV;
James Hogan43d104d2015-09-17 17:49:21 +0100639
Markos Chandrase87569c2015-07-09 10:40:52 +0100640 /*
James Hogan43d104d2015-09-17 17:49:21 +0100641 * R6 has dropped the MMUExtDef field from config4.
642 * On R6 the fields always describe the FTLB, and only if it is
643 * present according to Config.MT.
Markos Chandrase87569c2015-07-09 10:40:52 +0100644 */
James Hogan43d104d2015-09-17 17:49:21 +0100645 if (!cpu_has_mips_r6)
646 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
647 else if (cpu_has_ftlb)
Markos Chandrase87569c2015-07-09 10:40:52 +0100648 mmuextdef = MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT;
649 else
James Hogan43d104d2015-09-17 17:49:21 +0100650 mmuextdef = 0;
Markos Chandrase87569c2015-07-09 10:40:52 +0100651
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000652 switch (mmuextdef) {
653 case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
654 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
655 c->tlbsizevtlb = c->tlbsize;
656 break;
657 case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
658 c->tlbsizevtlb +=
659 ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
660 MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
661 c->tlbsize = c->tlbsizevtlb;
662 ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
663 /* fall through */
664 case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
Markos Chandras97f4ad22014-08-29 09:37:26 +0100665 if (mips_ftlb_disabled)
666 break;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000667 newcf4 = (config4 & ~ftlb_page) |
668 (page_size_ftlb(mmuextdef) <<
669 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
670 write_c0_config4(newcf4);
671 back_to_back_c0_hazard();
672 config4 = read_c0_config4();
673 if (config4 != newcf4) {
674 pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
675 PAGE_SIZE, config4);
676 /* Switch FTLB off */
677 set_ftlb_enable(c, 0);
678 break;
679 }
680 c->tlbsizeftlbsets = 1 <<
681 ((config4 & MIPS_CONF4_FTLBSETS) >>
682 MIPS_CONF4_FTLBSETS_SHIFT);
683 c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
684 MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
685 c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
Markos Chandras97f4ad22014-08-29 09:37:26 +0100686 mips_has_ftlb_configured = 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000687 break;
688 }
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000689 }
690
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100691 c->kscratch_mask = (config4 >> 16) & 0xff;
692
693 return config4 & MIPS_CONF_M;
694}
695
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200696static inline unsigned int decode_config5(struct cpuinfo_mips *c)
697{
698 unsigned int config5;
699
700 config5 = read_c0_config5();
Paul Burtond175ed22014-09-11 08:30:19 +0100701 config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200702 write_c0_config5(config5);
703
Markos Chandras49016742014-01-09 16:04:51 +0000704 if (config5 & MIPS_CONF5_EVA)
705 c->options |= MIPS_CPU_EVA;
Paul Burton1f6c52f2014-07-14 10:32:14 +0100706 if (config5 & MIPS_CONF5_MRP)
707 c->options |= MIPS_CPU_MAAR;
Markos Chandras5aed9da2014-12-02 09:46:19 +0000708 if (config5 & MIPS_CONF5_LLB)
709 c->options |= MIPS_CPU_RW_LLB;
Steven J. Hillc5b36782015-02-26 18:16:38 -0600710#ifdef CONFIG_XPA
711 if (config5 & MIPS_CONF5_MVH)
712 c->options |= MIPS_CPU_XPA;
713#endif
Markos Chandras49016742014-01-09 16:04:51 +0000714
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200715 return config5 & MIPS_CONF_M;
716}
717
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000718static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100719{
720 int ok;
721
722 /* MIPS32 or MIPS64 compliant CPU. */
723 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
724 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
725
726 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
727
Markos Chandras97f4ad22014-08-29 09:37:26 +0100728 /* Enable FTLB if present and not disabled */
729 set_ftlb_enable(c, !mips_ftlb_disabled);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000730
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100731 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100732 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100733 if (ok)
734 ok = decode_config1(c);
735 if (ok)
736 ok = decode_config2(c);
737 if (ok)
738 ok = decode_config3(c);
739 if (ok)
740 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200741 if (ok)
742 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100743
744 mips_probe_watch_registers(c);
745
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100746 if (cpu_has_rixi) {
747 /* Enable the RIXI exceptions */
Steven J. Hilla5770df2015-02-19 10:18:52 -0600748 set_c0_pagegrain(PG_IEC);
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100749 back_to_back_c0_hazard();
750 /* Verify the IEC bit is set */
751 if (read_c0_pagegrain() & PG_IEC)
752 c->options |= MIPS_CPU_RIXIEX;
753 }
754
Paul Burton0ee958e2014-01-15 10:31:53 +0000755#ifndef CONFIG_MIPS_CPS
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000756 if (cpu_has_mips_r2_r6) {
David Daney45b585c2014-05-28 23:52:10 +0200757 c->core = get_ebase_cpunum();
Paul Burton30ee6152014-03-27 10:57:30 +0000758 if (cpu_has_mipsmt)
759 c->core >>= fls(core_nvpes()) - 1;
760 }
Paul Burton0ee958e2014-01-15 10:31:53 +0000761#endif
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100762}
763
Ralf Baechle02cf2112005-10-01 13:06:32 +0100764#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 | MIPS_CPU_COUNTER)
766
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000767static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100769 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 case PRID_IMP_R2000:
771 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000772 __cpu_name[cpu] = "R2000";
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100773 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Ralf Baechle02cf2112005-10-01 13:06:32 +0100774 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500775 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 if (__cpu_has_fpu())
777 c->options |= MIPS_CPU_FPU;
778 c->tlbsize = 64;
779 break;
780 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100781 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000782 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000784 __cpu_name[cpu] = "R3081";
785 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000787 __cpu_name[cpu] = "R3000A";
788 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000789 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000791 __cpu_name[cpu] = "R3000";
792 }
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100793 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Ralf Baechle02cf2112005-10-01 13:06:32 +0100794 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500795 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 if (__cpu_has_fpu())
797 c->options |= MIPS_CPU_FPU;
798 c->tlbsize = 64;
799 break;
800 case PRID_IMP_R4000:
801 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100802 if ((c->processor_id & PRID_REV_MASK) >=
803 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000805 __cpu_name[cpu] = "R4400PC";
806 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000808 __cpu_name[cpu] = "R4000PC";
809 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100811 int cca = read_c0_config() & CONF_CM_CMASK;
812 int mc;
813
814 /*
815 * SC and MC versions can't be reliably told apart,
816 * but only the latter support coherent caching
817 * modes so assume the firmware has set the KSEG0
818 * coherency attribute reasonably (if uncached, we
819 * assume SC).
820 */
821 switch (cca) {
822 case CONF_CM_CACHABLE_CE:
823 case CONF_CM_CACHABLE_COW:
824 case CONF_CM_CACHABLE_CUW:
825 mc = 1;
826 break;
827 default:
828 mc = 0;
829 break;
830 }
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100831 if ((c->processor_id & PRID_REV_MASK) >=
832 PRID_REV_R4400) {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100833 c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
834 __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000835 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100836 c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
837 __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000838 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 }
840
Steven J. Hilla96102b2012-12-07 04:31:36 +0000841 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100842 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500844 MIPS_CPU_WATCH | MIPS_CPU_VCE |
845 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 c->tlbsize = 48;
847 break;
848 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900849 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100850 c->fpu_msk31 |= FPU_CSR_CONDX;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900851 c->options = R4K_OPTS;
852 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 case PRID_REV_VR4111:
855 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000856 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 case PRID_REV_VR4121:
859 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000860 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 break;
862 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000863 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000865 __cpu_name[cpu] = "NEC VR4122";
866 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000868 __cpu_name[cpu] = "NEC VR4181A";
869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 break;
871 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000872 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000874 __cpu_name[cpu] = "NEC VR4131";
875 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900877 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000878 __cpu_name[cpu] = "NEC VR4133";
879 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 break;
881 default:
882 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
883 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000884 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 break;
886 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 break;
888 case PRID_IMP_R4300:
889 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000890 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000891 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100892 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500894 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 c->tlbsize = 32;
896 break;
897 case PRID_IMP_R4600:
898 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000899 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000900 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100901 c->fpu_msk31 |= FPU_CSR_CONDX;
Thiemo Seufer075e7502005-07-27 21:48:12 +0000902 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
903 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 c->tlbsize = 48;
905 break;
906 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500907 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 /*
909 * This processor doesn't have an MMU, so it's not
910 * "real easy" to run Linux on it. It is left purely
911 * for documentation. Commented out because it shares
912 * it's c0_prid id number with the TX3900.
913 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000914 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000915 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000916 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100917 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500919 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 break;
921 #endif
922 case PRID_IMP_TX39:
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100923 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Ralf Baechle02cf2112005-10-01 13:06:32 +0100924 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
926 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
927 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000928 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 c->tlbsize = 64;
930 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100931 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 case PRID_REV_TX3912:
933 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000934 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 c->tlbsize = 32;
936 break;
937 case PRID_REV_TX3922:
938 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000939 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 c->tlbsize = 64;
941 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 }
943 }
944 break;
945 case PRID_IMP_R4700:
946 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000947 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000948 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100949 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500951 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 c->tlbsize = 48;
953 break;
954 case PRID_IMP_TX49:
955 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000956 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000957 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100958 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 c->options = R4K_OPTS | MIPS_CPU_LLSC;
960 if (!(c->processor_id & 0x08))
961 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
962 c->tlbsize = 48;
963 break;
964 case PRID_IMP_R5000:
965 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000966 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000967 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500969 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 c->tlbsize = 48;
971 break;
972 case PRID_IMP_R5432:
973 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000974 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000975 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500977 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 c->tlbsize = 48;
979 break;
980 case PRID_IMP_R5500:
981 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000982 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000983 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500985 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 c->tlbsize = 48;
987 break;
988 case PRID_IMP_NEVADA:
989 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000990 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000991 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500993 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 c->tlbsize = 48;
995 break;
996 case PRID_IMP_R6000:
997 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000998 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000999 set_isa(c, MIPS_CPU_ISA_II);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001000 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -05001002 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 c->tlbsize = 32;
1004 break;
1005 case PRID_IMP_R6000A:
1006 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001007 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001008 set_isa(c, MIPS_CPU_ISA_II);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001009 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -05001011 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 c->tlbsize = 32;
1013 break;
1014 case PRID_IMP_RM7000:
1015 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001016 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001017 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001019 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001021 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 * the RM7000 v2.0 indicates if the TLB has 48 or 64
1023 * entries.
1024 *
Ralf Baechle70342282013-01-22 12:59:30 +01001025 * 29 1 => 64 entry JTLB
1026 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 */
1028 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
1029 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 case PRID_IMP_R8000:
1031 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001032 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001033 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001035 MIPS_CPU_FPU | MIPS_CPU_32FPR |
1036 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
1038 break;
1039 case PRID_IMP_R10000:
1040 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001041 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001042 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +00001043 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001044 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -05001046 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 c->tlbsize = 64;
1048 break;
1049 case PRID_IMP_R12000:
1050 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001051 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001052 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +00001053 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001054 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001056 MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 c->tlbsize = 64;
1058 break;
Kumba44d921b2006-05-16 22:23:59 -04001059 case PRID_IMP_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001060 if (((c->processor_id >> 4) & 0x0f) > 2) {
1061 c->cputype = CPU_R16000;
1062 __cpu_name[cpu] = "R16000";
1063 } else {
1064 c->cputype = CPU_R14000;
1065 __cpu_name[cpu] = "R14000";
1066 }
Steven J. Hilla96102b2012-12-07 04:31:36 +00001067 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -04001068 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001069 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -04001070 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001071 MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
Kumba44d921b2006-05-16 22:23:59 -04001072 c->tlbsize = 64;
1073 break;
Huacai Chen26859192014-02-16 16:01:18 +08001074 case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
Robert Millan5aac1e82011-04-16 11:29:29 -07001075 switch (c->processor_id & PRID_REV_MASK) {
1076 case PRID_REV_LOONGSON2E:
Huacai Chenc579d312014-03-21 18:44:00 +08001077 c->cputype = CPU_LOONGSON2;
1078 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -07001079 set_elf_platform(cpu, "loongson2e");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001080 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001081 c->fpu_msk31 |= FPU_CSR_CONDX;
Robert Millan5aac1e82011-04-16 11:29:29 -07001082 break;
1083 case PRID_REV_LOONGSON2F:
Huacai Chenc579d312014-03-21 18:44:00 +08001084 c->cputype = CPU_LOONGSON2;
1085 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -07001086 set_elf_platform(cpu, "loongson2f");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001087 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001088 c->fpu_msk31 |= FPU_CSR_CONDX;
Robert Millan5aac1e82011-04-16 11:29:29 -07001089 break;
Huacai Chenc579d312014-03-21 18:44:00 +08001090 case PRID_REV_LOONGSON3A:
1091 c->cputype = CPU_LOONGSON3;
1092 __cpu_name[cpu] = "ICT Loongson-3";
1093 set_elf_platform(cpu, "loongson3a");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001094 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chenc579d312014-03-21 18:44:00 +08001095 break;
Huacai Chene7841be2014-06-26 11:41:30 +08001096 case PRID_REV_LOONGSON3B_R1:
1097 case PRID_REV_LOONGSON3B_R2:
1098 c->cputype = CPU_LOONGSON3;
1099 __cpu_name[cpu] = "ICT Loongson-3";
1100 set_elf_platform(cpu, "loongson3b");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001101 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chene7841be2014-06-26 11:41:30 +08001102 break;
Robert Millan5aac1e82011-04-16 11:29:29 -07001103 }
1104
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001105 c->options = R4K_OPTS |
1106 MIPS_CPU_FPU | MIPS_CPU_LLSC |
1107 MIPS_CPU_32FPR;
1108 c->tlbsize = 64;
Huacai Chencc94ea32014-11-04 14:13:22 +08001109 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001110 break;
Huacai Chen26859192014-02-16 16:01:18 +08001111 case PRID_IMP_LOONGSON_32: /* Loongson-1 */
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001112 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001114 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +00001115
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001116 switch (c->processor_id & PRID_REV_MASK) {
1117 case PRID_REV_LOONGSON1B:
1118 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +00001119 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +00001120 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001121
Ralf Baechle41943182005-05-05 16:45:59 +00001122 break;
Ralf Baechle41943182005-05-05 16:45:59 +00001123 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124}
1125
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001126static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127{
Markos Chandras4f12b912014-07-18 10:51:32 +01001128 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001129 switch (c->processor_id & PRID_IMP_MASK) {
Leonid Yegoshinb2498af2014-11-24 12:59:44 +00001130 case PRID_IMP_QEMU_GENERIC:
1131 c->writecombine = _CACHE_UNCACHED;
1132 c->cputype = CPU_QEMU_GENERIC;
1133 __cpu_name[cpu] = "MIPS GENERIC QEMU";
1134 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 case PRID_IMP_4KC:
1136 c->cputype = CPU_4KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001137 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001138 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 break;
1140 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +00001141 case PRID_IMP_4KECR2:
1142 c->cputype = CPU_4KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001143 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001144 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +00001145 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +01001147 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 c->cputype = CPU_4KSC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001149 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001150 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 break;
1152 case PRID_IMP_5KC:
1153 c->cputype = CPU_5KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001154 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001155 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001157 case PRID_IMP_5KE:
1158 c->cputype = CPU_5KE;
Markos Chandras4f12b912014-07-18 10:51:32 +01001159 c->writecombine = _CACHE_UNCACHED;
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001160 __cpu_name[cpu] = "MIPS 5KE";
1161 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 case PRID_IMP_20KC:
1163 c->cputype = CPU_20KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001164 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001165 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 break;
1167 case PRID_IMP_24K:
1168 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001169 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001170 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 break;
John Crispin42f3cae2013-01-11 22:44:10 +01001172 case PRID_IMP_24KE:
1173 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001174 c->writecombine = _CACHE_UNCACHED;
John Crispin42f3cae2013-01-11 22:44:10 +01001175 __cpu_name[cpu] = "MIPS 24KEc";
1176 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 case PRID_IMP_25KF:
1178 c->cputype = CPU_25KF;
Markos Chandras4f12b912014-07-18 10:51:32 +01001179 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001180 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +00001182 case PRID_IMP_34K:
1183 c->cputype = CPU_34K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001184 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001185 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +00001186 break;
Chris Dearmanc6209532006-05-02 14:08:46 +01001187 case PRID_IMP_74K:
1188 c->cputype = CPU_74K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001189 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001190 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +01001191 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +02001192 case PRID_IMP_M14KC:
1193 c->cputype = CPU_M14KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001194 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill113c62d2012-07-06 23:56:00 +02001195 __cpu_name[cpu] = "MIPS M14Kc";
1196 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001197 case PRID_IMP_M14KEC:
1198 c->cputype = CPU_M14KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001199 c->writecombine = _CACHE_UNCACHED;
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001200 __cpu_name[cpu] = "MIPS M14KEc";
1201 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +01001202 case PRID_IMP_1004K:
1203 c->cputype = CPU_1004K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001204 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001205 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +01001206 break;
Steven J. Hill006a8512012-06-26 04:11:03 +00001207 case PRID_IMP_1074K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001208 c->cputype = CPU_1074K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001209 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill006a8512012-06-26 04:11:03 +00001210 __cpu_name[cpu] = "MIPS 1074Kc";
1211 break;
Leonid Yegoshinb5f065e2013-11-20 10:46:02 +00001212 case PRID_IMP_INTERAPTIV_UP:
1213 c->cputype = CPU_INTERAPTIV;
1214 __cpu_name[cpu] = "MIPS interAptiv";
1215 break;
1216 case PRID_IMP_INTERAPTIV_MP:
1217 c->cputype = CPU_INTERAPTIV;
1218 __cpu_name[cpu] = "MIPS interAptiv (multi)";
1219 break;
Leonid Yegoshinb0d4d302013-11-14 16:12:28 +00001220 case PRID_IMP_PROAPTIV_UP:
1221 c->cputype = CPU_PROAPTIV;
1222 __cpu_name[cpu] = "MIPS proAptiv";
1223 break;
1224 case PRID_IMP_PROAPTIV_MP:
1225 c->cputype = CPU_PROAPTIV;
1226 __cpu_name[cpu] = "MIPS proAptiv (multi)";
1227 break;
James Hogan829dcc02014-01-22 16:19:39 +00001228 case PRID_IMP_P5600:
1229 c->cputype = CPU_P5600;
1230 __cpu_name[cpu] = "MIPS P5600";
1231 break;
Markos Chandrase57f9a22015-07-09 10:40:37 +01001232 case PRID_IMP_I6400:
1233 c->cputype = CPU_I6400;
1234 __cpu_name[cpu] = "MIPS I6400";
1235 break;
Leonid Yegoshin9943ed92014-03-04 13:34:44 +00001236 case PRID_IMP_M5150:
1237 c->cputype = CPU_M5150;
1238 __cpu_name[cpu] = "MIPS M5150";
1239 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 }
Chris Dearman0b6d4972007-09-13 12:32:02 +01001241
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001242 decode_configs(c);
1243
Chris Dearman0b6d4972007-09-13 12:32:02 +01001244 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245}
1246
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001247static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248{
Ralf Baechle41943182005-05-05 16:45:59 +00001249 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001250 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 case PRID_IMP_AU1_REV1:
1252 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +01001253 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 switch ((c->processor_id >> 24) & 0xff) {
1255 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001256 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 break;
1258 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001259 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 break;
1261 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001262 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 break;
1264 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001265 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 break;
Pete Popove3ad1c22005-03-01 06:33:16 +00001267 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001268 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001269 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001270 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +01001271 break;
1272 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001273 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +00001274 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 default:
Manuel Lauss270717a2009-03-25 17:49:28 +01001276 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 break;
1278 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 break;
1280 }
1281}
1282
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001283static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284{
Ralf Baechle41943182005-05-05 16:45:59 +00001285 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +01001286
Markos Chandras4f12b912014-07-18 10:51:32 +01001287 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001288 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 case PRID_IMP_SB1:
1290 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001291 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001293 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +00001294 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001296 case PRID_IMP_SB1A:
1297 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001298 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001299 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 }
1301}
1302
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001303static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304{
Ralf Baechle41943182005-05-05 16:45:59 +00001305 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001306 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 case PRID_IMP_SR71000:
1308 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001309 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 c->scache.ways = 8;
1311 c->tlbsize = 64;
1312 break;
1313 }
1314}
1315
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001316static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +00001317{
1318 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001319 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +00001320 case PRID_IMP_PR4450:
1321 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001322 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001323 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +00001324 break;
Pete Popovbdf21b12005-07-14 17:47:57 +00001325 }
1326}
1327
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001328static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001329{
1330 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001331 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -08001332 case PRID_IMP_BMIPS32_REV4:
1333 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001334 c->cputype = CPU_BMIPS32;
1335 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001336 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001337 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001338 case PRID_IMP_BMIPS3300:
1339 case PRID_IMP_BMIPS3300_ALT:
1340 case PRID_IMP_BMIPS3300_BUG:
1341 c->cputype = CPU_BMIPS3300;
1342 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001343 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001344 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001345 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001346 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001347
1348 if (rev >= PRID_REV_BMIPS4380_LO &&
1349 rev <= PRID_REV_BMIPS4380_HI) {
1350 c->cputype = CPU_BMIPS4380;
1351 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001352 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001353 } else {
1354 c->cputype = CPU_BMIPS4350;
1355 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001356 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +01001357 }
1358 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001359 }
Kevin Cernekee602977b2010-10-16 14:22:30 -07001360 case PRID_IMP_BMIPS5000:
Kevin Cernekee68e6a782014-10-20 21:28:01 -07001361 case PRID_IMP_BMIPS5200:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001362 c->cputype = CPU_BMIPS5000;
1363 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001364 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001365 c->options |= MIPS_CPU_ULRI;
1366 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001367 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001368}
1369
David Daney0dd47812008-12-11 15:33:26 -08001370static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
1371{
1372 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001373 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -08001374 case PRID_IMP_CAVIUM_CN38XX:
1375 case PRID_IMP_CAVIUM_CN31XX:
1376 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -08001377 c->cputype = CPU_CAVIUM_OCTEON;
1378 __cpu_name[cpu] = "Cavium Octeon";
1379 goto platform;
David Daney0dd47812008-12-11 15:33:26 -08001380 case PRID_IMP_CAVIUM_CN58XX:
1381 case PRID_IMP_CAVIUM_CN56XX:
1382 case PRID_IMP_CAVIUM_CN50XX:
1383 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -08001384 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1385 __cpu_name[cpu] = "Cavium Octeon+";
1386platform:
Robert Millanc094c992011-04-18 11:37:55 -07001387 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -08001388 break;
David Daneya1431b62011-09-24 02:29:54 +02001389 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -07001390 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +02001391 case PRID_IMP_CAVIUM_CN66XX:
1392 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -07001393 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -07001394 c->cputype = CPU_CAVIUM_OCTEON2;
1395 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -07001396 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -07001397 break;
David Daneyaf04bb82013-07-29 15:07:01 -07001398 case PRID_IMP_CAVIUM_CN70XX:
1399 case PRID_IMP_CAVIUM_CN78XX:
1400 c->cputype = CPU_CAVIUM_OCTEON3;
1401 __cpu_name[cpu] = "Cavium Octeon III";
1402 set_elf_platform(cpu, "octeon3");
1403 break;
David Daney0dd47812008-12-11 15:33:26 -08001404 default:
1405 printk(KERN_INFO "Unknown Octeon chip!\n");
1406 c->cputype = CPU_UNKNOWN;
1407 break;
1408 }
1409}
1410
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001411static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1412{
1413 decode_configs(c);
1414 /* JZRISC does not implement the CP0 counter. */
1415 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki06947aa2014-04-06 21:31:29 +01001416 BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001417 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001418 case PRID_IMP_JZRISC:
1419 c->cputype = CPU_JZRISC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001420 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001421 __cpu_name[cpu] = "Ingenic JZRISC";
1422 break;
1423 default:
1424 panic("Unknown Ingenic Processor ID!");
1425 break;
1426 }
1427}
1428
Jayachandran Ca7117c62011-05-11 12:04:58 +05301429static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1430{
1431 decode_configs(c);
1432
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001433 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +01001434 c->cputype = CPU_ALCHEMY;
1435 __cpu_name[cpu] = "Au1300";
1436 /* following stuff is not for Alchemy */
1437 return;
1438 }
1439
Ralf Baechle70342282013-01-22 12:59:30 +01001440 c->options = (MIPS_CPU_TLB |
1441 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301442 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +01001443 MIPS_CPU_DIVEC |
1444 MIPS_CPU_WATCH |
1445 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301446 MIPS_CPU_LLSC);
1447
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001448 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +05301449 case PRID_IMP_NETLOGIC_XLP2XX:
Jayachandran C8907c552013-12-21 16:52:20 +05301450 case PRID_IMP_NETLOGIC_XLP9XX:
Yonghong Song1c983982014-04-29 20:07:53 +05301451 case PRID_IMP_NETLOGIC_XLP5XX:
Jayachandran C4ca86a22013-08-11 14:43:54 +05301452 c->cputype = CPU_XLP;
1453 __cpu_name[cpu] = "Broadcom XLPII";
1454 break;
1455
Jayachandran C2aa54b22011-11-16 00:21:29 +00001456 case PRID_IMP_NETLOGIC_XLP8XX:
1457 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001458 c->cputype = CPU_XLP;
1459 __cpu_name[cpu] = "Netlogic XLP";
1460 break;
1461
Jayachandran Ca7117c62011-05-11 12:04:58 +05301462 case PRID_IMP_NETLOGIC_XLR732:
1463 case PRID_IMP_NETLOGIC_XLR716:
1464 case PRID_IMP_NETLOGIC_XLR532:
1465 case PRID_IMP_NETLOGIC_XLR308:
1466 case PRID_IMP_NETLOGIC_XLR532C:
1467 case PRID_IMP_NETLOGIC_XLR516C:
1468 case PRID_IMP_NETLOGIC_XLR508C:
1469 case PRID_IMP_NETLOGIC_XLR308C:
1470 c->cputype = CPU_XLR;
1471 __cpu_name[cpu] = "Netlogic XLR";
1472 break;
1473
1474 case PRID_IMP_NETLOGIC_XLS608:
1475 case PRID_IMP_NETLOGIC_XLS408:
1476 case PRID_IMP_NETLOGIC_XLS404:
1477 case PRID_IMP_NETLOGIC_XLS208:
1478 case PRID_IMP_NETLOGIC_XLS204:
1479 case PRID_IMP_NETLOGIC_XLS108:
1480 case PRID_IMP_NETLOGIC_XLS104:
1481 case PRID_IMP_NETLOGIC_XLS616B:
1482 case PRID_IMP_NETLOGIC_XLS608B:
1483 case PRID_IMP_NETLOGIC_XLS416B:
1484 case PRID_IMP_NETLOGIC_XLS412B:
1485 case PRID_IMP_NETLOGIC_XLS408B:
1486 case PRID_IMP_NETLOGIC_XLS404B:
1487 c->cputype = CPU_XLR;
1488 __cpu_name[cpu] = "Netlogic XLS";
1489 break;
1490
1491 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001492 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301493 c->processor_id);
1494 c->cputype = CPU_XLR;
1495 break;
1496 }
1497
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001498 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001499 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001500 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1501 /* This will be updated again after all threads are woken up */
1502 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1503 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001504 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001505 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1506 }
Jayachandran C7777b932013-06-11 14:41:35 +00001507 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301508}
1509
David Daney949e51b2010-10-14 11:32:33 -07001510#ifdef CONFIG_64BIT
1511/* For use by uaccess.h */
1512u64 __ua_limit;
1513EXPORT_SYMBOL(__ua_limit);
1514#endif
1515
Ralf Baechle9966db252007-10-11 23:46:17 +01001516const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001517const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001518
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001519void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520{
1521 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001522 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523
Ralf Baechle70342282013-01-22 12:59:30 +01001524 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 c->fpu_id = FPIR_IMP_NONE;
1526 c->cputype = CPU_UNKNOWN;
Markos Chandras4f12b912014-07-18 10:51:32 +01001527 c->writecombine = _CACHE_UNCACHED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001529 c->fpu_csr31 = FPU_CSR_RN;
1530 c->fpu_msk31 = FPU_CSR_RSVD | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
1531
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001533 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001535 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 break;
1537 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001538 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 break;
1540 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001541 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 break;
1543 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001544 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001546 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001547 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001548 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001550 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001552 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001553 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001554 break;
David Daney0dd47812008-12-11 15:33:26 -08001555 case PRID_COMP_CAVIUM:
1556 cpu_probe_cavium(c, cpu);
1557 break;
Paul Burton252617a2015-05-24 16:11:14 +01001558 case PRID_COMP_INGENIC_D0:
1559 case PRID_COMP_INGENIC_D1:
1560 case PRID_COMP_INGENIC_E1:
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001561 cpu_probe_ingenic(c, cpu);
1562 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301563 case PRID_COMP_NETLOGIC:
1564 cpu_probe_netlogic(c, cpu);
1565 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001567
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001568 BUG_ON(!__cpu_name[cpu]);
1569 BUG_ON(c->cputype == CPU_UNKNOWN);
1570
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001571 /*
1572 * Platform code can force the cpu type to optimize code
1573 * generation. In that case be sure the cpu type is correctly
1574 * manually setup otherwise it could trigger some nasty bugs.
1575 */
1576 BUG_ON(current_cpu_type() != c->cputype);
1577
Kevin Cernekee0103d232010-05-02 14:43:52 -07001578 if (mips_fpu_disabled)
1579 c->options &= ~MIPS_CPU_FPU;
1580
1581 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001582 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001583
Markos Chandras3d528b32014-07-14 12:46:13 +01001584 if (mips_htw_disabled) {
1585 c->options &= ~MIPS_CPU_HTW;
1586 write_c0_pwctl(read_c0_pwctl() &
1587 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
1588 }
1589
Maciej W. Rozycki7aecd5ca2015-04-03 23:27:54 +01001590 if (c->options & MIPS_CPU_FPU)
1591 cpu_set_fpu_opts(c);
1592 else
1593 cpu_set_nofpu_opts(c);
Ralf Baechle9966db252007-10-11 23:46:17 +01001594
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001595 if (cpu_has_bp_ghist)
1596 write_c0_r10k_diag(read_c0_r10k_diag() |
1597 R10K_DIAG_E_GHIST);
1598
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +00001599 if (cpu_has_mips_r2_r6) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001600 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001601 /* R2 has Performance Counter Interrupt indicator */
1602 c->options |= MIPS_CPU_PCI;
1603 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001604 else
1605 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001606
Paul Burton4c063032015-07-27 12:58:24 -07001607 if (cpu_has_mips_r6)
1608 elf_hwcap |= HWCAP_MIPS_R6;
1609
Paul Burtona8ad1362014-01-28 14:28:43 +00001610 if (cpu_has_msa) {
Paul Burtona5e9a692014-01-27 15:23:10 +00001611 c->msa_id = cpu_get_msa_id();
Paul Burtona8ad1362014-01-28 14:28:43 +00001612 WARN(c->msa_id & MSA_IR_WRPF,
1613 "Vector register partitioning unimplemented!");
Paul Burton3cc9fa72015-07-27 12:58:25 -07001614 elf_hwcap |= HWCAP_MIPS_MSA;
Paul Burtona8ad1362014-01-28 14:28:43 +00001615 }
Paul Burtona5e9a692014-01-27 15:23:10 +00001616
Guenter Roeck91dfc422010-02-02 08:52:20 -08001617 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001618
1619#ifdef CONFIG_64BIT
1620 if (cpu == 0)
1621 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1622#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623}
1624
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001625void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626{
1627 struct cpuinfo_mips *c = &current_cpu_data;
1628
Leonid Yegoshind9f897c2013-10-07 10:43:32 +01001629 pr_info("CPU%d revision is: %08x (%s)\n",
1630 smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001632 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Paul Burtona5e9a692014-01-27 15:23:10 +00001633 if (cpu_has_msa)
1634 pr_info("MSA revision is: %08x\n", c->msa_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635}