blob: 3782cdb782a85ebeb1d93d312ec14c5c06e4dfa5 [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000021#ifndef LINUX_DMAENGINE_H
22#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070023
Chris Leechc13c8262006-05-23 17:18:44 -070024#include <linux/device.h>
25#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050026#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053027#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100028#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053029#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100030#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000031
Chris Leechc13c8262006-05-23 17:18:44 -070032/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070033 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070034 *
35 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
36 */
37typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070038#define DMA_MIN_COOKIE 1
39#define DMA_MAX_COOKIE INT_MAX
Chris Leechc13c8262006-05-23 17:18:44 -070040
Dan Carpenter71ea1482013-08-10 10:46:50 +030041static inline int dma_submit_error(dma_cookie_t cookie)
42{
43 return cookie < 0 ? cookie : 0;
44}
Chris Leechc13c8262006-05-23 17:18:44 -070045
46/**
47 * enum dma_status - DMA transaction status
48 * @DMA_SUCCESS: transaction completed successfully
49 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070050 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070051 * @DMA_ERROR: transaction failed
52 */
53enum dma_status {
54 DMA_SUCCESS,
55 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070056 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070057 DMA_ERROR,
58};
59
60/**
Dan Williams7405f742007-01-02 11:10:43 -070061 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070062 *
63 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
64 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070065 */
66enum dma_transaction_type {
67 DMA_MEMCPY,
68 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070069 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070070 DMA_XOR_VAL,
71 DMA_PQ_VAL,
Dan Williams7405f742007-01-02 11:10:43 -070072 DMA_INTERRUPT,
Ira Snydera86ee032010-09-30 11:46:44 +000073 DMA_SG,
Dan Williams59b5ec22009-01-06 11:38:15 -070074 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070075 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070076 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000077 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053078 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070079/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053080 DMA_TX_TYPE_END,
81};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070082
Vinod Koul49920bc2011-10-13 15:15:27 +053083/**
84 * enum dma_transfer_direction - dma transfer mode and direction indicator
85 * @DMA_MEM_TO_MEM: Async/Memcpy mode
86 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
87 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
88 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
89 */
90enum dma_transfer_direction {
91 DMA_MEM_TO_MEM,
92 DMA_MEM_TO_DEV,
93 DMA_DEV_TO_MEM,
94 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080095 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053096};
Dan Williams7405f742007-01-02 11:10:43 -070097
98/**
Jassi Brarb14dab72011-10-13 12:33:30 +053099 * Interleaved Transfer Request
100 * ----------------------------
101 * A chunk is collection of contiguous bytes to be transfered.
102 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
103 * ICGs may or maynot change between chunks.
104 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
105 * that when repeated an integral number of times, specifies the transfer.
106 * A transfer template is specification of a Frame, the number of times
107 * it is to be repeated and other per-transfer attributes.
108 *
109 * Practically, a client driver would have ready a template for each
110 * type of transfer it is going to need during its lifetime and
111 * set only 'src_start' and 'dst_start' before submitting the requests.
112 *
113 *
114 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
115 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
116 *
117 * == Chunk size
118 * ... ICG
119 */
120
121/**
122 * struct data_chunk - Element of scatter-gather list that makes a frame.
123 * @size: Number of bytes to read from source.
124 * size_dst := fn(op, size_src), so doesn't mean much for destination.
125 * @icg: Number of bytes to jump after last src/dst address of this
126 * chunk and before first src/dst address for next chunk.
127 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
128 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
129 */
130struct data_chunk {
131 size_t size;
132 size_t icg;
133};
134
135/**
136 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
137 * and attributes.
138 * @src_start: Bus address of source for the first chunk.
139 * @dst_start: Bus address of destination for the first chunk.
140 * @dir: Specifies the type of Source and Destination.
141 * @src_inc: If the source address increments after reading from it.
142 * @dst_inc: If the destination address increments after writing to it.
143 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
144 * Otherwise, source is read contiguously (icg ignored).
145 * Ignored if src_inc is false.
146 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
147 * Otherwise, destination is filled contiguously (icg ignored).
148 * Ignored if dst_inc is false.
149 * @numf: Number of frames in this template.
150 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
151 * @sgl: Array of {chunk,icg} pairs that make up a frame.
152 */
153struct dma_interleaved_template {
154 dma_addr_t src_start;
155 dma_addr_t dst_start;
156 enum dma_transfer_direction dir;
157 bool src_inc;
158 bool dst_inc;
159 bool src_sgl;
160 bool dst_sgl;
161 size_t numf;
162 size_t frame_size;
163 struct data_chunk sgl[0];
164};
165
166/**
Dan Williams636bdea2008-04-17 20:17:26 -0700167 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700168 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700169 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700170 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100171 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700172 * acknowledges receipt, i.e. has has a chance to establish any dependency
173 * chains
Dan Williamse1d181e2008-07-04 00:13:40 -0700174 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
175 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
Maciej Sosnowski4f005db2009-04-23 12:31:51 +0200176 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
177 * (if not set, do the source dma-unmapping as page)
178 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
179 * (if not set, do the destination dma-unmapping as page)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700180 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
181 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
182 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
183 * sources that were the result of a previous operation, in the case of a PQ
184 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700185 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
186 * on the result of this operation
Dan Williamsd4c56f92008-02-02 19:49:58 -0700187 */
Dan Williams636bdea2008-04-17 20:17:26 -0700188enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700189 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700190 DMA_CTRL_ACK = (1 << 1),
Dan Williamse1d181e2008-07-04 00:13:40 -0700191 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
192 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
Maciej Sosnowski4f005db2009-04-23 12:31:51 +0200193 DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
194 DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
Dan Williamsf9dd2132009-09-08 17:42:29 -0700195 DMA_PREP_PQ_DISABLE_P = (1 << 6),
196 DMA_PREP_PQ_DISABLE_Q = (1 << 7),
197 DMA_PREP_CONTINUE = (1 << 8),
Dan Williams0403e382009-09-08 17:42:50 -0700198 DMA_PREP_FENCE = (1 << 9),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700199};
200
201/**
Linus Walleijc3635c72010-03-26 16:44:01 -0700202 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
203 * on a running channel.
204 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
205 * @DMA_PAUSE: pause ongoing transfers
206 * @DMA_RESUME: resume paused transfer
Linus Walleijc156d0a2010-08-04 13:37:33 +0200207 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
208 * that need to runtime reconfigure the slave channels (as opposed to passing
209 * configuration data in statically from the platform). An additional
210 * argument of struct dma_slave_config must be passed in with this
211 * command.
Ira Snyder968f19a2010-09-30 11:46:46 +0000212 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
213 * into external start mode.
Linus Walleijc3635c72010-03-26 16:44:01 -0700214 */
215enum dma_ctrl_cmd {
216 DMA_TERMINATE_ALL,
217 DMA_PAUSE,
218 DMA_RESUME,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200219 DMA_SLAVE_CONFIG,
Ira Snyder968f19a2010-09-30 11:46:46 +0000220 FSLDMA_EXTERNAL_START,
Linus Walleijc3635c72010-03-26 16:44:01 -0700221};
222
223/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700224 * enum sum_check_bits - bit position of pq_check_flags
225 */
226enum sum_check_bits {
227 SUM_CHECK_P = 0,
228 SUM_CHECK_Q = 1,
229};
230
231/**
232 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
233 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
234 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
235 */
236enum sum_check_flags {
237 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
238 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
239};
240
241
242/**
Dan Williams7405f742007-01-02 11:10:43 -0700243 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
244 * See linux/cpumask.h
245 */
246typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
247
248/**
Chris Leechc13c8262006-05-23 17:18:44 -0700249 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700250 * @memcpy_count: transaction counter
251 * @bytes_transferred: byte counter
252 */
253
254struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700255 /* stats */
256 unsigned long memcpy_count;
257 unsigned long bytes_transferred;
258};
259
260/**
261 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700262 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700263 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000264 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700265 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700266 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700267 * @device_node: used to add this to the device chan list
268 * @local: per-cpu pointer to a struct dma_chan_percpu
Dan Williams7cc5bf92008-07-08 11:58:21 -0700269 * @client-count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700270 * @table_count: number of appearances in the mem-to-mem allocation table
Dan Williams287d8592009-02-18 14:48:26 -0800271 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700272 */
273struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700274 struct dma_device *device;
275 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000276 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700277
278 /* sysfs */
279 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700280 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700281
Chris Leechc13c8262006-05-23 17:18:44 -0700282 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900283 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700284 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700285 int table_count;
Dan Williams287d8592009-02-18 14:48:26 -0800286 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700287};
288
Dan Williams41d5e592009-01-06 11:38:21 -0700289/**
290 * struct dma_chan_dev - relate sysfs device node to backing channel device
291 * @chan - driver channel device
292 * @device - sysfs device
Dan Williams864498a2009-01-06 11:38:21 -0700293 * @dev_id - parent dma_device dev_id
294 * @idr_ref - reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700295 */
296struct dma_chan_dev {
297 struct dma_chan *chan;
298 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700299 int dev_id;
300 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700301};
302
Linus Walleijc156d0a2010-08-04 13:37:33 +0200303/**
304 * enum dma_slave_buswidth - defines bus with of the DMA slave
305 * device, source or target buses
306 */
307enum dma_slave_buswidth {
308 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
309 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
310 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
311 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
312 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
313};
314
315/**
316 * struct dma_slave_config - dma slave channel runtime config
317 * @direction: whether the data shall go in or out on this slave
318 * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
319 * legal values, DMA_BIDIRECTIONAL is not acceptable since we
320 * need to differentiate source and target addresses.
321 * @src_addr: this is the physical address where DMA slave data
322 * should be read (RX), if the source is memory this argument is
323 * ignored.
324 * @dst_addr: this is the physical address where DMA slave data
325 * should be written (TX), if the source is memory this argument
326 * is ignored.
327 * @src_addr_width: this is the width in bytes of the source (RX)
328 * register where DMA data shall be read. If the source
329 * is memory this may be ignored depending on architecture.
330 * Legal values: 1, 2, 4, 8.
331 * @dst_addr_width: same as src_addr_width but for destination
332 * target (TX) mutatis mutandis.
333 * @src_maxburst: the maximum number of words (note: words, as in
334 * units of the src_addr_width member, not bytes) that can be sent
335 * in one burst to the device. Typically something like half the
336 * FIFO depth on I/O peripherals so you don't overflow it. This
337 * may or may not be applicable on memory sources.
338 * @dst_maxburst: same as src_maxburst but for destination target
339 * mutatis mutandis.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530340 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
341 * with 'true' if peripheral should be flow controller. Direction will be
342 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530343 * @slave_id: Slave requester id. Only valid for slave channels. The dma
344 * slave peripheral will have unique id as dma requester which need to be
345 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200346 *
347 * This struct is passed in as configuration data to a DMA engine
348 * in order to set up a certain channel for DMA transport at runtime.
349 * The DMA device/engine has to provide support for an additional
350 * command in the channel config interface, DMA_SLAVE_CONFIG
351 * and this struct will then be passed in as an argument to the
352 * DMA engine device_control() function.
353 *
354 * The rationale for adding configuration information to this struct
355 * is as follows: if it is likely that most DMA slave controllers in
356 * the world will support the configuration option, then make it
357 * generic. If not: if it is fixed so that it be sent in static from
358 * the platform data, then prefer to do that. Else, if it is neither
359 * fixed at runtime, nor generic enough (such as bus mastership on
360 * some CPU family and whatnot) then create a custom slave config
361 * struct and pass that, then make this config a member of that
362 * struct, if applicable.
363 */
364struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530365 enum dma_transfer_direction direction;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200366 dma_addr_t src_addr;
367 dma_addr_t dst_addr;
368 enum dma_slave_buswidth src_addr_width;
369 enum dma_slave_buswidth dst_addr_width;
370 u32 src_maxburst;
371 u32 dst_maxburst;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530372 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530373 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200374};
375
Vinod Koul221a27c72013-07-08 14:15:25 +0530376/* struct dma_slave_caps - expose capabilities of a slave channel only
377 *
378 * @src_addr_widths: bit mask of src addr widths the channel supports
379 * @dstn_addr_widths: bit mask of dstn addr widths the channel supports
380 * @directions: bit mask of slave direction the channel supported
381 * since the enum dma_transfer_direction is not defined as bits for each
382 * type of direction, the dma controller should fill (1 << <TYPE>) and same
383 * should be checked by controller as well
384 * @cmd_pause: true, if pause and thereby resume is supported
385 * @cmd_terminate: true, if terminate cmd is supported
Vinod Koul221a27c72013-07-08 14:15:25 +0530386 */
387struct dma_slave_caps {
388 u32 src_addr_widths;
389 u32 dstn_addr_widths;
390 u32 directions;
391 bool cmd_pause;
392 bool cmd_terminate;
Vinod Koul221a27c72013-07-08 14:15:25 +0530393};
394
Dan Williams41d5e592009-01-06 11:38:21 -0700395static inline const char *dma_chan_name(struct dma_chan *chan)
396{
397 return dev_name(&chan->dev->device);
398}
Dan Williamsd379b012007-07-09 11:56:42 -0700399
Chris Leechc13c8262006-05-23 17:18:44 -0700400void dma_chan_cleanup(struct kref *kref);
401
Chris Leechc13c8262006-05-23 17:18:44 -0700402/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700403 * typedef dma_filter_fn - callback filter for dma_request_channel
404 * @chan: channel to be reviewed
405 * @filter_param: opaque parameter passed through dma_request_channel
406 *
407 * When this optional parameter is specified in a call to dma_request_channel a
408 * suitable channel is passed to this routine for further dispositioning before
409 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700410 * satisfies the given capability mask. It returns 'true' to indicate that the
411 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700412 */
Dan Williams7dd60252009-01-06 11:38:19 -0700413typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700414
Dan Williams7405f742007-01-02 11:10:43 -0700415typedef void (*dma_async_tx_callback)(void *dma_async_param);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200416
417struct dmaengine_unmap_data {
418 u8 to_cnt;
419 u8 from_cnt;
420 u8 bidi_cnt;
421 struct device *dev;
422 struct kref kref;
423 size_t len;
424 dma_addr_t addr[0];
425};
426
Dan Williams7405f742007-01-02 11:10:43 -0700427/**
428 * struct dma_async_tx_descriptor - async transaction descriptor
429 * ---dma generic offload fields---
430 * @cookie: tracking cookie for this transaction, set to -EBUSY if
431 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700432 * @flags: flags to augment operation preparation, control completion, and
433 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700434 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700435 * @chan: target channel for this operation
436 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
Dan Williams7405f742007-01-02 11:10:43 -0700437 * @callback: routine to call after this operation is complete
438 * @callback_param: general parameter to pass to the callback routine
439 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700440 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700441 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700442 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700443 */
444struct dma_async_tx_descriptor {
445 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700446 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700447 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700448 struct dma_chan *chan;
449 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700450 dma_async_tx_callback callback;
451 void *callback_param;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200452 struct dmaengine_unmap_data *unmap;
Dan Williams5fc6d892010-10-07 16:44:50 -0700453#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700454 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700455 struct dma_async_tx_descriptor *parent;
456 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700457#endif
Dan Williams7405f742007-01-02 11:10:43 -0700458};
459
Dan Williams89716462013-10-18 19:35:25 +0200460#ifdef CONFIG_DMA_ENGINE
Dan Williamsd38a8c62013-10-18 19:35:23 +0200461static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
462 struct dmaengine_unmap_data *unmap)
463{
464 kref_get(&unmap->kref);
465 tx->unmap = unmap;
466}
467
Dan Williams89716462013-10-18 19:35:25 +0200468struct dmaengine_unmap_data *
469dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
Dan Williams45c463a2013-10-18 19:35:24 +0200470void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
Dan Williams89716462013-10-18 19:35:25 +0200471#else
472static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
473 struct dmaengine_unmap_data *unmap)
474{
475}
476static inline struct dmaengine_unmap_data *
477dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
478{
479 return NULL;
480}
481static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
482{
483}
484#endif
Dan Williams45c463a2013-10-18 19:35:24 +0200485
Dan Williamsd38a8c62013-10-18 19:35:23 +0200486static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
487{
488 if (tx->unmap) {
Dan Williams45c463a2013-10-18 19:35:24 +0200489 dmaengine_unmap_put(tx->unmap);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200490 tx->unmap = NULL;
491 }
492}
493
Dan Williams5fc6d892010-10-07 16:44:50 -0700494#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700495static inline void txd_lock(struct dma_async_tx_descriptor *txd)
496{
497}
498static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
499{
500}
501static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
502{
503 BUG();
504}
505static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
506{
507}
508static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
509{
510}
511static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
512{
513 return NULL;
514}
515static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
516{
517 return NULL;
518}
519
520#else
521static inline void txd_lock(struct dma_async_tx_descriptor *txd)
522{
523 spin_lock_bh(&txd->lock);
524}
525static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
526{
527 spin_unlock_bh(&txd->lock);
528}
529static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
530{
531 txd->next = next;
532 next->parent = txd;
533}
534static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
535{
536 txd->parent = NULL;
537}
538static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
539{
540 txd->next = NULL;
541}
542static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
543{
544 return txd->parent;
545}
546static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
547{
548 return txd->next;
549}
550#endif
551
Chris Leechc13c8262006-05-23 17:18:44 -0700552/**
Linus Walleij07934482010-03-26 16:50:49 -0700553 * struct dma_tx_state - filled in to report the status of
554 * a transfer.
555 * @last: last completed DMA cookie
556 * @used: last issued DMA cookie (i.e. the one in progress)
557 * @residue: the remaining number of bytes left to transmit
558 * on the selected transfer for states DMA_IN_PROGRESS and
559 * DMA_PAUSED if this is implemented in the driver, else 0
560 */
561struct dma_tx_state {
562 dma_cookie_t last;
563 dma_cookie_t used;
564 u32 residue;
565};
566
567/**
Chris Leechc13c8262006-05-23 17:18:44 -0700568 * struct dma_device - info on the entity supplying DMA services
569 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900570 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700571 * @channels: the list of struct dma_chan
572 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700573 * @cap_mask: one or more dma_capability flags
574 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700575 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700576 * @copy_align: alignment shift for memcpy operations
577 * @xor_align: alignment shift for xor operations
578 * @pq_align: alignment shift for pq operations
579 * @fill_align: alignment shift for memset operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700580 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700581 * @dev: struct device reference for dma mapping api
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700582 * @device_alloc_chan_resources: allocate resources and return the
583 * number of allocated descriptors
584 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700585 * @device_prep_dma_memcpy: prepares a memcpy operation
586 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700587 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700588 * @device_prep_dma_pq: prepares a pq operation
589 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Dan Williams7405f742007-01-02 11:10:43 -0700590 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700591 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000592 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
593 * The function takes a buffer of size buf_len. The callback function will
594 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530595 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Linus Walleijc3635c72010-03-26 16:44:01 -0700596 * @device_control: manipulate all pending operations on a channel, returns
597 * zero or error code
Linus Walleij07934482010-03-26 16:50:49 -0700598 * @device_tx_status: poll for transaction completion, the optional
599 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300600 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700601 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700602 * @device_issue_pending: push pending transactions to hardware
Vinod Koul221a27c72013-07-08 14:15:25 +0530603 * @device_slave_caps: return the slave channel capabilities
Chris Leechc13c8262006-05-23 17:18:44 -0700604 */
605struct dma_device {
606
607 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900608 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700609 struct list_head channels;
610 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700611 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700612 unsigned short max_xor;
613 unsigned short max_pq;
Dan Williams83544ae2009-09-08 17:42:53 -0700614 u8 copy_align;
615 u8 xor_align;
616 u8 pq_align;
617 u8 fill_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700618 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700619
Chris Leechc13c8262006-05-23 17:18:44 -0700620 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700621 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700622
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700623 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700624 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700625
626 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Dan Williams00367312008-02-02 19:49:57 -0700627 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700628 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700629 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Dan Williams00367312008-02-02 19:49:57 -0700630 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700631 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700632 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700633 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700634 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700635 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
636 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
637 unsigned int src_cnt, const unsigned char *scf,
638 size_t len, unsigned long flags);
639 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
640 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
641 unsigned int src_cnt, const unsigned char *scf, size_t len,
642 enum sum_check_flags *pqres, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700643 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700644 struct dma_chan *chan, unsigned long flags);
Ira Snydera86ee032010-09-30 11:46:44 +0000645 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
646 struct dma_chan *chan,
647 struct scatterlist *dst_sg, unsigned int dst_nents,
648 struct scatterlist *src_sg, unsigned int src_nents,
649 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700650
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700651 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
652 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530653 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500654 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000655 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
656 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500657 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +0300658 unsigned long flags, void *context);
Jassi Brarb14dab72011-10-13 12:33:30 +0530659 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
660 struct dma_chan *chan, struct dma_interleaved_template *xt,
661 unsigned long flags);
Linus Walleij05827632010-05-17 16:30:42 -0700662 int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
663 unsigned long arg);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700664
Linus Walleij07934482010-03-26 16:50:49 -0700665 enum dma_status (*device_tx_status)(struct dma_chan *chan,
666 dma_cookie_t cookie,
667 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700668 void (*device_issue_pending)(struct dma_chan *chan);
Vinod Koul221a27c72013-07-08 14:15:25 +0530669 int (*device_slave_caps)(struct dma_chan *chan, struct dma_slave_caps *caps);
Chris Leechc13c8262006-05-23 17:18:44 -0700670};
671
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000672static inline int dmaengine_device_control(struct dma_chan *chan,
673 enum dma_ctrl_cmd cmd,
674 unsigned long arg)
675{
Jon Mason944ea4d2012-11-11 23:03:20 +0000676 if (chan->device->device_control)
677 return chan->device->device_control(chan, cmd, arg);
Andy Shevchenko978c4172013-02-14 11:00:16 +0200678
679 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000680}
681
682static inline int dmaengine_slave_config(struct dma_chan *chan,
683 struct dma_slave_config *config)
684{
685 return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
686 (unsigned long)config);
687}
688
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200689static inline bool is_slave_direction(enum dma_transfer_direction direction)
690{
691 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
692}
693
Vinod Koul90b44f82011-07-25 19:57:52 +0530694static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200695 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530696 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530697{
698 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200699 sg_init_table(&sg, 1);
700 sg_dma_address(&sg) = buf;
701 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530702
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500703 return chan->device->device_prep_slave_sg(chan, &sg, 1,
704 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530705}
706
Alexandre Bounine16052822012-03-08 16:11:18 -0500707static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
708 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
709 enum dma_transfer_direction dir, unsigned long flags)
710{
711 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500712 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500713}
714
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700715#ifdef CONFIG_RAPIDIO_DMA_ENGINE
716struct rio_dma_ext;
717static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
718 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
719 enum dma_transfer_direction dir, unsigned long flags,
720 struct rio_dma_ext *rio_ext)
721{
722 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
723 dir, flags, rio_ext);
724}
725#endif
726
Alexandre Bounine16052822012-03-08 16:11:18 -0500727static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
728 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300729 size_t period_len, enum dma_transfer_direction dir,
730 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500731{
732 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +0300733 period_len, dir, flags, NULL);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000734}
735
Barry Songa14acb42012-11-06 21:32:39 +0800736static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
737 struct dma_chan *chan, struct dma_interleaved_template *xt,
738 unsigned long flags)
739{
740 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
741}
742
Vinod Koul221a27c72013-07-08 14:15:25 +0530743static inline int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps)
744{
745 if (!chan || !caps)
746 return -EINVAL;
747
748 /* check if the channel supports slave transactions */
749 if (!test_bit(DMA_SLAVE, chan->device->cap_mask.bits))
750 return -ENXIO;
751
752 if (chan->device->device_slave_caps)
753 return chan->device->device_slave_caps(chan, caps);
754
755 return -ENXIO;
756}
757
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000758static inline int dmaengine_terminate_all(struct dma_chan *chan)
759{
760 return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
761}
762
763static inline int dmaengine_pause(struct dma_chan *chan)
764{
765 return dmaengine_device_control(chan, DMA_PAUSE, 0);
766}
767
768static inline int dmaengine_resume(struct dma_chan *chan)
769{
770 return dmaengine_device_control(chan, DMA_RESUME, 0);
771}
772
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +0200773static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
774 dma_cookie_t cookie, struct dma_tx_state *state)
775{
776 return chan->device->device_tx_status(chan, cookie, state);
777}
778
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +0000779static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000780{
781 return desc->tx_submit(desc);
782}
783
Dan Williams83544ae2009-09-08 17:42:53 -0700784static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
785{
786 size_t mask;
787
788 if (!align)
789 return true;
790 mask = (1 << align) - 1;
791 if (mask & (off1 | off2 | len))
792 return false;
793 return true;
794}
795
796static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
797 size_t off2, size_t len)
798{
799 return dmaengine_check_align(dev->copy_align, off1, off2, len);
800}
801
802static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
803 size_t off2, size_t len)
804{
805 return dmaengine_check_align(dev->xor_align, off1, off2, len);
806}
807
808static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
809 size_t off2, size_t len)
810{
811 return dmaengine_check_align(dev->pq_align, off1, off2, len);
812}
813
814static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
815 size_t off2, size_t len)
816{
817 return dmaengine_check_align(dev->fill_align, off1, off2, len);
818}
819
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700820static inline void
821dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
822{
823 dma->max_pq = maxpq;
824 if (has_pq_continue)
825 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
826}
827
828static inline bool dmaf_continue(enum dma_ctrl_flags flags)
829{
830 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
831}
832
833static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
834{
835 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
836
837 return (flags & mask) == mask;
838}
839
840static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
841{
842 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
843}
844
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +0200845static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700846{
847 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
848}
849
850/* dma_maxpq - reduce maxpq in the face of continued operations
851 * @dma - dma device with PQ capability
852 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
853 *
854 * When an engine does not support native continuation we need 3 extra
855 * source slots to reuse P and Q with the following coefficients:
856 * 1/ {00} * P : remove P from Q', but use it as a source for P'
857 * 2/ {01} * Q : use Q to continue Q' calculation
858 * 3/ {00} * Q : subtract Q from P' to cancel (2)
859 *
860 * In the case where P is disabled we only need 1 extra source:
861 * 1/ {01} * Q : use Q to continue Q' calculation
862 */
863static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
864{
865 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
866 return dma_dev_to_maxpq(dma);
867 else if (dmaf_p_disabled_continue(flags))
868 return dma_dev_to_maxpq(dma) - 1;
869 else if (dmaf_continue(flags))
870 return dma_dev_to_maxpq(dma) - 3;
871 BUG();
872}
873
Chris Leechc13c8262006-05-23 17:18:44 -0700874/* --- public DMA engine API --- */
875
Dan Williams649274d2009-01-11 00:20:39 -0800876#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -0700877void dmaengine_get(void);
878void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -0800879#else
880static inline void dmaengine_get(void)
881{
882}
883static inline void dmaengine_put(void)
884{
885}
886#endif
887
David S. Millerb4bd07c2009-02-06 22:06:43 -0800888#ifdef CONFIG_NET_DMA
889#define net_dmaengine_get() dmaengine_get()
890#define net_dmaengine_put() dmaengine_put()
891#else
892static inline void net_dmaengine_get(void)
893{
894}
895static inline void net_dmaengine_put(void)
896{
897}
898#endif
899
Dan Williams729b5d12009-03-25 09:13:25 -0700900#ifdef CONFIG_ASYNC_TX_DMA
901#define async_dmaengine_get() dmaengine_get()
902#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -0700903#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -0700904#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
905#else
Dan Williams729b5d12009-03-25 09:13:25 -0700906#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -0700907#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -0700908#else
909static inline void async_dmaengine_get(void)
910{
911}
912static inline void async_dmaengine_put(void)
913{
914}
915static inline struct dma_chan *
916async_dma_find_channel(enum dma_transaction_type type)
917{
918 return NULL;
919}
Dan Williams138f4c32009-09-08 17:42:51 -0700920#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams729b5d12009-03-25 09:13:25 -0700921
Dan Williams7405f742007-01-02 11:10:43 -0700922dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
923 void *dest, void *src, size_t len);
924dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
925 struct page *page, unsigned int offset, void *kdata, size_t len);
926dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700927 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
Dan Williams7405f742007-01-02 11:10:43 -0700928 unsigned int src_off, size_t len);
929void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
930 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700931
Dan Williams08398752008-07-17 17:59:56 -0700932static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700933{
Dan Williams636bdea2008-04-17 20:17:26 -0700934 tx->flags |= DMA_CTRL_ACK;
935}
936
Guennadi Liakhovetskief560682009-01-19 15:36:21 -0700937static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
938{
939 tx->flags &= ~DMA_CTRL_ACK;
940}
941
Dan Williams08398752008-07-17 17:59:56 -0700942static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -0700943{
Dan Williams08398752008-07-17 17:59:56 -0700944 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -0700945}
946
Dan Williams7405f742007-01-02 11:10:43 -0700947#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
948static inline void
949__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
950{
951 set_bit(tx_type, dstp->bits);
952}
953
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900954#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
955static inline void
956__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
957{
958 clear_bit(tx_type, dstp->bits);
959}
960
Dan Williams33df8ca2009-01-06 11:38:15 -0700961#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
962static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
963{
964 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
965}
966
Dan Williams7405f742007-01-02 11:10:43 -0700967#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
968static inline int
969__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
970{
971 return test_bit(tx_type, srcp->bits);
972}
973
974#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +0900975 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -0700976
Chris Leechc13c8262006-05-23 17:18:44 -0700977/**
Dan Williams7405f742007-01-02 11:10:43 -0700978 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700979 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700980 *
981 * This allows drivers to push copies to HW in batches,
982 * reducing MMIO writes where possible.
983 */
Dan Williams7405f742007-01-02 11:10:43 -0700984static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -0700985{
Dan Williamsec8670f2008-03-01 07:51:29 -0700986 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700987}
988
989/**
Dan Williams7405f742007-01-02 11:10:43 -0700990 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -0700991 * @chan: DMA channel
992 * @cookie: transaction identifier to check status of
993 * @last: returns last completed cookie, can be NULL
994 * @used: returns last issued cookie, can be NULL
995 *
996 * If @last and @used are passed in, upon return they reflect the driver
997 * internal state and can be used with dma_async_is_complete() to check
998 * the status of multiple cookies without re-checking hardware state.
999 */
Dan Williams7405f742007-01-02 11:10:43 -07001000static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -07001001 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
1002{
Linus Walleij07934482010-03-26 16:50:49 -07001003 struct dma_tx_state state;
1004 enum dma_status status;
1005
1006 status = chan->device->device_tx_status(chan, cookie, &state);
1007 if (last)
1008 *last = state.last;
1009 if (used)
1010 *used = state.used;
1011 return status;
Chris Leechc13c8262006-05-23 17:18:44 -07001012}
1013
1014/**
1015 * dma_async_is_complete - test a cookie against chan state
1016 * @cookie: transaction identifier to test status of
1017 * @last_complete: last know completed transaction
1018 * @last_used: last cookie value handed out
1019 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +00001020 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +00001021 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -07001022 */
1023static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1024 dma_cookie_t last_complete, dma_cookie_t last_used)
1025{
1026 if (last_complete <= last_used) {
1027 if ((cookie <= last_complete) || (cookie > last_used))
1028 return DMA_SUCCESS;
1029 } else {
1030 if ((cookie <= last_complete) && (cookie > last_used))
1031 return DMA_SUCCESS;
1032 }
1033 return DMA_IN_PROGRESS;
1034}
1035
Dan Williamsbca34692010-03-26 16:52:10 -07001036static inline void
1037dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1038{
1039 if (st) {
1040 st->last = last;
1041 st->used = used;
1042 st->residue = residue;
1043 }
1044}
1045
Dan Williams07f22112009-01-05 17:14:31 -07001046#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001047struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1048enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001049enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001050void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001051struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1052 dma_filter_fn fn, void *fn_param);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001053struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001054void dma_release_channel(struct dma_chan *chan);
Dan Williams07f22112009-01-05 17:14:31 -07001055#else
Jon Mason4a43f392013-09-09 16:51:59 -07001056static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1057{
1058 return NULL;
1059}
1060static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1061{
1062 return DMA_SUCCESS;
1063}
Dan Williams07f22112009-01-05 17:14:31 -07001064static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1065{
1066 return DMA_SUCCESS;
1067}
Dan Williamsc50331e2009-01-19 15:33:14 -07001068static inline void dma_issue_pending_all(void)
1069{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001070}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001071static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001072 dma_filter_fn fn, void *fn_param)
1073{
1074 return NULL;
1075}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001076static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001077 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001078{
Vinod Kould18d5f52012-09-25 16:18:55 +05301079 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001080}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001081static inline void dma_release_channel(struct dma_chan *chan)
1082{
Dan Williamsc50331e2009-01-19 15:33:14 -07001083}
Dan Williams07f22112009-01-05 17:14:31 -07001084#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001085
1086/* --- DMA device --- */
1087
1088int dma_async_device_register(struct dma_device *device);
1089void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001090void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001091struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Dave Jianga2bd1142012-04-04 16:10:46 -07001092struct dma_chan *net_dma_find_channel(void);
Dan Williams59b5ec22009-01-06 11:38:15 -07001093#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
Matt Porter864ef692013-02-01 18:22:52 +00001094#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1095 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1096
1097static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001098*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1099 dma_filter_fn fn, void *fn_param,
1100 struct device *dev, char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001101{
1102 struct dma_chan *chan;
1103
1104 chan = dma_request_slave_channel(dev, name);
1105 if (chan)
1106 return chan;
1107
1108 return __dma_request_channel(mask, fn, fn_param);
1109}
Chris Leechc13c8262006-05-23 17:18:44 -07001110
Chris Leechde5506e2006-05-23 17:50:37 -07001111/* --- Helper iov-locking functions --- */
1112
1113struct dma_page_list {
Al Virob2ddb902008-03-29 03:09:38 +00001114 char __user *base_address;
Chris Leechde5506e2006-05-23 17:50:37 -07001115 int nr_pages;
1116 struct page **pages;
1117};
1118
1119struct dma_pinned_list {
1120 int nr_iovecs;
1121 struct dma_page_list page_list[0];
1122};
1123
1124struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
1125void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
1126
1127dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
1128 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
1129dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
1130 struct dma_pinned_list *pinned_list, struct page *page,
1131 unsigned int offset, size_t len);
1132
Chris Leechc13c8262006-05-23 17:18:44 -07001133#endif /* DMAENGINE_H */