blob: 2a7fa5000ccecec51c630b13bba63434790e1ed6 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080045#include <linux/pkeys.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046
47#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048#include <asm/io.h>
49#include <asm/processor.h>
50#include <asm/mmu.h>
51#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110052#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110053#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010054#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010055#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010056#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000057#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010058#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100059#ifdef CONFIG_PPC64
60#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053061#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100062#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110063#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110064#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110065#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053066#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100067#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110068
Luis Machadod6a61bf2008-07-24 02:10:41 +100069#include <linux/kprobes.h>
70#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100071
Michael Neuling8b3c34c2013-02-13 16:21:32 +000072/* Transactional Memory debug */
73#ifdef TM_DEBUG_SW
74#define TM_DEBUG(x...) printk(KERN_INFO x)
75#else
76#define TM_DEBUG(x...) do { } while(0)
77#endif
78
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079extern unsigned long _get_SP(void);
80
Paul Mackerrasd31626f2014-01-13 15:56:29 +110081#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110082/*
83 * Are we running in "Suspend disabled" mode? If so we have to block any
84 * sigreturn that would get us into suspended state, and we also warn in some
85 * other paths that we should never reach with suspend disabled.
86 */
87bool tm_suspend_disabled __ro_after_init = false;
88
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110089static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110090{
91 /*
92 * If we are saving the current thread's registers, and the
93 * thread is in a transactional state, set the TIF_RESTORE_TM
94 * bit so that we know to restore the registers before
95 * returning to userspace.
96 */
97 if (tsk == current && tsk->thread.regs &&
98 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
99 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530100 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100101 set_thread_flag(TIF_RESTORE_TM);
102 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103}
Cyril Burdc16b552016-09-23 16:18:08 +1000104
105static inline bool msr_tm_active(unsigned long msr)
106{
107 return MSR_TM_ACTIVE(msr);
108}
Cyril Bura7771172017-11-02 14:09:03 +1100109
110static bool tm_active_with_fp(struct task_struct *tsk)
111{
112 return msr_tm_active(tsk->thread.regs->msr) &&
113 (tsk->thread.ckpt_regs.msr & MSR_FP);
114}
115
116static bool tm_active_with_altivec(struct task_struct *tsk)
117{
118 return msr_tm_active(tsk->thread.regs->msr) &&
119 (tsk->thread.ckpt_regs.msr & MSR_VEC);
120}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100121#else
Cyril Burdc16b552016-09-23 16:18:08 +1000122static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100123static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100124static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
125static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100126#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
127
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100128bool strict_msr_control;
129EXPORT_SYMBOL(strict_msr_control);
130
131static int __init enable_strict_msr_control(char *str)
132{
133 strict_msr_control = true;
134 pr_info("Enabling strict facility control\n");
135
136 return 0;
137}
138early_param("ppc_strict_facility_enable", enable_strict_msr_control);
139
Cyril Bur3cee0702016-09-23 16:18:10 +1000140unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100141{
142 unsigned long oldmsr = mfmsr();
143 unsigned long newmsr;
144
145 newmsr = oldmsr | bits;
146
147#ifdef CONFIG_VSX
148 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
149 newmsr |= MSR_VSX;
150#endif
151
152 if (oldmsr != newmsr)
153 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000154
155 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100156}
Simon Guod1c72112018-05-23 15:01:44 +0800157EXPORT_SYMBOL_GPL(msr_check_and_set);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100158
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100159void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100160{
161 unsigned long oldmsr = mfmsr();
162 unsigned long newmsr;
163
164 newmsr = oldmsr & ~bits;
165
166#ifdef CONFIG_VSX
167 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
168 newmsr &= ~MSR_VSX;
169#endif
170
171 if (oldmsr != newmsr)
172 mtmsr_isync(newmsr);
173}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100174EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100175
Kevin Hao037f0ee2013-07-14 17:02:05 +0800176#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100177static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100178{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000179 unsigned long msr;
180
Cyril Bur87924682016-02-29 17:53:49 +1100181 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000182 msr = tsk->thread.regs->msr;
183 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100184#ifdef CONFIG_VSX
185 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000186 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100187#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000188 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100189}
190
Anton Blanchard98da5812015-10-29 11:44:01 +1100191void giveup_fpu(struct task_struct *tsk)
192{
Anton Blanchard98da5812015-10-29 11:44:01 +1100193 check_if_tm_restore_required(tsk);
194
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100195 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100196 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100197 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100198}
199EXPORT_SYMBOL(giveup_fpu);
200
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201/*
202 * Make sure the floating-point register state in the
203 * the thread_struct is up to date for task tsk.
204 */
205void flush_fp_to_thread(struct task_struct *tsk)
206{
207 if (tsk->thread.regs) {
208 /*
209 * We need to disable preemption here because if we didn't,
210 * another process could get scheduled after the regs->msr
211 * test but before we have finished saving the FP registers
212 * to the thread_struct. That process could take over the
213 * FPU, and then when we get scheduled again we would store
214 * bogus values for the remaining FP registers.
215 */
216 preempt_disable();
217 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218 /*
219 * This should only ever be called for current or
220 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100221 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222 * there is something wrong if a stopped child appears
223 * to still have its FP state in the CPU registers.
224 */
225 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100226 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227 }
228 preempt_enable();
229 }
230}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000231EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000232
233void enable_kernel_fp(void)
234{
Cyril Bure909fb82016-09-23 16:18:11 +1000235 unsigned long cpumsr;
236
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000237 WARN_ON(preemptible());
238
Cyril Bure909fb82016-09-23 16:18:11 +1000239 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100240
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100241 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
242 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000243 /*
244 * If a thread has already been reclaimed then the
245 * checkpointed registers are on the CPU but have definitely
246 * been saved by the reclaim code. Don't need to and *cannot*
247 * giveup as this would save to the 'live' structure not the
248 * checkpointed structure.
249 */
250 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
251 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100252 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100253 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000254}
255EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100256
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000257static int restore_fp(struct task_struct *tsk)
258{
Cyril Bura7771172017-11-02 14:09:03 +1100259 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100260 load_fp_state(&current->thread.fp_state);
261 current->thread.load_fp++;
262 return 1;
263 }
264 return 0;
265}
266#else
267static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100268#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000270#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100271#define loadvec(thr) ((thr).load_vec)
272
Cyril Bur6f515d82016-02-29 17:53:50 +1100273static void __giveup_altivec(struct task_struct *tsk)
274{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000275 unsigned long msr;
276
Cyril Bur6f515d82016-02-29 17:53:50 +1100277 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000278 msr = tsk->thread.regs->msr;
279 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100280#ifdef CONFIG_VSX
281 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000282 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100283#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000284 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100285}
286
Anton Blanchard98da5812015-10-29 11:44:01 +1100287void giveup_altivec(struct task_struct *tsk)
288{
Anton Blanchard98da5812015-10-29 11:44:01 +1100289 check_if_tm_restore_required(tsk);
290
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100291 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100292 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100293 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100294}
295EXPORT_SYMBOL(giveup_altivec);
296
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000297void enable_kernel_altivec(void)
298{
Cyril Bure909fb82016-09-23 16:18:11 +1000299 unsigned long cpumsr;
300
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000301 WARN_ON(preemptible());
302
Cyril Bure909fb82016-09-23 16:18:11 +1000303 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100304
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100305 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
306 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000307 /*
308 * If a thread has already been reclaimed then the
309 * checkpointed registers are on the CPU but have definitely
310 * been saved by the reclaim code. Don't need to and *cannot*
311 * giveup as this would save to the 'live' structure not the
312 * checkpointed structure.
313 */
314 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
315 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100316 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100317 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000318}
319EXPORT_SYMBOL(enable_kernel_altivec);
320
321/*
322 * Make sure the VMX/Altivec register state in the
323 * the thread_struct is up to date for task tsk.
324 */
325void flush_altivec_to_thread(struct task_struct *tsk)
326{
327 if (tsk->thread.regs) {
328 preempt_disable();
329 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100331 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000332 }
333 preempt_enable();
334 }
335}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000336EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100337
338static int restore_altivec(struct task_struct *tsk)
339{
Cyril Burdc16b552016-09-23 16:18:08 +1000340 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100341 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100342 load_vr_state(&tsk->thread.vr_state);
343 tsk->thread.used_vr = 1;
344 tsk->thread.load_vec++;
345
346 return 1;
347 }
348 return 0;
349}
350#else
351#define loadvec(thr) 0
352static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000353#endif /* CONFIG_ALTIVEC */
354
Michael Neulingce48b212008-06-25 14:07:18 +1000355#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100356static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100357{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000358 unsigned long msr = tsk->thread.regs->msr;
359
360 /*
361 * We should never be ssetting MSR_VSX without also setting
362 * MSR_FP and MSR_VEC
363 */
364 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
365
366 /* __giveup_fpu will clear MSR_VSX */
367 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100368 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000369 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100370 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100371}
372
373static void giveup_vsx(struct task_struct *tsk)
374{
375 check_if_tm_restore_required(tsk);
376
377 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100378 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100379 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100380}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100381
Michael Neulingce48b212008-06-25 14:07:18 +1000382void enable_kernel_vsx(void)
383{
Cyril Bure909fb82016-09-23 16:18:11 +1000384 unsigned long cpumsr;
385
Michael Neulingce48b212008-06-25 14:07:18 +1000386 WARN_ON(preemptible());
387
Cyril Bure909fb82016-09-23 16:18:11 +1000388 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100389
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000390 if (current->thread.regs &&
391 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100392 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000393 /*
394 * If a thread has already been reclaimed then the
395 * checkpointed registers are on the CPU but have definitely
396 * been saved by the reclaim code. Don't need to and *cannot*
397 * giveup as this would save to the 'live' structure not the
398 * checkpointed structure.
399 */
400 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
401 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100402 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100403 }
Michael Neulingce48b212008-06-25 14:07:18 +1000404}
405EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000406
407void flush_vsx_to_thread(struct task_struct *tsk)
408{
409 if (tsk->thread.regs) {
410 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000411 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000412 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000413 giveup_vsx(tsk);
414 }
415 preempt_enable();
416 }
417}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000418EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100419
420static int restore_vsx(struct task_struct *tsk)
421{
422 if (cpu_has_feature(CPU_FTR_VSX)) {
423 tsk->thread.used_vsr = 1;
424 return 1;
425 }
426
427 return 0;
428}
429#else
430static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000431#endif /* CONFIG_VSX */
432
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000433#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100434void giveup_spe(struct task_struct *tsk)
435{
Anton Blanchard98da5812015-10-29 11:44:01 +1100436 check_if_tm_restore_required(tsk);
437
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100438 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100439 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100440 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100441}
442EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000443
444void enable_kernel_spe(void)
445{
446 WARN_ON(preemptible());
447
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100448 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100449
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100450 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
451 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100452 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100453 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000454}
455EXPORT_SYMBOL(enable_kernel_spe);
456
457void flush_spe_to_thread(struct task_struct *tsk)
458{
459 if (tsk->thread.regs) {
460 preempt_disable();
461 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000462 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500463 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500464 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000465 }
466 preempt_enable();
467 }
468}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000469#endif /* CONFIG_SPE */
470
Anton Blanchardc2085052015-10-29 11:44:08 +1100471static unsigned long msr_all_available;
472
473static int __init init_msr_all_available(void)
474{
475#ifdef CONFIG_PPC_FPU
476 msr_all_available |= MSR_FP;
477#endif
478#ifdef CONFIG_ALTIVEC
479 if (cpu_has_feature(CPU_FTR_ALTIVEC))
480 msr_all_available |= MSR_VEC;
481#endif
482#ifdef CONFIG_VSX
483 if (cpu_has_feature(CPU_FTR_VSX))
484 msr_all_available |= MSR_VSX;
485#endif
486#ifdef CONFIG_SPE
487 if (cpu_has_feature(CPU_FTR_SPE))
488 msr_all_available |= MSR_SPE;
489#endif
490
491 return 0;
492}
493early_initcall(init_msr_all_available);
494
495void giveup_all(struct task_struct *tsk)
496{
497 unsigned long usermsr;
498
499 if (!tsk->thread.regs)
500 return;
501
502 usermsr = tsk->thread.regs->msr;
503
504 if ((usermsr & msr_all_available) == 0)
505 return;
506
507 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000508 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100509
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000510 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
511
Anton Blanchardc2085052015-10-29 11:44:08 +1100512#ifdef CONFIG_PPC_FPU
513 if (usermsr & MSR_FP)
514 __giveup_fpu(tsk);
515#endif
516#ifdef CONFIG_ALTIVEC
517 if (usermsr & MSR_VEC)
518 __giveup_altivec(tsk);
519#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100520#ifdef CONFIG_SPE
521 if (usermsr & MSR_SPE)
522 __giveup_spe(tsk);
523#endif
524
525 msr_check_and_clear(msr_all_available);
526}
527EXPORT_SYMBOL(giveup_all);
528
Cyril Bur70fe3d92016-02-29 17:53:47 +1100529void restore_math(struct pt_regs *regs)
530{
531 unsigned long msr;
532
Cyril Burdc16b552016-09-23 16:18:08 +1000533 if (!msr_tm_active(regs->msr) &&
534 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100535 return;
536
537 msr = regs->msr;
538 msr_check_and_set(msr_all_available);
539
540 /*
541 * Only reload if the bit is not set in the user MSR, the bit BEING set
542 * indicates that the registers are hot
543 */
544 if ((!(msr & MSR_FP)) && restore_fp(current))
545 msr |= MSR_FP | current->thread.fpexc_mode;
546
547 if ((!(msr & MSR_VEC)) && restore_altivec(current))
548 msr |= MSR_VEC;
549
550 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
551 restore_vsx(current)) {
552 msr |= MSR_VSX;
553 }
554
555 msr_check_and_clear(msr_all_available);
556
557 regs->msr = msr;
558}
559
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100560static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100561{
562 unsigned long usermsr;
563
564 if (!tsk->thread.regs)
565 return;
566
567 usermsr = tsk->thread.regs->msr;
568
569 if ((usermsr & msr_all_available) == 0)
570 return;
571
572 msr_check_and_set(msr_all_available);
573
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000574 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100575
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000576 if (usermsr & MSR_FP)
577 save_fpu(tsk);
578
579 if (usermsr & MSR_VEC)
580 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100581
582 if (usermsr & MSR_SPE)
583 __giveup_spe(tsk);
584
585 msr_check_and_clear(msr_all_available);
586}
587
Anton Blanchard579e6332015-10-29 11:44:09 +1100588void flush_all_to_thread(struct task_struct *tsk)
589{
590 if (tsk->thread.regs) {
591 preempt_disable();
592 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100593 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100594
595#ifdef CONFIG_SPE
596 if (tsk->thread.regs->msr & MSR_SPE)
597 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
598#endif
599
600 preempt_enable();
601 }
602}
603EXPORT_SYMBOL(flush_all_to_thread);
604
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000605#ifdef CONFIG_PPC_ADV_DEBUG_REGS
606void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600607 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000608{
Eric W. Biederman47355042018-01-16 16:12:38 -0600609 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000610 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
611 11, SIGSEGV) == NOTIFY_STOP)
612 return;
613
614 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600615 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
616 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000617}
618#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000619void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000620 unsigned long error_code)
621{
622 siginfo_t info;
623
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000624 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000625 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
626 11, SIGSEGV) == NOTIFY_STOP)
627 return;
628
Michael Neuling9422de32012-12-20 14:06:44 +0000629 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000630 return;
631
Michael Neuling9422de32012-12-20 14:06:44 +0000632 /* Clear the breakpoint */
633 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000634
635 /* Deliver the signal to userspace */
636 info.si_signo = SIGTRAP;
637 info.si_errno = 0;
638 info.si_code = TRAP_HWBKPT;
639 info.si_addr = (void __user *)address;
640 force_sig_info(SIGTRAP, &info, current);
641}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000642#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000643
Michael Neuling9422de32012-12-20 14:06:44 +0000644static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100645
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000646#ifdef CONFIG_PPC_ADV_DEBUG_REGS
647/*
648 * Set the debug registers back to their default "safe" values.
649 */
650static void set_debug_reg_defaults(struct thread_struct *thread)
651{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530652 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000653#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530654 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000655#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530656 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000657#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530658 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000659#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530660 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000661#ifdef CONFIG_BOOKE
662 /*
663 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
664 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530665 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000666 DBCR1_IAC3US | DBCR1_IAC4US;
667 /*
668 * Force Data Address Compare User/Supervisor bits to be User-only
669 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
670 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530671 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000672#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530673 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000674#endif
675}
676
Scott Woodf5f97212013-11-22 15:52:29 -0600677static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000678{
Scott Wood6cecf762013-05-13 14:14:53 +0000679 /*
680 * We could have inherited MSR_DE from userspace, since
681 * it doesn't get cleared on exception entry. Make sure
682 * MSR_DE is clear before we enable any debug events.
683 */
684 mtmsr(mfmsr() & ~MSR_DE);
685
Scott Woodf5f97212013-11-22 15:52:29 -0600686 mtspr(SPRN_IAC1, debug->iac1);
687 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000688#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600689 mtspr(SPRN_IAC3, debug->iac3);
690 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000691#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600692 mtspr(SPRN_DAC1, debug->dac1);
693 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000694#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600695 mtspr(SPRN_DVC1, debug->dvc1);
696 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000697#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600698 mtspr(SPRN_DBCR0, debug->dbcr0);
699 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000700#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600701 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000702#endif
703}
704/*
705 * Unless neither the old or new thread are making use of the
706 * debug registers, set the debug registers from the values
707 * stored in the new thread.
708 */
Scott Woodf5f97212013-11-22 15:52:29 -0600709void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000710{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530711 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600712 || (new_debug->dbcr0 & DBCR0_IDM))
713 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000714}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530715EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000716#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000717#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000718static void set_debug_reg_defaults(struct thread_struct *thread)
719{
Michael Neuling9422de32012-12-20 14:06:44 +0000720 thread->hw_brk.address = 0;
721 thread->hw_brk.type = 0;
Nicholas Piggin252988c2018-04-01 15:50:36 +1000722 if (ppc_breakpoint_available())
723 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000724}
K.Prasade0780b72011-02-10 04:44:35 +0000725#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000726#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
727
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000728#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000729static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
730{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000731 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000732#ifdef CONFIG_PPC_47x
733 isync();
734#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000735 return 0;
736}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000737#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000738static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
739{
Michael Ellermancab0af92005-11-03 15:30:49 +1100740 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000741 if (cpu_has_feature(CPU_FTR_DABRX))
742 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100743 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000744}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100745#elif defined(CONFIG_PPC_8xx)
746static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
747{
748 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
749 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
750 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
751
752 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
753 lctrl1 |= 0xa0000;
754 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
755 lctrl1 |= 0xf0000;
756 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
757 lctrl2 = 0;
758
759 mtspr(SPRN_LCTRL2, 0);
760 mtspr(SPRN_CMPE, addr);
761 mtspr(SPRN_CMPF, addr + 4);
762 mtspr(SPRN_LCTRL1, lctrl1);
763 mtspr(SPRN_LCTRL2, lctrl2);
764
765 return 0;
766}
Michael Neuling9422de32012-12-20 14:06:44 +0000767#else
768static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
769{
770 return -EINVAL;
771}
772#endif
773
774static inline int set_dabr(struct arch_hw_breakpoint *brk)
775{
776 unsigned long dabr, dabrx;
777
778 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
779 dabrx = ((brk->type >> 3) & 0x7);
780
781 if (ppc_md.set_dabr)
782 return ppc_md.set_dabr(dabr, dabrx);
783
784 return __set_dabr(dabr, dabrx);
785}
786
Michael Neulingbf99de32012-12-20 14:06:45 +0000787static inline int set_dawr(struct arch_hw_breakpoint *brk)
788{
Michael Neuling05d694e2013-01-24 15:02:58 +0000789 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000790
791 dawr = brk->address;
792
793 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
794 << (63 - 58); //* read/write bits */
795 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
796 << (63 - 59); //* translate */
797 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
798 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000799 /* dawr length is stored in field MDR bits 48:53. Matches range in
800 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
801 0b111111=64DW.
802 brk->len is in bytes.
803 This aligns up to double word size, shifts and does the bias.
804 */
805 mrd = ((brk->len + 7) >> 3) - 1;
806 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000807
808 if (ppc_md.set_dawr)
809 return ppc_md.set_dawr(dawr, dawrx);
810 mtspr(SPRN_DAWR, dawr);
811 mtspr(SPRN_DAWRX, dawrx);
812 return 0;
813}
814
Paul Gortmaker21f58502014-04-29 15:25:17 -0400815void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000816{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500817 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000818
Michael Neulingbf99de32012-12-20 14:06:45 +0000819 if (cpu_has_feature(CPU_FTR_DAWR))
Nicholas Piggin252988c2018-04-01 15:50:36 +1000820 // Power8 or later
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400821 set_dawr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000822 else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
823 // Power7 or earlier
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400824 set_dabr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000825 else
826 // Shouldn't happen due to higher level checks
827 WARN_ON_ONCE(1);
Michael Neuling9422de32012-12-20 14:06:44 +0000828}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000829
Paul Gortmaker21f58502014-04-29 15:25:17 -0400830void set_breakpoint(struct arch_hw_breakpoint *brk)
831{
832 preempt_disable();
833 __set_breakpoint(brk);
834 preempt_enable();
835}
836
Michael Neuling404b27d2018-03-27 15:37:17 +1100837/* Check if we have DAWR or DABR hardware */
838bool ppc_breakpoint_available(void)
839{
840 if (cpu_has_feature(CPU_FTR_DAWR))
841 return true; /* POWER8 DAWR */
842 if (cpu_has_feature(CPU_FTR_ARCH_207S))
843 return false; /* POWER9 with DAWR disabled */
844 /* DABR: Everything but POWER8 and POWER9 */
845 return true;
846}
847EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
848
Michael Neuling9422de32012-12-20 14:06:44 +0000849static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
850 struct arch_hw_breakpoint *b)
851{
852 if (a->address != b->address)
853 return false;
854 if (a->type != b->type)
855 return false;
856 if (a->len != b->len)
857 return false;
858 return true;
859}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100860
Michael Neulingfb096922013-02-13 16:21:37 +0000861#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000862
863static inline bool tm_enabled(struct task_struct *tsk)
864{
865 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
866}
867
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100868static void tm_reclaim_thread(struct thread_struct *thr,
869 struct thread_info *ti, uint8_t cause)
870{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100871 /*
872 * Use the current MSR TM suspended bit to track if we have
873 * checkpointed state outstanding.
874 * On signal delivery, we'd normally reclaim the checkpointed
875 * state to obtain stack pointer (see:get_tm_stackpointer()).
876 * This will then directly return to userspace without going
877 * through __switch_to(). However, if the stack frame is bad,
878 * we need to exit this thread which calls __switch_to() which
879 * will again attempt to reclaim the already saved tm state.
880 * Hence we need to check that we've not already reclaimed
881 * this state.
882 * We do this using the current MSR, rather tracking it in
883 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000884 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100885 */
886 if (!MSR_TM_SUSPENDED(mfmsr()))
887 return;
888
Cyril Bur91381b92017-11-02 14:09:04 +1100889 giveup_all(container_of(thr, struct task_struct, thread));
890
Cyril Bureb5c3f12017-11-02 14:09:05 +1100891 tm_reclaim(thr, cause);
892
Michael Neulingf48e91e2017-05-08 17:16:26 +1000893 /*
894 * If we are in a transaction and FP is off then we can't have
895 * used FP inside that transaction. Hence the checkpointed
896 * state is the same as the live state. We need to copy the
897 * live state to the checkpointed state so that when the
898 * transaction is restored, the checkpointed state is correct
899 * and the aborted transaction sees the correct state. We use
900 * ckpt_regs.msr here as that's what tm_reclaim will use to
901 * determine if it's going to write the checkpointed state or
902 * not. So either this will write the checkpointed registers,
903 * or reclaim will. Similarly for VMX.
904 */
905 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
906 memcpy(&thr->ckfp_state, &thr->fp_state,
907 sizeof(struct thread_fp_state));
908 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
909 memcpy(&thr->ckvr_state, &thr->vr_state,
910 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100911}
912
913void tm_reclaim_current(uint8_t cause)
914{
915 tm_enable();
916 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
917}
918
Michael Neulingfb096922013-02-13 16:21:37 +0000919static inline void tm_reclaim_task(struct task_struct *tsk)
920{
921 /* We have to work out if we're switching from/to a task that's in the
922 * middle of a transaction.
923 *
924 * In switching we need to maintain a 2nd register state as
925 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000926 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
927 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000928 *
929 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
930 */
931 struct thread_struct *thr = &tsk->thread;
932
933 if (!thr->regs)
934 return;
935
936 if (!MSR_TM_ACTIVE(thr->regs->msr))
937 goto out_and_saveregs;
938
Michael Neuling92fb8692017-10-12 21:17:19 +1100939 WARN_ON(tm_suspend_disabled);
940
Michael Neulingfb096922013-02-13 16:21:37 +0000941 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
942 "ccr=%lx, msr=%lx, trap=%lx)\n",
943 tsk->pid, thr->regs->nip,
944 thr->regs->ccr, thr->regs->msr,
945 thr->regs->trap);
946
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100947 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000948
949 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
950 tsk->pid);
951
952out_and_saveregs:
953 /* Always save the regs here, even if a transaction's not active.
954 * This context-switches a thread's TM info SPRs. We do it here to
955 * be consistent with the restore path (in recheckpoint) which
956 * cannot happen later in _switch().
957 */
958 tm_save_sprs(thr);
959}
960
Cyril Bureb5c3f12017-11-02 14:09:05 +1100961extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100962
Cyril Bureb5c3f12017-11-02 14:09:05 +1100963void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100964{
965 unsigned long flags;
966
Cyril Bur5d176f72016-09-14 18:02:16 +1000967 if (!(thread->regs->msr & MSR_TM))
968 return;
969
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100970 /* We really can't be interrupted here as the TEXASR registers can't
971 * change and later in the trecheckpoint code, we have a userspace R1.
972 * So let's hard disable over this region.
973 */
974 local_irq_save(flags);
975 hard_irq_disable();
976
977 /* The TM SPRs are restored here, so that TEXASR.FS can be set
978 * before the trecheckpoint and no explosion occurs.
979 */
980 tm_restore_sprs(thread);
981
Cyril Bureb5c3f12017-11-02 14:09:05 +1100982 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100983
984 local_irq_restore(flags);
985}
986
Michael Neulingbc2a9402013-02-13 16:21:40 +0000987static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000988{
Michael Neulingfb096922013-02-13 16:21:37 +0000989 if (!cpu_has_feature(CPU_FTR_TM))
990 return;
991
992 /* Recheckpoint the registers of the thread we're about to switch to.
993 *
994 * If the task was using FP, we non-lazily reload both the original and
995 * the speculative FP register states. This is because the kernel
996 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000997 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000998 * need to be restored.
999 */
Cyril Bur5d176f72016-09-14 18:02:16 +10001000 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +00001001 return;
1002
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001003 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
1004 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001005 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001006 }
Michael Neulingfb096922013-02-13 16:21:37 +00001007 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001008 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1009 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +00001010
Cyril Bureb5c3f12017-11-02 14:09:05 +11001011 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001012
Cyril Burdc310662016-09-23 16:18:24 +10001013 /*
1014 * The checkpointed state has been restored but the live state has
1015 * not, ensure all the math functionality is turned off to trigger
1016 * restore_math() to reload.
1017 */
1018 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001019
1020 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1021 "(kernel msr 0x%lx)\n",
1022 new->pid, mfmsr());
1023}
1024
Cyril Burdc310662016-09-23 16:18:24 +10001025static inline void __switch_to_tm(struct task_struct *prev,
1026 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001027{
1028 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001029 if (tm_enabled(prev) || tm_enabled(new))
1030 tm_enable();
1031
1032 if (tm_enabled(prev)) {
1033 prev->thread.load_tm++;
1034 tm_reclaim_task(prev);
1035 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1036 prev->thread.regs->msr &= ~MSR_TM;
1037 }
1038
Cyril Burdc310662016-09-23 16:18:24 +10001039 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001040 }
1041}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001042
1043/*
1044 * This is called if we are on the way out to userspace and the
1045 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1046 * FP and/or vector state and does so if necessary.
1047 * If userspace is inside a transaction (whether active or
1048 * suspended) and FP/VMX/VSX instructions have ever been enabled
1049 * inside that transaction, then we have to keep them enabled
1050 * and keep the FP/VMX/VSX state loaded while ever the transaction
1051 * continues. The reason is that if we didn't, and subsequently
1052 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1053 * we don't know whether it's the same transaction, and thus we
1054 * don't know which of the checkpointed state and the transactional
1055 * state to use.
1056 */
1057void restore_tm_state(struct pt_regs *regs)
1058{
1059 unsigned long msr_diff;
1060
Cyril Burdc310662016-09-23 16:18:24 +10001061 /*
1062 * This is the only moment we should clear TIF_RESTORE_TM as
1063 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1064 * again, anything else could lead to an incorrect ckpt_msr being
1065 * saved and therefore incorrect signal contexts.
1066 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001067 clear_thread_flag(TIF_RESTORE_TM);
1068 if (!MSR_TM_ACTIVE(regs->msr))
1069 return;
1070
Anshuman Khandual829023d2015-07-06 16:24:10 +05301071 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001072 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001073
Cyril Burdc16b552016-09-23 16:18:08 +10001074 /* Ensure that restore_math() will restore */
1075 if (msr_diff & MSR_FP)
1076 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001077#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001078 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1079 current->thread.load_vec = 1;
1080#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001081 restore_math(regs);
1082
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001083 regs->msr |= msr_diff;
1084}
1085
Michael Neulingfb096922013-02-13 16:21:37 +00001086#else
1087#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001088#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001089#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001090
Anton Blanchard152d5232015-10-29 11:43:55 +11001091static inline void save_sprs(struct thread_struct *t)
1092{
1093#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001094 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001095 t->vrsave = mfspr(SPRN_VRSAVE);
1096#endif
1097#ifdef CONFIG_PPC_BOOK3S_64
1098 if (cpu_has_feature(CPU_FTR_DSCR))
1099 t->dscr = mfspr(SPRN_DSCR);
1100
1101 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1102 t->bescr = mfspr(SPRN_BESCR);
1103 t->ebbhr = mfspr(SPRN_EBBHR);
1104 t->ebbrr = mfspr(SPRN_EBBRR);
1105
1106 t->fscr = mfspr(SPRN_FSCR);
1107
1108 /*
1109 * Note that the TAR is not available for use in the kernel.
1110 * (To provide this, the TAR should be backed up/restored on
1111 * exception entry/exit instead, and be in pt_regs. FIXME,
1112 * this should be in pt_regs anyway (for debug).)
1113 */
1114 t->tar = mfspr(SPRN_TAR);
1115 }
1116#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001117
1118 thread_pkey_regs_save(t);
Anton Blanchard152d5232015-10-29 11:43:55 +11001119}
1120
1121static inline void restore_sprs(struct thread_struct *old_thread,
1122 struct thread_struct *new_thread)
1123{
1124#ifdef CONFIG_ALTIVEC
1125 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1126 old_thread->vrsave != new_thread->vrsave)
1127 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1128#endif
1129#ifdef CONFIG_PPC_BOOK3S_64
1130 if (cpu_has_feature(CPU_FTR_DSCR)) {
1131 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001132 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001133 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001134
1135 if (old_thread->dscr != dscr)
1136 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001137 }
1138
1139 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1140 if (old_thread->bescr != new_thread->bescr)
1141 mtspr(SPRN_BESCR, new_thread->bescr);
1142 if (old_thread->ebbhr != new_thread->ebbhr)
1143 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1144 if (old_thread->ebbrr != new_thread->ebbrr)
1145 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1146
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001147 if (old_thread->fscr != new_thread->fscr)
1148 mtspr(SPRN_FSCR, new_thread->fscr);
1149
Anton Blanchard152d5232015-10-29 11:43:55 +11001150 if (old_thread->tar != new_thread->tar)
1151 mtspr(SPRN_TAR, new_thread->tar);
1152 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001153
1154 if (cpu_has_feature(CPU_FTR_ARCH_300) &&
1155 old_thread->tidr != new_thread->tidr)
1156 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001157#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001158
1159 thread_pkey_regs_restore(new_thread, old_thread);
Anton Blanchard152d5232015-10-29 11:43:55 +11001160}
1161
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001162#ifdef CONFIG_PPC_BOOK3S_64
1163#define CP_SIZE 128
1164static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1165#endif
1166
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001167struct task_struct *__switch_to(struct task_struct *prev,
1168 struct task_struct *new)
1169{
1170 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001171 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001172#ifdef CONFIG_PPC_BOOK3S_64
1173 struct ppc64_tlb_batch *batch;
1174#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001175
Anton Blanchard152d5232015-10-29 11:43:55 +11001176 new_thread = &new->thread;
1177 old_thread = &current->thread;
1178
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001179 WARN_ON(!irqs_disabled());
1180
Michael Ellerman4e003742017-10-19 15:08:43 +11001181#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001182 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001183 if (batch->active) {
1184 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1185 if (batch->index)
1186 __flush_tlb_pending(batch);
1187 batch->active = 0;
1188 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001189#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001190
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001191#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1192 switch_booke_debug_regs(&new->thread.debug);
1193#else
1194/*
1195 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1196 * schedule DABR
1197 */
1198#ifndef CONFIG_HAVE_HW_BREAKPOINT
1199 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1200 __set_breakpoint(&new->thread.hw_brk);
1201#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1202#endif
1203
1204 /*
1205 * We need to save SPRs before treclaim/trecheckpoint as these will
1206 * change a number of them.
1207 */
1208 save_sprs(&prev->thread);
1209
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001210 /* Save FPU, Altivec, VSX and SPE state */
1211 giveup_all(prev);
1212
Cyril Burdc310662016-09-23 16:18:24 +10001213 __switch_to_tm(prev, new);
1214
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001215 if (!radix_enabled()) {
1216 /*
1217 * We can't take a PMU exception inside _switch() since there
1218 * is a window where the kernel stack SLB and the kernel stack
1219 * are out of sync. Hard disable here.
1220 */
1221 hard_irq_disable();
1222 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001223
Anton Blanchard20dbe672015-12-10 20:44:39 +11001224 /*
1225 * Call restore_sprs() before calling _switch(). If we move it after
1226 * _switch() then we miss out on calling it for new tasks. The reason
1227 * for this is we manually create a stack frame for new tasks that
1228 * directly returns through ret_from_fork() or
1229 * ret_from_kernel_thread(). See copy_thread() for details.
1230 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001231 restore_sprs(old_thread, new_thread);
1232
Anton Blanchard20dbe672015-12-10 20:44:39 +11001233 last = _switch(old_thread, new_thread);
1234
Michael Ellerman4e003742017-10-19 15:08:43 +11001235#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001236 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1237 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001238 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001239 batch->active = 1;
1240 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001241
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001242 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001243 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001244
1245 /*
1246 * The copy-paste buffer can only store into foreign real
1247 * addresses, so unprivileged processes can not see the
1248 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001249 * mappings. If the new process has the foreign real address
1250 * mappings, we must issue a cp_abort to clear any state and
1251 * prevent snooping, corruption or a covert channel.
1252 *
1253 * DD1 allows paste into normal system memory so we do an
1254 * unpaired copy, rather than cp_abort, to clear the buffer,
1255 * since cp_abort is quite expensive.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001256 */
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001257 if (current_thread_info()->task->thread.used_vas) {
1258 asm volatile(PPC_CP_ABORT);
1259 } else if (cpu_has_feature(CPU_FTR_POWER9_DD1)) {
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001260 asm volatile(PPC_COPY(%0, %1)
1261 : : "r"(dummy_copy_buffer), "r"(0));
1262 }
1263 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001264#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001265
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001266 return last;
1267}
1268
Paul Mackerras06d67d52005-10-10 22:29:05 +10001269static int instructions_to_print = 16;
1270
Paul Mackerras06d67d52005-10-10 22:29:05 +10001271static void show_instructions(struct pt_regs *regs)
1272{
1273 int i;
1274 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1275 sizeof(int));
1276
1277 printk("Instruction dump:");
1278
1279 for (i = 0; i < instructions_to_print; i++) {
1280 int instr;
1281
1282 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001283 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001284
Scott Wood0de2d822007-09-28 04:38:55 +10001285#if !defined(CONFIG_BOOKE)
1286 /* If executing with the IMMU off, adjust pc rather
1287 * than print XXXXXXXX.
1288 */
1289 if (!(regs->msr & MSR_IR))
1290 pc = (unsigned long)phys_to_virt(pc);
1291#endif
1292
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001293 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001294 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001295 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001296 } else {
1297 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001298 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001299 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001300 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001301 }
1302
1303 pc += sizeof(int);
1304 }
1305
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001306 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001307}
1308
Michael Neuling801c0b22015-11-20 15:15:32 +11001309struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001310 unsigned long bit;
1311 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001312};
1313
1314static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001315#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1316 {MSR_SF, "SF"},
1317 {MSR_HV, "HV"},
1318#endif
1319 {MSR_VEC, "VEC"},
1320 {MSR_VSX, "VSX"},
1321#ifdef CONFIG_BOOKE
1322 {MSR_CE, "CE"},
1323#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001324 {MSR_EE, "EE"},
1325 {MSR_PR, "PR"},
1326 {MSR_FP, "FP"},
1327 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001328#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001329 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001330#else
1331 {MSR_SE, "SE"},
1332 {MSR_BE, "BE"},
1333#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001334 {MSR_IR, "IR"},
1335 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001336 {MSR_PMM, "PMM"},
1337#ifndef CONFIG_BOOKE
1338 {MSR_RI, "RI"},
1339 {MSR_LE, "LE"},
1340#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001341 {0, NULL}
1342};
1343
Michael Neuling801c0b22015-11-20 15:15:32 +11001344static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001345{
Michael Neuling801c0b22015-11-20 15:15:32 +11001346 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001347
Paul Mackerras06d67d52005-10-10 22:29:05 +10001348 for (; bits->bit; ++bits)
1349 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001350 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001351 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001352 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001353}
1354
1355#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1356static struct regbit msr_tm_bits[] = {
1357 {MSR_TS_T, "T"},
1358 {MSR_TS_S, "S"},
1359 {MSR_TM, "E"},
1360 {0, NULL}
1361};
1362
1363static void print_tm_bits(unsigned long val)
1364{
1365/*
1366 * This only prints something if at least one of the TM bit is set.
1367 * Inside the TM[], the output means:
1368 * E: Enabled (bit 32)
1369 * S: Suspended (bit 33)
1370 * T: Transactional (bit 34)
1371 */
1372 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001373 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001374 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001375 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001376 }
1377}
1378#else
1379static void print_tm_bits(unsigned long val) {}
1380#endif
1381
1382static void print_msr_bits(unsigned long val)
1383{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001384 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001385 print_bits(val, msr_bits, ",");
1386 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001387 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001388}
1389
1390#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001391#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001392#define REGS_PER_LINE 4
1393#define LAST_VOLATILE 13
1394#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001395#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001396#define REGS_PER_LINE 8
1397#define LAST_VOLATILE 12
1398#endif
1399
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001400void show_regs(struct pt_regs * regs)
1401{
1402 int i, trap;
1403
Tejun Heoa43cb952013-04-30 15:27:17 -07001404 show_regs_print_info(KERN_DEFAULT);
1405
Michael Ellermana6036102017-08-23 23:56:24 +10001406 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001407 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001408 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001409 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001410 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001411 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001412 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001413 trap = TRAP(regs);
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001414 if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001415 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001416 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001417#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001418 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001419#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001420 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001421#endif
1422#ifdef CONFIG_PPC64
Michael Ellerman7dae8652016-11-03 20:45:26 +11001423 pr_cont("SOFTE: %ld ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001424#endif
1425#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001426 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001427 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001428#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429
1430 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001431 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001432 pr_cont("\nGPR%02d: ", i);
1433 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001434 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001435 break;
1436 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001437 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438#ifdef CONFIG_KALLSYMS
1439 /*
1440 * Lookup NIP late so we have the best change of getting the
1441 * above info out without failing
1442 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001443 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1444 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001445#endif
1446 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001447 if (!user_mode(regs))
1448 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001449}
1450
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001451void flush_thread(void)
1452{
K.Prasade0780b72011-02-10 04:44:35 +00001453#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301454 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001455#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001456 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001457#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001458}
1459
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001460int set_thread_uses_vas(void)
1461{
1462#ifdef CONFIG_PPC_BOOK3S_64
1463 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1464 return -EINVAL;
1465
1466 current->thread.used_vas = 1;
1467
1468 /*
1469 * Even a process that has no foreign real address mapping can use
1470 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1471 * to clear any pending COPY and prevent a covert channel.
1472 *
1473 * __switch_to() will issue CP_ABORT on future context switches.
1474 */
1475 asm volatile(PPC_CP_ABORT);
1476
1477#endif /* CONFIG_PPC_BOOK3S_64 */
1478 return 0;
1479}
1480
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001481#ifdef CONFIG_PPC64
1482static DEFINE_SPINLOCK(vas_thread_id_lock);
1483static DEFINE_IDA(vas_thread_ida);
1484
1485/*
1486 * We need to assign a unique thread id to each thread in a process.
1487 *
1488 * This thread id, referred to as TIDR, and separate from the Linux's tgid,
1489 * is intended to be used to direct an ASB_Notify from the hardware to the
1490 * thread, when a suitable event occurs in the system.
1491 *
1492 * One such event is a "paste" instruction in the context of Fast Thread
1493 * Wakeup (aka Core-to-core wake up in the Virtual Accelerator Switchboard
1494 * (VAS) in POWER9.
1495 *
1496 * To get a unique TIDR per process we could simply reuse task_pid_nr() but
1497 * the problem is that task_pid_nr() is not yet available copy_thread() is
1498 * called. Fixing that would require changing more intrusive arch-neutral
1499 * code in code path in copy_process()?.
1500 *
1501 * Further, to assign unique TIDRs within each process, we need an atomic
1502 * field (or an IDR) in task_struct, which again intrudes into the arch-
1503 * neutral code. So try to assign globally unique TIDRs for now.
1504 *
1505 * NOTE: TIDR 0 indicates that the thread does not need a TIDR value.
1506 * For now, only threads that expect to be notified by the VAS
1507 * hardware need a TIDR value and we assign values > 0 for those.
1508 */
1509#define MAX_THREAD_CONTEXT ((1 << 16) - 1)
1510static int assign_thread_tidr(void)
1511{
1512 int index;
1513 int err;
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001514 unsigned long flags;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001515
1516again:
1517 if (!ida_pre_get(&vas_thread_ida, GFP_KERNEL))
1518 return -ENOMEM;
1519
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001520 spin_lock_irqsave(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001521 err = ida_get_new_above(&vas_thread_ida, 1, &index);
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001522 spin_unlock_irqrestore(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001523
1524 if (err == -EAGAIN)
1525 goto again;
1526 else if (err)
1527 return err;
1528
1529 if (index > MAX_THREAD_CONTEXT) {
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001530 spin_lock_irqsave(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001531 ida_remove(&vas_thread_ida, index);
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001532 spin_unlock_irqrestore(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001533 return -ENOMEM;
1534 }
1535
1536 return index;
1537}
1538
1539static void free_thread_tidr(int id)
1540{
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001541 unsigned long flags;
1542
1543 spin_lock_irqsave(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001544 ida_remove(&vas_thread_ida, id);
Sukadev Bhattiprolu384dfd62017-11-28 13:39:43 -06001545 spin_unlock_irqrestore(&vas_thread_id_lock, flags);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001546}
1547
1548/*
1549 * Clear any TIDR value assigned to this thread.
1550 */
1551void clear_thread_tidr(struct task_struct *t)
1552{
1553 if (!t->thread.tidr)
1554 return;
1555
1556 if (!cpu_has_feature(CPU_FTR_ARCH_300)) {
1557 WARN_ON_ONCE(1);
1558 return;
1559 }
1560
1561 mtspr(SPRN_TIDR, 0);
1562 free_thread_tidr(t->thread.tidr);
1563 t->thread.tidr = 0;
1564}
1565
1566void arch_release_task_struct(struct task_struct *t)
1567{
1568 clear_thread_tidr(t);
1569}
1570
1571/*
1572 * Assign a unique TIDR (thread id) for task @t and set it in the thread
1573 * structure. For now, we only support setting TIDR for 'current' task.
1574 */
1575int set_thread_tidr(struct task_struct *t)
1576{
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301577 int rc;
1578
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001579 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1580 return -EINVAL;
1581
1582 if (t != current)
1583 return -EINVAL;
1584
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301585 if (t->thread.tidr)
1586 return 0;
1587
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301588 rc = assign_thread_tidr();
1589 if (rc < 0)
1590 return rc;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001591
Vaibhav Jainaca7573f2017-11-28 08:23:04 +05301592 t->thread.tidr = rc;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001593 mtspr(SPRN_TIDR, t->thread.tidr);
1594
1595 return 0;
1596}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001597EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001598
1599#endif /* CONFIG_PPC64 */
1600
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001601void
1602release_thread(struct task_struct *t)
1603{
1604}
1605
1606/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001607 * this gets called so that we can store coprocessor state into memory and
1608 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001609 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001610int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001611{
Anton Blanchard579e6332015-10-29 11:44:09 +11001612 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001613 /*
1614 * Flush TM state out so we can copy it. __switch_to_tm() does this
1615 * flush but it removes the checkpointed state from the current CPU and
1616 * transitions the CPU out of TM mode. Hence we need to call
1617 * tm_recheckpoint_new_task() (on the same task) to restore the
1618 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001619 *
1620 * Can't pass dst because it isn't ready. Doesn't matter, passing
1621 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001622 */
Cyril Burdc310662016-09-23 16:18:24 +10001623 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001624
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001625 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001626
1627 clear_task_ebb(dst);
1628
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001629 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001630}
1631
Michael Ellermancec15482014-07-10 12:29:21 +10001632static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1633{
Michael Ellerman4e003742017-10-19 15:08:43 +11001634#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001635 unsigned long sp_vsid;
1636 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1637
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001638 if (radix_enabled())
1639 return;
1640
Michael Ellermancec15482014-07-10 12:29:21 +10001641 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1642 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1643 << SLB_VSID_SHIFT_1T;
1644 else
1645 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1646 << SLB_VSID_SHIFT;
1647 sp_vsid |= SLB_VSID_KERNEL | llp;
1648 p->thread.ksp_vsid = sp_vsid;
1649#endif
1650}
1651
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001652/*
1653 * Copy a thread..
1654 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001655
Alex Dowad6eca8932015-03-13 20:14:46 +02001656/*
1657 * Copy architecture-specific thread state
1658 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001659int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001660 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001661{
1662 struct pt_regs *childregs, *kregs;
1663 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001664 extern void ret_from_kernel_thread(void);
1665 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001666 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001667 struct thread_info *ti = task_thread_info(p);
1668
1669 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001670
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001671 /* Copy registers */
1672 sp -= sizeof(struct pt_regs);
1673 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001674 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001675 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001676 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001677 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001678 /* function */
1679 if (usp)
1680 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001681#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001682 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301683 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001684#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001685 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001686 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001687 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001688 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001689 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001690 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001691 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001692 CHECK_FULL_REGS(regs);
1693 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001694 if (usp)
1695 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001696 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001697 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001698 if (clone_flags & CLONE_SETTLS) {
1699#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001700 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001701 childregs->gpr[13] = childregs->gpr[6];
1702 else
1703#endif
1704 childregs->gpr[2] = childregs->gpr[6];
1705 }
Al Viro58254e12012-09-12 18:32:42 -04001706
1707 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001708 }
Cyril Burd272f662016-02-29 17:53:46 +11001709 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001710 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001711
1712 /*
1713 * The way this works is that at some point in the future
1714 * some task will call _switch to switch to the new task.
1715 * That will pop off the stack frame created below and start
1716 * the new task running at ret_from_fork. The new task will
1717 * do some house keeping and then return from the fork or clone
1718 * system call, using the stack frame created above.
1719 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001720 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001721 sp -= sizeof(struct pt_regs);
1722 kregs = (struct pt_regs *) sp;
1723 sp -= STACK_FRAME_OVERHEAD;
1724 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001725#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001726 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1727 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001728#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001729#ifdef CONFIG_HAVE_HW_BREAKPOINT
1730 p->thread.ptrace_bps[0] = NULL;
1731#endif
1732
Paul Mackerras18461962013-09-10 20:21:10 +10001733 p->thread.fp_save_area = NULL;
1734#ifdef CONFIG_ALTIVEC
1735 p->thread.vr_save_area = NULL;
1736#endif
1737
Michael Ellermancec15482014-07-10 12:29:21 +10001738 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001739
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001740#ifdef CONFIG_PPC64
1741 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001742 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001743 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001744 }
Haren Myneni92779242012-12-06 21:49:56 +00001745 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1746 p->thread.ppr = INIT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001747
1748 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001749#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001750 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001751 return 0;
1752}
1753
1754/*
1755 * Set up a thread for executing a new program
1756 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001757void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001758{
Michael Ellerman90eac722005-10-21 16:01:33 +10001759#ifdef CONFIG_PPC64
1760 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1761#endif
1762
Paul Mackerras06d67d52005-10-10 22:29:05 +10001763 /*
1764 * If we exec out of a kernel thread then thread.regs will not be
1765 * set. Do it now.
1766 */
1767 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001768 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1769 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001770 }
1771
Cyril Bur8e96a872016-06-17 14:58:34 +10001772#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1773 /*
1774 * Clear any transactional state, we're exec()ing. The cause is
1775 * not important as there will never be a recheckpoint so it's not
1776 * user visible.
1777 */
1778 if (MSR_TM_SUSPENDED(mfmsr()))
1779 tm_reclaim_current(0);
1780#endif
1781
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001782 memset(regs->gpr, 0, sizeof(regs->gpr));
1783 regs->ctr = 0;
1784 regs->link = 0;
1785 regs->xer = 0;
1786 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001787 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001788
Roland McGrath474f8192007-09-24 16:52:44 -07001789 /*
1790 * We have just cleared all the nonvolatile GPRs, so make
1791 * FULL_REGS(regs) return true. This is necessary to allow
1792 * ptrace to examine the thread immediately after exec.
1793 */
1794 regs->trap &= ~1UL;
1795
Paul Mackerras06d67d52005-10-10 22:29:05 +10001796#ifdef CONFIG_PPC32
1797 regs->mq = 0;
1798 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001799 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001800#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001801 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001802 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001803
Rusty Russell94af3ab2013-11-20 22:15:02 +11001804 if (is_elf2_task()) {
1805 /* Look ma, no function descriptors! */
1806 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001807
Rusty Russell94af3ab2013-11-20 22:15:02 +11001808 /*
1809 * Ulrich says:
1810 * The latest iteration of the ABI requires that when
1811 * calling a function (at its global entry point),
1812 * the caller must ensure r12 holds the entry point
1813 * address (so that the function can quickly
1814 * establish addressability).
1815 */
1816 regs->gpr[12] = start;
1817 /* Make sure that's restored on entry to userspace. */
1818 set_thread_flag(TIF_RESTOREALL);
1819 } else {
1820 unsigned long toc;
1821
1822 /* start is a relocated pointer to the function
1823 * descriptor for the elf _start routine. The first
1824 * entry in the function descriptor is the entry
1825 * address of _start and the second entry is the TOC
1826 * value we need to use.
1827 */
1828 __get_user(entry, (unsigned long __user *)start);
1829 __get_user(toc, (unsigned long __user *)start+1);
1830
1831 /* Check whether the e_entry function descriptor entries
1832 * need to be relocated before we can use them.
1833 */
1834 if (load_addr != 0) {
1835 entry += load_addr;
1836 toc += load_addr;
1837 }
1838 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001839 }
1840 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001841 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001842 } else {
1843 regs->nip = start;
1844 regs->gpr[2] = 0;
1845 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001846 }
1847#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001848#ifdef CONFIG_VSX
1849 current->thread.used_vsr = 0;
1850#endif
Breno Leitao11958922017-06-02 18:43:30 -03001851 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001852 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001853 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001854#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001855 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1856 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001857 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001858 current->thread.vrsave = 0;
1859 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001860 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001861#endif /* CONFIG_ALTIVEC */
1862#ifdef CONFIG_SPE
1863 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1864 current->thread.acc = 0;
1865 current->thread.spefscr = 0;
1866 current->thread.used_spe = 0;
1867#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001868#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001869 current->thread.tm_tfhar = 0;
1870 current->thread.tm_texasr = 0;
1871 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001872 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001873#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -08001874
1875 thread_pkey_regs_init(&current->thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001876}
Anton Blancharde1802b02014-08-20 08:00:02 +10001877EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001878
1879#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1880 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1881
1882int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1883{
1884 struct pt_regs *regs = tsk->thread.regs;
1885
1886 /* This is a bit hairy. If we are an SPE enabled processor
1887 * (have embedded fp) we store the IEEE exception enable flags in
1888 * fpexc_mode. fpexc_mode is also used for setting FP exception
1889 * mode (asyn, precise, disabled) for 'Classic' FP. */
1890 if (val & PR_FP_EXC_SW_ENABLE) {
1891#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001892 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001893 /*
1894 * When the sticky exception bits are set
1895 * directly by userspace, it must call prctl
1896 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1897 * in the existing prctl settings) or
1898 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1899 * the bits being set). <fenv.h> functions
1900 * saving and restoring the whole
1901 * floating-point environment need to do so
1902 * anyway to restore the prctl settings from
1903 * the saved environment.
1904 */
1905 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001906 tsk->thread.fpexc_mode = val &
1907 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1908 return 0;
1909 } else {
1910 return -EINVAL;
1911 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001912#else
1913 return -EINVAL;
1914#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001915 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001916
1917 /* on a CONFIG_SPE this does not hurt us. The bits that
1918 * __pack_fe01 use do not overlap with bits used for
1919 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1920 * on CONFIG_SPE implementations are reserved so writing to
1921 * them does not change anything */
1922 if (val > PR_FP_EXC_PRECISE)
1923 return -EINVAL;
1924 tsk->thread.fpexc_mode = __pack_fe01(val);
1925 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1926 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1927 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001928 return 0;
1929}
1930
1931int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1932{
1933 unsigned int val;
1934
1935 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1936#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001937 if (cpu_has_feature(CPU_FTR_SPE)) {
1938 /*
1939 * When the sticky exception bits are set
1940 * directly by userspace, it must call prctl
1941 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1942 * in the existing prctl settings) or
1943 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1944 * the bits being set). <fenv.h> functions
1945 * saving and restoring the whole
1946 * floating-point environment need to do so
1947 * anyway to restore the prctl settings from
1948 * the saved environment.
1949 */
1950 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001951 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001952 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001953 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001954#else
1955 return -EINVAL;
1956#endif
1957 else
1958 val = __unpack_fe01(tsk->thread.fpexc_mode);
1959 return put_user(val, (unsigned int __user *) adr);
1960}
1961
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001962int set_endian(struct task_struct *tsk, unsigned int val)
1963{
1964 struct pt_regs *regs = tsk->thread.regs;
1965
1966 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1967 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1968 return -EINVAL;
1969
1970 if (regs == NULL)
1971 return -EINVAL;
1972
1973 if (val == PR_ENDIAN_BIG)
1974 regs->msr &= ~MSR_LE;
1975 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1976 regs->msr |= MSR_LE;
1977 else
1978 return -EINVAL;
1979
1980 return 0;
1981}
1982
1983int get_endian(struct task_struct *tsk, unsigned long adr)
1984{
1985 struct pt_regs *regs = tsk->thread.regs;
1986 unsigned int val;
1987
1988 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1989 !cpu_has_feature(CPU_FTR_REAL_LE))
1990 return -EINVAL;
1991
1992 if (regs == NULL)
1993 return -EINVAL;
1994
1995 if (regs->msr & MSR_LE) {
1996 if (cpu_has_feature(CPU_FTR_REAL_LE))
1997 val = PR_ENDIAN_LITTLE;
1998 else
1999 val = PR_ENDIAN_PPC_LITTLE;
2000 } else
2001 val = PR_ENDIAN_BIG;
2002
2003 return put_user(val, (unsigned int __user *)adr);
2004}
2005
Paul Mackerrase9370ae2006-06-07 16:15:39 +10002006int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
2007{
2008 tsk->thread.align_ctl = val;
2009 return 0;
2010}
2011
2012int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
2013{
2014 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
2015}
2016
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002017static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
2018 unsigned long nbytes)
2019{
2020 unsigned long stack_page;
2021 unsigned long cpu = task_cpu(p);
2022
2023 /*
2024 * Avoid crashing if the stack has overflowed and corrupted
2025 * task_cpu(p), which is in the thread_info struct.
2026 */
2027 if (cpu < NR_CPUS && cpu_possible(cpu)) {
2028 stack_page = (unsigned long) hardirq_ctx[cpu];
2029 if (sp >= stack_page + sizeof(struct thread_struct)
2030 && sp <= stack_page + THREAD_SIZE - nbytes)
2031 return 1;
2032
2033 stack_page = (unsigned long) softirq_ctx[cpu];
2034 if (sp >= stack_page + sizeof(struct thread_struct)
2035 && sp <= stack_page + THREAD_SIZE - nbytes)
2036 return 1;
2037 }
2038 return 0;
2039}
2040
Anton Blanchard2f251942006-03-27 11:46:18 +11002041int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002042 unsigned long nbytes)
2043{
Al Viro0cec6fd2006-01-12 01:06:02 -08002044 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002045
2046 if (sp >= stack_page + sizeof(struct thread_struct)
2047 && sp <= stack_page + THREAD_SIZE - nbytes)
2048 return 1;
2049
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002050 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002051}
2052
Anton Blanchard2f251942006-03-27 11:46:18 +11002053EXPORT_SYMBOL(validate_sp);
2054
Paul Mackerras06d67d52005-10-10 22:29:05 +10002055unsigned long get_wchan(struct task_struct *p)
2056{
2057 unsigned long ip, sp;
2058 int count = 0;
2059
2060 if (!p || p == current || p->state == TASK_RUNNING)
2061 return 0;
2062
2063 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002064 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002065 return 0;
2066
2067 do {
2068 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302069 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2070 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002071 return 0;
2072 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002073 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002074 if (!in_sched_functions(ip))
2075 return ip;
2076 }
2077 } while (count++ < 16);
2078 return 0;
2079}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002080
Johannes Bergc4d04be2008-11-20 03:24:07 +00002081static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002082
2083void show_stack(struct task_struct *tsk, unsigned long *stack)
2084{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002085 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002086 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002087 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002088#ifdef CONFIG_FUNCTION_GRAPH_TRACER
2089 int curr_frame = current->curr_ret_stack;
2090 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07002091 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08002092#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002093
2094 sp = (unsigned long) stack;
2095 if (tsk == NULL)
2096 tsk = current;
2097 if (sp == 0) {
2098 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11002099 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002100 else
2101 sp = tsk->thread.ksp;
2102 }
2103
Paul Mackerras06d67d52005-10-10 22:29:05 +10002104 lr = 0;
2105 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002106 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002107 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002108 return;
2109
2110 stack = (unsigned long *) sp;
2111 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002112 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002113 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002114 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002115#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10002116 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002117 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08002118 (void *)current->ret_stack[curr_frame].ret);
2119 curr_frame--;
2120 }
2121#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002122 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002123 pr_cont(" (unreliable)");
2124 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002125 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002126 firstframe = 0;
2127
2128 /*
2129 * See if this is an exception frame.
2130 * We look for the "regshere" marker in the current frame.
2131 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002132 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2133 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002134 struct pt_regs *regs = (struct pt_regs *)
2135 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002136 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10002137 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002138 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002139 firstframe = 1;
2140 }
2141
2142 sp = newsp;
2143 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002144}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002145
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002146#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002147/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002148void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002149{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002150 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002151
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002152 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2153 /*
2154 * Least significant bit (RUN) is the only writable bit of
2155 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2156 * earliest ISA where this is the case, but it's convenient.
2157 */
2158 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2159 } else {
2160 unsigned long ctrl;
2161
2162 /*
2163 * Some architectures (e.g., Cell) have writable fields other
2164 * than RUN, so do the read-modify-write.
2165 */
2166 ctrl = mfspr(SPRN_CTRLF);
2167 ctrl |= CTRL_RUNLATCH;
2168 mtspr(SPRN_CTRLT, ctrl);
2169 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002170
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002171 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002172}
2173
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002174/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002175void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002176{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002177 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002178
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002179 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002180
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002181 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2182 mtspr(SPRN_CTRLT, 0);
2183 } else {
2184 unsigned long ctrl;
2185
2186 ctrl = mfspr(SPRN_CTRLF);
2187 ctrl &= ~CTRL_RUNLATCH;
2188 mtspr(SPRN_CTRLT, ctrl);
2189 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002190}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002191#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002192
Anton Blanchardd8390882009-02-22 01:50:03 +00002193unsigned long arch_align_stack(unsigned long sp)
2194{
2195 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2196 sp -= get_random_int() & ~PAGE_MASK;
2197 return sp & ~0xf;
2198}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002199
2200static inline unsigned long brk_rnd(void)
2201{
2202 unsigned long rnd = 0;
2203
2204 /* 8MB for 32bit, 1GB for 64bit */
2205 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002206 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002207 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002208 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002209
2210 return rnd << PAGE_SHIFT;
2211}
2212
2213unsigned long arch_randomize_brk(struct mm_struct *mm)
2214{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002215 unsigned long base = mm->brk;
2216 unsigned long ret;
2217
Michael Ellerman4e003742017-10-19 15:08:43 +11002218#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002219 /*
2220 * If we are using 1TB segments and we are allowed to randomise
2221 * the heap, we can put it above 1TB so it is backed by a 1TB
2222 * segment. Otherwise the heap will be in the bottom 1TB
2223 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002224 * performance penalty. We don't need to worry about radix. For
2225 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002226 */
2227 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2228 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2229#endif
2230
2231 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002232
2233 if (ret < mm->brk)
2234 return mm->brk;
2235
2236 return ret;
2237}
Anton Blanchard501cb162009-02-22 01:50:07 +00002238