blob: 0abdcb36c555fa3a7b2003fd9465e3f026524d46 [file] [log] [blame]
Andrew Victor1a0ed732006-12-01 09:04:47 +01001/*
Andrew Victorad48ce72008-04-16 20:43:49 +01002 * at91sam926x_time.c - Periodic Interval Timer (PIT) for at91sam926x
Andrew Victor1a0ed732006-12-01 09:04:47 +01003 *
4 * Copyright (C) 2005-2006 M. Amine SAYA, ATMEL Rousset, France
5 * Revision 2005 M. Nicolas Diremdjian, ATMEL Rousset, France
Andrew Victorad48ce72008-04-16 20:43:49 +01006 * Converted to ClockSource/ClockEvents by David Brownell.
Andrew Victor1a0ed732006-12-01 09:04:47 +01007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020012
Maxime Ripardcffbfe62014-07-01 11:33:21 +020013#define pr_fmt(fmt) "AT91: PIT: " fmt
14
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020015#include <linux/clk.h>
16#include <linux/clockchips.h>
Andrew Victor1a0ed732006-12-01 09:04:47 +010017#include <linux/interrupt.h>
18#include <linux/irq.h>
19#include <linux/kernel.h>
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +010020#include <linux/of.h>
21#include <linux/of_address.h>
22#include <linux/of_irq.h>
Andrew Victor1a0ed732006-12-01 09:04:47 +010023
Uwe Kleine-Königac11a1d2013-11-14 10:49:19 +010024#include <mach/hardware.h>
Andrew Victor1a0ed732006-12-01 09:04:47 +010025
Jean-Christophe PLAGNIOL-VILLARDffe5cd82012-10-30 08:09:09 +080026#define AT91_PIT_MR 0x00 /* Mode Register */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020027#define AT91_PIT_PITIEN BIT(25) /* Timer Interrupt Enable */
28#define AT91_PIT_PITEN BIT(24) /* Timer Enabled */
29#define AT91_PIT_PIV GENMASK(19, 0) /* Periodic Interval Value */
Andrew Victor1a0ed732006-12-01 09:04:47 +010030
Jean-Christophe PLAGNIOL-VILLARDffe5cd82012-10-30 08:09:09 +080031#define AT91_PIT_SR 0x04 /* Status Register */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020032#define AT91_PIT_PITS BIT(0) /* Timer Status */
Jean-Christophe PLAGNIOL-VILLARDffe5cd82012-10-30 08:09:09 +080033
34#define AT91_PIT_PIVR 0x08 /* Periodic Interval Value Register */
35#define AT91_PIT_PIIR 0x0c /* Periodic Interval Image Register */
Maxime Ripard52c3ffb2014-07-01 11:33:14 +020036#define AT91_PIT_PICNT GENMASK(31, 20) /* Interval Counter */
37#define AT91_PIT_CPIV GENMASK(19, 0) /* Inverval Value */
Andrew Victor1a0ed732006-12-01 09:04:47 +010038
39#define PIT_CPIV(x) ((x) & AT91_PIT_CPIV)
40#define PIT_PICNT(x) (((x) & AT91_PIT_PICNT) >> 20)
41
Andrew Victorad48ce72008-04-16 20:43:49 +010042static u32 pit_cycle; /* write-once */
43static u32 pit_cnt; /* access only w/system irq blocked */
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080044static void __iomem *pit_base_addr __read_mostly;
Boris BREZILLON7034be82013-10-11 13:46:28 +020045static struct clk *mck;
Andrew Victorad48ce72008-04-16 20:43:49 +010046
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080047static inline unsigned int pit_read(unsigned int reg_offset)
48{
49 return __raw_readl(pit_base_addr + reg_offset);
50}
51
52static inline void pit_write(unsigned int reg_offset, unsigned long value)
53{
54 __raw_writel(value, pit_base_addr + reg_offset);
55}
Andrew Victorad48ce72008-04-16 20:43:49 +010056
Andrew Victor1a0ed732006-12-01 09:04:47 +010057/*
Andrew Victorad48ce72008-04-16 20:43:49 +010058 * Clocksource: just a monotonic counter of MCK/16 cycles.
59 * We don't care whether or not PIT irqs are enabled.
Andrew Victor1a0ed732006-12-01 09:04:47 +010060 */
Magnus Damm8e196082009-04-21 12:24:00 -070061static cycle_t read_pit_clk(struct clocksource *cs)
Andrew Victor1a0ed732006-12-01 09:04:47 +010062{
Andrew Victorad48ce72008-04-16 20:43:49 +010063 unsigned long flags;
64 u32 elapsed;
65 u32 t;
Andrew Victor1a0ed732006-12-01 09:04:47 +010066
Andrew Victorad48ce72008-04-16 20:43:49 +010067 raw_local_irq_save(flags);
68 elapsed = pit_cnt;
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080069 t = pit_read(AT91_PIT_PIIR);
Andrew Victorad48ce72008-04-16 20:43:49 +010070 raw_local_irq_restore(flags);
Andrew Victor1a0ed732006-12-01 09:04:47 +010071
Andrew Victorad48ce72008-04-16 20:43:49 +010072 elapsed += PIT_PICNT(t) * pit_cycle;
73 elapsed += PIT_CPIV(t);
74 return elapsed;
Andrew Victor1a0ed732006-12-01 09:04:47 +010075}
76
Andrew Victorad48ce72008-04-16 20:43:49 +010077static struct clocksource pit_clk = {
78 .name = "pit",
79 .rating = 175,
80 .read = read_pit_clk,
Andrew Victorad48ce72008-04-16 20:43:49 +010081 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
82};
83
84
85/*
86 * Clockevent device: interrupts every 1/HZ (== pit_cycles * MCK/16)
87 */
88static void
89pit_clkevt_mode(enum clock_event_mode mode, struct clock_event_device *dev)
90{
Andrew Victorad48ce72008-04-16 20:43:49 +010091 switch (mode) {
92 case CLOCK_EVT_MODE_PERIODIC:
Uwe Kleine-König501d7032009-09-21 09:30:09 +020093 /* update clocksource counter */
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +080094 pit_cnt += pit_cycle * PIT_PICNT(pit_read(AT91_PIT_PIVR));
95 pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN
Andrew Victorad48ce72008-04-16 20:43:49 +010096 | AT91_PIT_PITIEN);
Andrew Victorad48ce72008-04-16 20:43:49 +010097 break;
98 case CLOCK_EVT_MODE_ONESHOT:
99 BUG();
100 /* FALLTHROUGH */
101 case CLOCK_EVT_MODE_SHUTDOWN:
102 case CLOCK_EVT_MODE_UNUSED:
103 /* disable irq, leaving the clocksource active */
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800104 pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN);
Andrew Victorad48ce72008-04-16 20:43:49 +0100105 break;
106 case CLOCK_EVT_MODE_RESUME:
107 break;
108 }
109}
110
Stephen Warren49356ae2012-11-07 16:32:41 -0700111static void at91sam926x_pit_suspend(struct clock_event_device *cedev)
112{
113 /* Disable timer */
114 pit_write(AT91_PIT_MR, 0);
115}
116
117static void at91sam926x_pit_reset(void)
118{
119 /* Disable timer and irqs */
120 pit_write(AT91_PIT_MR, 0);
121
122 /* Clear any pending interrupts, wait for PIT to stop counting */
123 while (PIT_CPIV(pit_read(AT91_PIT_PIVR)) != 0)
124 cpu_relax();
125
126 /* Start PIT but don't enable IRQ */
127 pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN);
128}
129
130static void at91sam926x_pit_resume(struct clock_event_device *cedev)
131{
132 at91sam926x_pit_reset();
133}
134
Andrew Victorad48ce72008-04-16 20:43:49 +0100135static struct clock_event_device pit_clkevt = {
136 .name = "pit",
137 .features = CLOCK_EVT_FEAT_PERIODIC,
138 .shift = 32,
139 .rating = 100,
Andrew Victorad48ce72008-04-16 20:43:49 +0100140 .set_mode = pit_clkevt_mode,
Stephen Warren49356ae2012-11-07 16:32:41 -0700141 .suspend = at91sam926x_pit_suspend,
142 .resume = at91sam926x_pit_resume,
Andrew Victorad48ce72008-04-16 20:43:49 +0100143};
144
145
Andrew Victor1a0ed732006-12-01 09:04:47 +0100146/*
147 * IRQ handler for the timer.
148 */
Andrew Victorad48ce72008-04-16 20:43:49 +0100149static irqreturn_t at91sam926x_pit_interrupt(int irq, void *dev_id)
Andrew Victor1a0ed732006-12-01 09:04:47 +0100150{
Uwe Kleine-König501d7032009-09-21 09:30:09 +0200151 /*
152 * irqs should be disabled here, but as the irq is shared they are only
153 * guaranteed to be off if the timer irq is registered first.
154 */
155 WARN_ON_ONCE(!irqs_disabled());
Andrew Victor1a0ed732006-12-01 09:04:47 +0100156
Andrew Victorad48ce72008-04-16 20:43:49 +0100157 /* The PIT interrupt may be disabled, and is shared */
158 if ((pit_clkevt.mode == CLOCK_EVT_MODE_PERIODIC)
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800159 && (pit_read(AT91_PIT_SR) & AT91_PIT_PITS)) {
Andrew Victorad48ce72008-04-16 20:43:49 +0100160 unsigned nr_ticks;
161
162 /* Get number of ticks performed before irq, and ack it */
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800163 nr_ticks = PIT_PICNT(pit_read(AT91_PIT_PIVR));
Andrew Victor1a0ed732006-12-01 09:04:47 +0100164 do {
Andrew Victorad48ce72008-04-16 20:43:49 +0100165 pit_cnt += pit_cycle;
166 pit_clkevt.event_handler(&pit_clkevt);
Andrew Victor1a0ed732006-12-01 09:04:47 +0100167 nr_ticks--;
168 } while (nr_ticks);
169
Andrew Victor1a0ed732006-12-01 09:04:47 +0100170 return IRQ_HANDLED;
Andrew Victorad48ce72008-04-16 20:43:49 +0100171 }
172
173 return IRQ_NONE;
Andrew Victor1a0ed732006-12-01 09:04:47 +0100174}
175
Andrew Victorad48ce72008-04-16 20:43:49 +0100176static struct irqaction at91sam926x_pit_irq = {
Andrew Victor1a0ed732006-12-01 09:04:47 +0100177 .name = "at91_tick",
Michael Opdenacker9ceb3892013-09-04 06:54:39 +0200178 .flags = IRQF_SHARED | IRQF_TIMER | IRQF_IRQPOLL,
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100179 .handler = at91sam926x_pit_interrupt,
Andrew Victor1a0ed732006-12-01 09:04:47 +0100180};
181
Andrew Victor1a0ed732006-12-01 09:04:47 +0100182/*
Andrew Victorad48ce72008-04-16 20:43:49 +0100183 * Set up both clocksource and clockevent support.
Andrew Victor1a0ed732006-12-01 09:04:47 +0100184 */
Maxime Ripardf807a892014-07-01 11:33:18 +0200185static void __init at91sam926x_pit_common_init(void)
Andrew Victor1a0ed732006-12-01 09:04:47 +0100186{
Andrew Victorad48ce72008-04-16 20:43:49 +0100187 unsigned long pit_rate;
188 unsigned bits;
Nicolas Ferre986c2652012-02-17 11:54:29 +0100189 int ret;
Andrew Victor1a0ed732006-12-01 09:04:47 +0100190
Andrew Victorad48ce72008-04-16 20:43:49 +0100191 /*
192 * Use our actual MCK to figure out how many MCK/16 ticks per
193 * 1/HZ period (instead of a compile-time constant LATCH).
194 */
Boris BREZILLON7034be82013-10-11 13:46:28 +0200195 pit_rate = clk_get_rate(mck) / 16;
Maxime Ripard2d7fdbe2014-07-01 11:33:16 +0200196 pit_cycle = DIV_ROUND_CLOSEST(pit_rate, HZ);
Andrew Victorad48ce72008-04-16 20:43:49 +0100197 WARN_ON(((pit_cycle - 1) & ~AT91_PIT_PIV) != 0);
198
199 /* Initialize and enable the timer */
200 at91sam926x_pit_reset();
201
202 /*
203 * Register clocksource. The high order bits of PIV are unused,
204 * so this isn't a 32-bit counter unless we get clockevent irqs.
205 */
Andrew Victorad48ce72008-04-16 20:43:49 +0100206 bits = 12 /* PICNT */ + ilog2(pit_cycle) /* PIV */;
207 pit_clk.mask = CLOCKSOURCE_MASK(bits);
Russell King132b1632010-12-13 13:14:55 +0000208 clocksource_register_hz(&pit_clk, pit_rate);
Andrew Victorad48ce72008-04-16 20:43:49 +0100209
210 /* Set up irq handler */
Nicolas Ferre986c2652012-02-17 11:54:29 +0100211 ret = setup_irq(at91sam926x_pit_irq.irq, &at91sam926x_pit_irq);
212 if (ret)
Maxime Ripardcffbfe62014-07-01 11:33:21 +0200213 panic(pr_fmt("Unable to setup IRQ\n"));
Andrew Victorad48ce72008-04-16 20:43:49 +0100214
215 /* Set up and register clockevents */
216 pit_clkevt.mult = div_sc(pit_rate, NSEC_PER_SEC, pit_clkevt.shift);
Rusty Russell320ab2b2008-12-13 21:20:26 +1030217 pit_clkevt.cpumask = cpumask_of(0);
Andrew Victorad48ce72008-04-16 20:43:49 +0100218 clockevents_register_device(&pit_clkevt);
Andrew Victor1a0ed732006-12-01 09:04:47 +0100219}
220
Maxime Ripardf807a892014-07-01 11:33:18 +0200221static void __init at91sam926x_pit_dt_init(struct device_node *node)
222{
223 unsigned int irq;
224
225 pit_base_addr = of_iomap(node, 0);
226 if (!pit_base_addr)
Maxime Ripardcffbfe62014-07-01 11:33:21 +0200227 panic(pr_fmt("Could not map PIT address\n"));
Maxime Ripardf807a892014-07-01 11:33:18 +0200228
229 mck = of_clk_get(node, 0);
230 if (IS_ERR(mck))
231 /* Fallback on clkdev for !CCF-based boards */
232 mck = clk_get(NULL, "mck");
233
234 if (IS_ERR(mck))
Maxime Ripardcffbfe62014-07-01 11:33:21 +0200235 panic(pr_fmt("Unable to get mck clk\n"));
Maxime Ripardf807a892014-07-01 11:33:18 +0200236
237 /* Get the interrupts property */
238 irq = irq_of_parse_and_map(node, 0);
Maxime Riparda981b292014-07-01 11:33:20 +0200239 if (!irq)
Maxime Ripardcffbfe62014-07-01 11:33:21 +0200240 panic(pr_fmt("Unable to get IRQ from DT\n"));
Maxime Ripardf807a892014-07-01 11:33:18 +0200241
242 at91sam926x_pit_irq.irq = irq;
243
244 at91sam926x_pit_common_init();
Maxime Ripardf807a892014-07-01 11:33:18 +0200245}
246CLOCKSOURCE_OF_DECLARE(at91sam926x_pit, "atmel,at91sam9260-pit",
247 at91sam926x_pit_dt_init);
248
249void __init at91sam926x_pit_init(void)
250{
251 mck = clk_get(NULL, "mck");
252 if (IS_ERR(mck))
Maxime Ripardcffbfe62014-07-01 11:33:21 +0200253 panic(pr_fmt("Unable to get mck clk\n"));
Maxime Ripardf807a892014-07-01 11:33:18 +0200254
255 at91sam926x_pit_irq.irq = NR_IRQS_LEGACY + AT91_ID_SYS;
256
257 at91sam926x_pit_common_init();
258}
259
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800260void __init at91sam926x_ioremap_pit(u32 addr)
261{
Maxime Riparda7d84d72014-07-01 11:33:17 +0200262 if (of_have_populated_dt())
Jean-Christophe PLAGNIOL-VILLARD23fa6482012-02-27 11:19:34 +0100263 return;
Maxime Riparda7d84d72014-07-01 11:33:17 +0200264
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800265 pit_base_addr = ioremap(addr, 16);
266
267 if (!pit_base_addr)
Maxime Ripardcffbfe62014-07-01 11:33:21 +0200268 panic(pr_fmt("Impossible to ioremap PIT\n"));
Andrew Victor1a0ed732006-12-01 09:04:47 +0100269}