Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Robert P. J. Day | 96532ba | 2008-02-03 15:06:26 +0200 | [diff] [blame] | 2 | #ifndef _LINUX_DMA_MAPPING_H |
| 3 | #define _LINUX_DMA_MAPPING_H |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | |
Robin Murphy | 002edb6 | 2015-11-06 16:32:51 -0800 | [diff] [blame] | 5 | #include <linux/sizes.h> |
Andrew Morton | 842fa69 | 2011-11-02 13:39:33 -0700 | [diff] [blame] | 6 | #include <linux/string.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | #include <linux/device.h> |
| 8 | #include <linux/err.h> |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 9 | #include <linux/dma-debug.h> |
Alexey Dobriyan | b7f080c | 2011-06-16 11:01:34 +0000 | [diff] [blame] | 10 | #include <linux/dma-direction.h> |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 11 | #include <linux/scatterlist.h> |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 12 | #include <linux/bug.h> |
Tom Lendacky | 648babb | 2017-07-17 16:10:22 -0500 | [diff] [blame] | 13 | #include <linux/mem_encrypt.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 15 | /** |
| 16 | * List of possible attributes associated with a DMA mapping. The semantics |
| 17 | * of each attribute should be defined in Documentation/DMA-attributes.txt. |
| 18 | * |
| 19 | * DMA_ATTR_WRITE_BARRIER: DMA to a memory region with this attribute |
| 20 | * forces all pending DMA writes to complete. |
| 21 | */ |
| 22 | #define DMA_ATTR_WRITE_BARRIER (1UL << 0) |
| 23 | /* |
| 24 | * DMA_ATTR_WEAK_ORDERING: Specifies that reads and writes to the mapping |
| 25 | * may be weakly ordered, that is that reads and writes may pass each other. |
| 26 | */ |
| 27 | #define DMA_ATTR_WEAK_ORDERING (1UL << 1) |
| 28 | /* |
| 29 | * DMA_ATTR_WRITE_COMBINE: Specifies that writes to the mapping may be |
| 30 | * buffered to improve performance. |
| 31 | */ |
| 32 | #define DMA_ATTR_WRITE_COMBINE (1UL << 2) |
| 33 | /* |
| 34 | * DMA_ATTR_NON_CONSISTENT: Lets the platform to choose to return either |
| 35 | * consistent or non-consistent memory as it sees fit. |
| 36 | */ |
| 37 | #define DMA_ATTR_NON_CONSISTENT (1UL << 3) |
| 38 | /* |
| 39 | * DMA_ATTR_NO_KERNEL_MAPPING: Lets the platform to avoid creating a kernel |
| 40 | * virtual mapping for the allocated buffer. |
| 41 | */ |
| 42 | #define DMA_ATTR_NO_KERNEL_MAPPING (1UL << 4) |
| 43 | /* |
| 44 | * DMA_ATTR_SKIP_CPU_SYNC: Allows platform code to skip synchronization of |
| 45 | * the CPU cache for the given buffer assuming that it has been already |
| 46 | * transferred to 'device' domain. |
| 47 | */ |
| 48 | #define DMA_ATTR_SKIP_CPU_SYNC (1UL << 5) |
| 49 | /* |
| 50 | * DMA_ATTR_FORCE_CONTIGUOUS: Forces contiguous allocation of the buffer |
| 51 | * in physical memory. |
| 52 | */ |
| 53 | #define DMA_ATTR_FORCE_CONTIGUOUS (1UL << 6) |
| 54 | /* |
| 55 | * DMA_ATTR_ALLOC_SINGLE_PAGES: This is a hint to the DMA-mapping subsystem |
| 56 | * that it's probably not worth the time to try to allocate memory to in a way |
| 57 | * that gives better TLB efficiency. |
| 58 | */ |
| 59 | #define DMA_ATTR_ALLOC_SINGLE_PAGES (1UL << 7) |
Mauricio Faria de Oliveira | a9a62c9 | 2016-10-11 13:54:14 -0700 | [diff] [blame] | 60 | /* |
| 61 | * DMA_ATTR_NO_WARN: This tells the DMA-mapping subsystem to suppress |
| 62 | * allocation failure reports (similarly to __GFP_NOWARN). |
| 63 | */ |
| 64 | #define DMA_ATTR_NO_WARN (1UL << 8) |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 65 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 66 | /* |
Mitchel Humpherys | b2fb366 | 2017-01-06 18:58:11 +0530 | [diff] [blame] | 67 | * DMA_ATTR_PRIVILEGED: used to indicate that the buffer is fully |
| 68 | * accessible at an elevated privilege level (and ideally inaccessible or |
| 69 | * at least read-only at lesser-privileged levels). |
| 70 | */ |
| 71 | #define DMA_ATTR_PRIVILEGED (1UL << 9) |
| 72 | |
| 73 | /* |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 74 | * A dma_addr_t can hold any valid DMA or bus address for the platform. |
| 75 | * It can be given to a device to use as a DMA source or target. A CPU cannot |
| 76 | * reference a dma_addr_t directly because there may be translation between |
| 77 | * its physical address space and the bus address space. |
| 78 | */ |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 79 | struct dma_map_ops { |
Marek Szyprowski | 613c457 | 2012-03-28 16:36:27 +0200 | [diff] [blame] | 80 | void* (*alloc)(struct device *dev, size_t size, |
| 81 | dma_addr_t *dma_handle, gfp_t gfp, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 82 | unsigned long attrs); |
Marek Szyprowski | 613c457 | 2012-03-28 16:36:27 +0200 | [diff] [blame] | 83 | void (*free)(struct device *dev, size_t size, |
| 84 | void *vaddr, dma_addr_t dma_handle, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 85 | unsigned long attrs); |
Marek Szyprowski | 9adc537 | 2011-12-21 16:55:33 +0100 | [diff] [blame] | 86 | int (*mmap)(struct device *, struct vm_area_struct *, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 87 | void *, dma_addr_t, size_t, |
| 88 | unsigned long attrs); |
Marek Szyprowski | 9adc537 | 2011-12-21 16:55:33 +0100 | [diff] [blame] | 89 | |
Marek Szyprowski | d2b7428 | 2012-06-13 10:05:52 +0200 | [diff] [blame] | 90 | int (*get_sgtable)(struct device *dev, struct sg_table *sgt, void *, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 91 | dma_addr_t, size_t, unsigned long attrs); |
Marek Szyprowski | d2b7428 | 2012-06-13 10:05:52 +0200 | [diff] [blame] | 92 | |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 93 | dma_addr_t (*map_page)(struct device *dev, struct page *page, |
| 94 | unsigned long offset, size_t size, |
| 95 | enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 96 | unsigned long attrs); |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 97 | void (*unmap_page)(struct device *dev, dma_addr_t dma_handle, |
| 98 | size_t size, enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 99 | unsigned long attrs); |
Ricardo Ribalda Delgado | 04abab6 | 2015-02-11 13:53:15 +0100 | [diff] [blame] | 100 | /* |
| 101 | * map_sg returns 0 on error and a value > 0 on success. |
| 102 | * It should never return a value < 0. |
| 103 | */ |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 104 | int (*map_sg)(struct device *dev, struct scatterlist *sg, |
| 105 | int nents, enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 106 | unsigned long attrs); |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 107 | void (*unmap_sg)(struct device *dev, |
| 108 | struct scatterlist *sg, int nents, |
| 109 | enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 110 | unsigned long attrs); |
Niklas Söderlund | ba409b3 | 2016-08-10 13:22:14 +0200 | [diff] [blame] | 111 | dma_addr_t (*map_resource)(struct device *dev, phys_addr_t phys_addr, |
| 112 | size_t size, enum dma_data_direction dir, |
| 113 | unsigned long attrs); |
| 114 | void (*unmap_resource)(struct device *dev, dma_addr_t dma_handle, |
| 115 | size_t size, enum dma_data_direction dir, |
| 116 | unsigned long attrs); |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 117 | void (*sync_single_for_cpu)(struct device *dev, |
| 118 | dma_addr_t dma_handle, size_t size, |
| 119 | enum dma_data_direction dir); |
| 120 | void (*sync_single_for_device)(struct device *dev, |
| 121 | dma_addr_t dma_handle, size_t size, |
| 122 | enum dma_data_direction dir); |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 123 | void (*sync_sg_for_cpu)(struct device *dev, |
| 124 | struct scatterlist *sg, int nents, |
| 125 | enum dma_data_direction dir); |
| 126 | void (*sync_sg_for_device)(struct device *dev, |
| 127 | struct scatterlist *sg, int nents, |
| 128 | enum dma_data_direction dir); |
Christoph Hellwig | c9eb617 | 2017-08-27 10:37:15 +0200 | [diff] [blame] | 129 | void (*cache_sync)(struct device *dev, void *vaddr, size_t size, |
| 130 | enum dma_data_direction direction); |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 131 | int (*dma_supported)(struct device *dev, u64 mask); |
Milton Miller | 3a8f755 | 2011-06-24 09:05:23 +0000 | [diff] [blame] | 132 | u64 (*get_required_mask)(struct device *dev); |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 133 | }; |
| 134 | |
Christoph Hellwig | 42ee3ca | 2018-11-21 18:52:35 +0100 | [diff] [blame] | 135 | #define DMA_MAPPING_ERROR (~(dma_addr_t)0) |
| 136 | |
Christoph Hellwig | 002e674 | 2018-01-09 16:30:23 +0100 | [diff] [blame] | 137 | extern const struct dma_map_ops dma_direct_ops; |
Bart Van Assche | 551199a | 2017-01-20 13:04:07 -0800 | [diff] [blame] | 138 | extern const struct dma_map_ops dma_virt_ops; |
Christian Borntraeger | a8463d4 | 2016-02-02 21:46:32 -0800 | [diff] [blame] | 139 | |
Andrew Morton | 8f286c3 | 2007-10-18 03:05:07 -0700 | [diff] [blame] | 140 | #define DMA_BIT_MASK(n) (((n) == 64) ? ~0ULL : ((1ULL<<(n))-1)) |
Borislav Petkov | 34c6538 | 2007-10-18 03:05:06 -0700 | [diff] [blame] | 141 | |
James Bottomley | 32e8f70 | 2007-10-16 01:23:55 -0700 | [diff] [blame] | 142 | #define DMA_MASK_NONE 0x0ULL |
| 143 | |
Rolf Eike Beer | d6bd3a3 | 2006-09-29 01:59:48 -0700 | [diff] [blame] | 144 | static inline int valid_dma_direction(int dma_direction) |
| 145 | { |
| 146 | return ((dma_direction == DMA_BIDIRECTIONAL) || |
| 147 | (dma_direction == DMA_TO_DEVICE) || |
| 148 | (dma_direction == DMA_FROM_DEVICE)); |
| 149 | } |
| 150 | |
James Bottomley | 32e8f70 | 2007-10-16 01:23:55 -0700 | [diff] [blame] | 151 | static inline int is_device_dma_capable(struct device *dev) |
| 152 | { |
| 153 | return dev->dma_mask != NULL && *dev->dma_mask != DMA_MASK_NONE; |
| 154 | } |
| 155 | |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 156 | #ifdef CONFIG_HAVE_GENERIC_DMA_COHERENT |
| 157 | /* |
| 158 | * These three functions are only for dma allocator. |
| 159 | * Don't use them in device drivers. |
| 160 | */ |
Vladimir Murzin | 43fc509 | 2017-07-20 11:19:58 +0100 | [diff] [blame] | 161 | int dma_alloc_from_dev_coherent(struct device *dev, ssize_t size, |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 162 | dma_addr_t *dma_handle, void **ret); |
Vladimir Murzin | 43fc509 | 2017-07-20 11:19:58 +0100 | [diff] [blame] | 163 | int dma_release_from_dev_coherent(struct device *dev, int order, void *vaddr); |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 164 | |
Vladimir Murzin | 43fc509 | 2017-07-20 11:19:58 +0100 | [diff] [blame] | 165 | int dma_mmap_from_dev_coherent(struct device *dev, struct vm_area_struct *vma, |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 166 | void *cpu_addr, size_t size, int *ret); |
Vladimir Murzin | 43fc509 | 2017-07-20 11:19:58 +0100 | [diff] [blame] | 167 | |
| 168 | void *dma_alloc_from_global_coherent(ssize_t size, dma_addr_t *dma_handle); |
| 169 | int dma_release_from_global_coherent(int order, void *vaddr); |
| 170 | int dma_mmap_from_global_coherent(struct vm_area_struct *vma, void *cpu_addr, |
| 171 | size_t size, int *ret); |
| 172 | |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 173 | #else |
Vladimir Murzin | 43fc509 | 2017-07-20 11:19:58 +0100 | [diff] [blame] | 174 | #define dma_alloc_from_dev_coherent(dev, size, handle, ret) (0) |
| 175 | #define dma_release_from_dev_coherent(dev, order, vaddr) (0) |
| 176 | #define dma_mmap_from_dev_coherent(dev, vma, vaddr, order, ret) (0) |
| 177 | |
| 178 | static inline void *dma_alloc_from_global_coherent(ssize_t size, |
| 179 | dma_addr_t *dma_handle) |
| 180 | { |
| 181 | return NULL; |
| 182 | } |
| 183 | |
| 184 | static inline int dma_release_from_global_coherent(int order, void *vaddr) |
| 185 | { |
| 186 | return 0; |
| 187 | } |
| 188 | |
| 189 | static inline int dma_mmap_from_global_coherent(struct vm_area_struct *vma, |
| 190 | void *cpu_addr, size_t size, |
| 191 | int *ret) |
| 192 | { |
| 193 | return 0; |
| 194 | } |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 195 | #endif /* CONFIG_HAVE_GENERIC_DMA_COHERENT */ |
| 196 | |
Dan Williams | 1b0fac4 | 2007-07-15 23:40:26 -0700 | [diff] [blame] | 197 | #ifdef CONFIG_HAS_DMA |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | #include <asm/dma-mapping.h> |
Bart Van Assche | 815dd18 | 2017-01-20 13:04:04 -0800 | [diff] [blame] | 199 | static inline const struct dma_map_ops *get_dma_ops(struct device *dev) |
| 200 | { |
| 201 | if (dev && dev->dma_ops) |
| 202 | return dev->dma_ops; |
| 203 | return get_arch_dma_ops(dev ? dev->bus : NULL); |
| 204 | } |
| 205 | |
Bart Van Assche | ca6e8e1 | 2017-01-20 13:04:03 -0800 | [diff] [blame] | 206 | static inline void set_dma_ops(struct device *dev, |
| 207 | const struct dma_map_ops *dma_ops) |
| 208 | { |
| 209 | dev->dma_ops = dma_ops; |
| 210 | } |
Dan Williams | 1b0fac4 | 2007-07-15 23:40:26 -0700 | [diff] [blame] | 211 | #else |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 212 | /* |
Geert Uytterhoeven | f29ab49 | 2018-03-16 14:25:40 +0100 | [diff] [blame] | 213 | * Define the dma api to allow compilation of dma dependent code. |
| 214 | * Code that depends on the dma-mapping API needs to set 'depends on HAS_DMA' |
| 215 | * in its Kconfig, unless it already depends on <something> || COMPILE_TEST, |
| 216 | * where <something> guarantuees the availability of the dma-mapping API. |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 217 | */ |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 218 | static inline const struct dma_map_ops *get_dma_ops(struct device *dev) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 219 | { |
Geert Uytterhoeven | f29ab49 | 2018-03-16 14:25:40 +0100 | [diff] [blame] | 220 | return NULL; |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 221 | } |
| 222 | #endif |
| 223 | |
| 224 | static inline dma_addr_t dma_map_single_attrs(struct device *dev, void *ptr, |
| 225 | size_t size, |
| 226 | enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 227 | unsigned long attrs) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 228 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 229 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 230 | dma_addr_t addr; |
| 231 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 232 | BUG_ON(!valid_dma_direction(dir)); |
Stephen Boyd | 99c65fa | 2018-10-08 00:20:07 -0700 | [diff] [blame] | 233 | debug_dma_map_single(dev, ptr, size); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 234 | addr = ops->map_page(dev, virt_to_page(ptr), |
Geliang Tang | 8e99469 | 2016-01-20 15:02:12 -0800 | [diff] [blame] | 235 | offset_in_page(ptr), size, |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 236 | dir, attrs); |
| 237 | debug_dma_map_page(dev, virt_to_page(ptr), |
Geliang Tang | 8e99469 | 2016-01-20 15:02:12 -0800 | [diff] [blame] | 238 | offset_in_page(ptr), size, |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 239 | dir, addr, true); |
| 240 | return addr; |
| 241 | } |
| 242 | |
| 243 | static inline void dma_unmap_single_attrs(struct device *dev, dma_addr_t addr, |
| 244 | size_t size, |
| 245 | enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 246 | unsigned long attrs) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 247 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 248 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 249 | |
| 250 | BUG_ON(!valid_dma_direction(dir)); |
| 251 | if (ops->unmap_page) |
| 252 | ops->unmap_page(dev, addr, size, dir, attrs); |
| 253 | debug_dma_unmap_page(dev, addr, size, dir, true); |
| 254 | } |
| 255 | |
Christoph Hellwig | 7f0fee2 | 2018-12-06 12:24:27 -0800 | [diff] [blame^] | 256 | static inline void dma_unmap_page_attrs(struct device *dev, dma_addr_t addr, |
| 257 | size_t size, enum dma_data_direction dir, unsigned long attrs) |
| 258 | { |
| 259 | return dma_unmap_single_attrs(dev, addr, size, dir, attrs); |
| 260 | } |
| 261 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 262 | /* |
| 263 | * dma_maps_sg_attrs returns 0 on error and > 0 on success. |
| 264 | * It should never return a value < 0. |
| 265 | */ |
| 266 | static inline int dma_map_sg_attrs(struct device *dev, struct scatterlist *sg, |
| 267 | int nents, enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 268 | unsigned long attrs) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 269 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 270 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Levin, Alexander (Sasha Levin) | 4950276 | 2017-11-15 17:35:51 -0800 | [diff] [blame] | 271 | int ents; |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 272 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 273 | BUG_ON(!valid_dma_direction(dir)); |
| 274 | ents = ops->map_sg(dev, sg, nents, dir, attrs); |
| 275 | BUG_ON(ents < 0); |
| 276 | debug_dma_map_sg(dev, sg, nents, ents, dir); |
| 277 | |
| 278 | return ents; |
| 279 | } |
| 280 | |
| 281 | static inline void dma_unmap_sg_attrs(struct device *dev, struct scatterlist *sg, |
| 282 | int nents, enum dma_data_direction dir, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 283 | unsigned long attrs) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 284 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 285 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 286 | |
| 287 | BUG_ON(!valid_dma_direction(dir)); |
| 288 | debug_dma_unmap_sg(dev, sg, nents, dir); |
| 289 | if (ops->unmap_sg) |
| 290 | ops->unmap_sg(dev, sg, nents, dir, attrs); |
| 291 | } |
| 292 | |
Alexander Duyck | 0495c3d | 2016-12-14 15:05:23 -0800 | [diff] [blame] | 293 | static inline dma_addr_t dma_map_page_attrs(struct device *dev, |
| 294 | struct page *page, |
| 295 | size_t offset, size_t size, |
| 296 | enum dma_data_direction dir, |
| 297 | unsigned long attrs) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 298 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 299 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 300 | dma_addr_t addr; |
| 301 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 302 | BUG_ON(!valid_dma_direction(dir)); |
Alexander Duyck | 0495c3d | 2016-12-14 15:05:23 -0800 | [diff] [blame] | 303 | addr = ops->map_page(dev, page, offset, size, dir, attrs); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 304 | debug_dma_map_page(dev, page, offset, size, dir, addr, false); |
| 305 | |
| 306 | return addr; |
| 307 | } |
| 308 | |
Niklas Söderlund | 6f3d879 | 2016-08-10 13:22:16 +0200 | [diff] [blame] | 309 | static inline dma_addr_t dma_map_resource(struct device *dev, |
| 310 | phys_addr_t phys_addr, |
| 311 | size_t size, |
| 312 | enum dma_data_direction dir, |
| 313 | unsigned long attrs) |
| 314 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 315 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Niklas Söderlund | 6f3d879 | 2016-08-10 13:22:16 +0200 | [diff] [blame] | 316 | dma_addr_t addr; |
| 317 | |
| 318 | BUG_ON(!valid_dma_direction(dir)); |
| 319 | |
| 320 | /* Don't allow RAM to be mapped */ |
Niklas Söderlund | 3757dc4 | 2016-09-29 12:02:40 +0200 | [diff] [blame] | 321 | BUG_ON(pfn_valid(PHYS_PFN(phys_addr))); |
Niklas Söderlund | 6f3d879 | 2016-08-10 13:22:16 +0200 | [diff] [blame] | 322 | |
| 323 | addr = phys_addr; |
| 324 | if (ops->map_resource) |
| 325 | addr = ops->map_resource(dev, phys_addr, size, dir, attrs); |
| 326 | |
| 327 | debug_dma_map_resource(dev, phys_addr, size, dir, addr); |
| 328 | |
| 329 | return addr; |
| 330 | } |
| 331 | |
| 332 | static inline void dma_unmap_resource(struct device *dev, dma_addr_t addr, |
| 333 | size_t size, enum dma_data_direction dir, |
| 334 | unsigned long attrs) |
| 335 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 336 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Niklas Söderlund | 6f3d879 | 2016-08-10 13:22:16 +0200 | [diff] [blame] | 337 | |
| 338 | BUG_ON(!valid_dma_direction(dir)); |
| 339 | if (ops->unmap_resource) |
| 340 | ops->unmap_resource(dev, addr, size, dir, attrs); |
| 341 | debug_dma_unmap_resource(dev, addr, size, dir); |
| 342 | } |
| 343 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 344 | static inline void dma_sync_single_for_cpu(struct device *dev, dma_addr_t addr, |
| 345 | size_t size, |
| 346 | enum dma_data_direction dir) |
| 347 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 348 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 349 | |
| 350 | BUG_ON(!valid_dma_direction(dir)); |
| 351 | if (ops->sync_single_for_cpu) |
| 352 | ops->sync_single_for_cpu(dev, addr, size, dir); |
| 353 | debug_dma_sync_single_for_cpu(dev, addr, size, dir); |
| 354 | } |
| 355 | |
Christoph Hellwig | 8d59b5f | 2018-12-03 14:58:59 +0100 | [diff] [blame] | 356 | static inline void dma_sync_single_range_for_cpu(struct device *dev, |
| 357 | dma_addr_t addr, unsigned long offset, size_t size, |
| 358 | enum dma_data_direction dir) |
| 359 | { |
| 360 | return dma_sync_single_for_cpu(dev, addr + offset, size, dir); |
| 361 | } |
| 362 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 363 | static inline void dma_sync_single_for_device(struct device *dev, |
| 364 | dma_addr_t addr, size_t size, |
| 365 | enum dma_data_direction dir) |
| 366 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 367 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 368 | |
| 369 | BUG_ON(!valid_dma_direction(dir)); |
| 370 | if (ops->sync_single_for_device) |
| 371 | ops->sync_single_for_device(dev, addr, size, dir); |
| 372 | debug_dma_sync_single_for_device(dev, addr, size, dir); |
| 373 | } |
| 374 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 375 | static inline void dma_sync_single_range_for_device(struct device *dev, |
Christoph Hellwig | 8d59b5f | 2018-12-03 14:58:59 +0100 | [diff] [blame] | 376 | dma_addr_t addr, unsigned long offset, size_t size, |
| 377 | enum dma_data_direction dir) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 378 | { |
Christoph Hellwig | 8d59b5f | 2018-12-03 14:58:59 +0100 | [diff] [blame] | 379 | return dma_sync_single_for_device(dev, addr + offset, size, dir); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 380 | } |
| 381 | |
| 382 | static inline void |
| 383 | dma_sync_sg_for_cpu(struct device *dev, struct scatterlist *sg, |
| 384 | int nelems, enum dma_data_direction dir) |
| 385 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 386 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 387 | |
| 388 | BUG_ON(!valid_dma_direction(dir)); |
| 389 | if (ops->sync_sg_for_cpu) |
| 390 | ops->sync_sg_for_cpu(dev, sg, nelems, dir); |
| 391 | debug_dma_sync_sg_for_cpu(dev, sg, nelems, dir); |
| 392 | } |
| 393 | |
| 394 | static inline void |
| 395 | dma_sync_sg_for_device(struct device *dev, struct scatterlist *sg, |
| 396 | int nelems, enum dma_data_direction dir) |
| 397 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 398 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 399 | |
| 400 | BUG_ON(!valid_dma_direction(dir)); |
| 401 | if (ops->sync_sg_for_device) |
| 402 | ops->sync_sg_for_device(dev, sg, nelems, dir); |
| 403 | debug_dma_sync_sg_for_device(dev, sg, nelems, dir); |
| 404 | |
| 405 | } |
| 406 | |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 407 | #define dma_map_single(d, a, s, r) dma_map_single_attrs(d, a, s, r, 0) |
| 408 | #define dma_unmap_single(d, a, s, r) dma_unmap_single_attrs(d, a, s, r, 0) |
| 409 | #define dma_map_sg(d, s, n, r) dma_map_sg_attrs(d, s, n, r, 0) |
| 410 | #define dma_unmap_sg(d, s, n, r) dma_unmap_sg_attrs(d, s, n, r, 0) |
Alexander Duyck | 0495c3d | 2016-12-14 15:05:23 -0800 | [diff] [blame] | 411 | #define dma_map_page(d, p, o, s, r) dma_map_page_attrs(d, p, o, s, r, 0) |
| 412 | #define dma_unmap_page(d, a, s, r) dma_unmap_page_attrs(d, a, s, r, 0) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 413 | |
Christoph Hellwig | c9eb617 | 2017-08-27 10:37:15 +0200 | [diff] [blame] | 414 | static inline void |
| 415 | dma_cache_sync(struct device *dev, void *vaddr, size_t size, |
| 416 | enum dma_data_direction dir) |
| 417 | { |
| 418 | const struct dma_map_ops *ops = get_dma_ops(dev); |
| 419 | |
| 420 | BUG_ON(!valid_dma_direction(dir)); |
| 421 | if (ops->cache_sync) |
| 422 | ops->cache_sync(dev, vaddr, size, dir); |
| 423 | } |
| 424 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 425 | extern int dma_common_mmap(struct device *dev, struct vm_area_struct *vma, |
Christoph Hellwig | 58b0440 | 2018-09-11 08:55:28 +0200 | [diff] [blame] | 426 | void *cpu_addr, dma_addr_t dma_addr, size_t size, |
| 427 | unsigned long attrs); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 428 | |
| 429 | void *dma_common_contiguous_remap(struct page *page, size_t size, |
| 430 | unsigned long vm_flags, |
| 431 | pgprot_t prot, const void *caller); |
| 432 | |
| 433 | void *dma_common_pages_remap(struct page **pages, size_t size, |
| 434 | unsigned long vm_flags, pgprot_t prot, |
| 435 | const void *caller); |
| 436 | void dma_common_free_remap(void *cpu_addr, size_t size, unsigned long vm_flags); |
| 437 | |
Christoph Hellwig | 0c3b317 | 2018-11-04 20:29:28 +0100 | [diff] [blame] | 438 | int __init dma_atomic_pool_init(gfp_t gfp, pgprot_t prot); |
| 439 | bool dma_in_atomic_pool(void *start, size_t size); |
| 440 | void *dma_alloc_from_pool(size_t size, struct page **ret_page, gfp_t flags); |
| 441 | bool dma_free_from_pool(void *start, size_t size); |
| 442 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 443 | /** |
| 444 | * dma_mmap_attrs - map a coherent DMA allocation into user space |
| 445 | * @dev: valid struct device pointer, or NULL for ISA and EISA-like devices |
| 446 | * @vma: vm_area_struct describing requested user mapping |
| 447 | * @cpu_addr: kernel CPU-view address returned from dma_alloc_attrs |
| 448 | * @handle: device-view address returned from dma_alloc_attrs |
| 449 | * @size: size of memory originally requested in dma_alloc_attrs |
| 450 | * @attrs: attributes of mapping properties requested in dma_alloc_attrs |
| 451 | * |
| 452 | * Map a coherent DMA buffer previously allocated by dma_alloc_attrs |
| 453 | * into user space. The coherent DMA buffer must not be freed by the |
| 454 | * driver until the user space mapping has been released. |
| 455 | */ |
| 456 | static inline int |
| 457 | dma_mmap_attrs(struct device *dev, struct vm_area_struct *vma, void *cpu_addr, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 458 | dma_addr_t dma_addr, size_t size, unsigned long attrs) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 459 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 460 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 461 | BUG_ON(!ops); |
| 462 | if (ops->mmap) |
| 463 | return ops->mmap(dev, vma, cpu_addr, dma_addr, size, attrs); |
Christoph Hellwig | 58b0440 | 2018-09-11 08:55:28 +0200 | [diff] [blame] | 464 | return dma_common_mmap(dev, vma, cpu_addr, dma_addr, size, attrs); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 465 | } |
| 466 | |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 467 | #define dma_mmap_coherent(d, v, c, h, s) dma_mmap_attrs(d, v, c, h, s, 0) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 468 | |
| 469 | int |
Christoph Hellwig | 9406a49 | 2018-08-23 09:39:38 +0200 | [diff] [blame] | 470 | dma_common_get_sgtable(struct device *dev, struct sg_table *sgt, void *cpu_addr, |
| 471 | dma_addr_t dma_addr, size_t size, unsigned long attrs); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 472 | |
| 473 | static inline int |
| 474 | dma_get_sgtable_attrs(struct device *dev, struct sg_table *sgt, void *cpu_addr, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 475 | dma_addr_t dma_addr, size_t size, |
| 476 | unsigned long attrs) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 477 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 478 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 479 | BUG_ON(!ops); |
| 480 | if (ops->get_sgtable) |
| 481 | return ops->get_sgtable(dev, sgt, cpu_addr, dma_addr, size, |
| 482 | attrs); |
Christoph Hellwig | 9406a49 | 2018-08-23 09:39:38 +0200 | [diff] [blame] | 483 | return dma_common_get_sgtable(dev, sgt, cpu_addr, dma_addr, size, |
| 484 | attrs); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 485 | } |
| 486 | |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 487 | #define dma_get_sgtable(d, t, v, h, s) dma_get_sgtable_attrs(d, t, v, h, s, 0) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 488 | |
| 489 | #ifndef arch_dma_alloc_attrs |
Huaisheng Ye | 884571f | 2018-05-25 13:00:00 +0800 | [diff] [blame] | 490 | #define arch_dma_alloc_attrs(dev) (true) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 491 | #endif |
| 492 | |
| 493 | static inline void *dma_alloc_attrs(struct device *dev, size_t size, |
| 494 | dma_addr_t *dma_handle, gfp_t flag, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 495 | unsigned long attrs) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 496 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 497 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 498 | void *cpu_addr; |
| 499 | |
| 500 | BUG_ON(!ops); |
Christoph Hellwig | 205e1b7 | 2017-12-22 14:50:47 +0100 | [diff] [blame] | 501 | WARN_ON_ONCE(dev && !dev->coherent_dma_mask); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 502 | |
Vladimir Murzin | 43fc509 | 2017-07-20 11:19:58 +0100 | [diff] [blame] | 503 | if (dma_alloc_from_dev_coherent(dev, size, dma_handle, &cpu_addr)) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 504 | return cpu_addr; |
| 505 | |
Christoph Hellwig | e89f5b3 | 2018-03-28 15:35:35 +0200 | [diff] [blame] | 506 | /* let the implementation decide on the zone to allocate from: */ |
| 507 | flag &= ~(__GFP_DMA | __GFP_DMA32 | __GFP_HIGHMEM); |
Christoph Hellwig | 57bf5a8 | 2017-12-22 16:05:15 +0100 | [diff] [blame] | 508 | |
Huaisheng Ye | 884571f | 2018-05-25 13:00:00 +0800 | [diff] [blame] | 509 | if (!arch_dma_alloc_attrs(&dev)) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 510 | return NULL; |
| 511 | if (!ops->alloc) |
| 512 | return NULL; |
| 513 | |
| 514 | cpu_addr = ops->alloc(dev, size, dma_handle, flag, attrs); |
| 515 | debug_dma_alloc_coherent(dev, size, *dma_handle, cpu_addr); |
| 516 | return cpu_addr; |
| 517 | } |
| 518 | |
| 519 | static inline void dma_free_attrs(struct device *dev, size_t size, |
| 520 | void *cpu_addr, dma_addr_t dma_handle, |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 521 | unsigned long attrs) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 522 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 523 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 524 | |
| 525 | BUG_ON(!ops); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 526 | |
Vladimir Murzin | 43fc509 | 2017-07-20 11:19:58 +0100 | [diff] [blame] | 527 | if (dma_release_from_dev_coherent(dev, get_order(size), cpu_addr)) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 528 | return; |
Robin Murphy | d27fb99 | 2018-07-23 22:42:48 +0100 | [diff] [blame] | 529 | /* |
| 530 | * On non-coherent platforms which implement DMA-coherent buffers via |
| 531 | * non-cacheable remaps, ops->free() may call vunmap(). Thus getting |
| 532 | * this far in IRQ context is a) at risk of a BUG_ON() or trying to |
| 533 | * sleep on some machines, and b) an indication that the driver is |
| 534 | * probably misusing the coherent API anyway. |
| 535 | */ |
| 536 | WARN_ON(irqs_disabled()); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 537 | |
Zhen Lei | d6b7eae | 2016-03-09 14:08:38 -0800 | [diff] [blame] | 538 | if (!ops->free || !cpu_addr) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 539 | return; |
| 540 | |
| 541 | debug_dma_free_coherent(dev, size, cpu_addr, dma_handle); |
| 542 | ops->free(dev, size, cpu_addr, dma_handle, attrs); |
| 543 | } |
| 544 | |
| 545 | static inline void *dma_alloc_coherent(struct device *dev, size_t size, |
Christoph Hellwig | 7ed1d91 | 2018-09-24 13:06:58 +0200 | [diff] [blame] | 546 | dma_addr_t *dma_handle, gfp_t gfp) |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 547 | { |
Christoph Hellwig | 7ed1d91 | 2018-09-24 13:06:58 +0200 | [diff] [blame] | 548 | |
| 549 | return dma_alloc_attrs(dev, size, dma_handle, gfp, |
| 550 | (gfp & __GFP_NOWARN) ? DMA_ATTR_NO_WARN : 0); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 551 | } |
| 552 | |
| 553 | static inline void dma_free_coherent(struct device *dev, size_t size, |
| 554 | void *cpu_addr, dma_addr_t dma_handle) |
| 555 | { |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 556 | return dma_free_attrs(dev, size, cpu_addr, dma_handle, 0); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 557 | } |
| 558 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 559 | static inline int dma_mapping_error(struct device *dev, dma_addr_t dma_addr) |
| 560 | { |
Robin Murphy | 5237e95 | 2017-07-24 18:29:27 +0100 | [diff] [blame] | 561 | debug_dma_mapping_error(dev, dma_addr); |
Christoph Hellwig | 42ee3ca | 2018-11-21 18:52:35 +0100 | [diff] [blame] | 562 | |
Christoph Hellwig | 42ee3ca | 2018-11-21 18:52:35 +0100 | [diff] [blame] | 563 | if (dma_addr == DMA_MAPPING_ERROR) |
Christoph Hellwig | b14b9d2 | 2018-11-30 10:59:37 +0100 | [diff] [blame] | 564 | return -ENOMEM; |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 565 | return 0; |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 566 | } |
| 567 | |
Tom Lendacky | 648babb | 2017-07-17 16:10:22 -0500 | [diff] [blame] | 568 | static inline void dma_check_mask(struct device *dev, u64 mask) |
| 569 | { |
| 570 | if (sme_active() && (mask < (((u64)sme_get_me_mask() << 1) - 1))) |
| 571 | dev_warn(dev, "SME is active, device will require DMA bounce buffers\n"); |
| 572 | } |
| 573 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 574 | static inline int dma_supported(struct device *dev, u64 mask) |
| 575 | { |
Bart Van Assche | 5299709 | 2017-01-20 13:04:01 -0800 | [diff] [blame] | 576 | const struct dma_map_ops *ops = get_dma_ops(dev); |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 577 | |
| 578 | if (!ops) |
| 579 | return 0; |
| 580 | if (!ops->dma_supported) |
| 581 | return 1; |
| 582 | return ops->dma_supported(dev, mask); |
| 583 | } |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 584 | |
| 585 | #ifndef HAVE_ARCH_DMA_SET_MASK |
| 586 | static inline int dma_set_mask(struct device *dev, u64 mask) |
| 587 | { |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 588 | if (!dev->dma_mask || !dma_supported(dev, mask)) |
| 589 | return -EIO; |
Tom Lendacky | 648babb | 2017-07-17 16:10:22 -0500 | [diff] [blame] | 590 | |
| 591 | dma_check_mask(dev, mask); |
| 592 | |
Christoph Hellwig | e1c7e32 | 2016-01-20 15:02:05 -0800 | [diff] [blame] | 593 | *dev->dma_mask = mask; |
| 594 | return 0; |
| 595 | } |
Dan Williams | 1b0fac4 | 2007-07-15 23:40:26 -0700 | [diff] [blame] | 596 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 597 | |
FUJITA Tomonori | 589fc9a | 2008-09-12 19:42:34 +0900 | [diff] [blame] | 598 | static inline u64 dma_get_mask(struct device *dev) |
| 599 | { |
FUJITA Tomonori | 07a2c01 | 2008-09-19 02:02:05 +0900 | [diff] [blame] | 600 | if (dev && dev->dma_mask && *dev->dma_mask) |
FUJITA Tomonori | 589fc9a | 2008-09-12 19:42:34 +0900 | [diff] [blame] | 601 | return *dev->dma_mask; |
Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 602 | return DMA_BIT_MASK(32); |
FUJITA Tomonori | 589fc9a | 2008-09-12 19:42:34 +0900 | [diff] [blame] | 603 | } |
| 604 | |
Rob Herring | 58af4a2 | 2012-03-20 14:33:01 -0500 | [diff] [blame] | 605 | #ifdef CONFIG_ARCH_HAS_DMA_SET_COHERENT_MASK |
FUJITA Tomonori | 710224f | 2010-09-22 13:04:55 -0700 | [diff] [blame] | 606 | int dma_set_coherent_mask(struct device *dev, u64 mask); |
| 607 | #else |
FUJITA Tomonori | 6a1961f | 2010-03-10 15:23:39 -0800 | [diff] [blame] | 608 | static inline int dma_set_coherent_mask(struct device *dev, u64 mask) |
| 609 | { |
| 610 | if (!dma_supported(dev, mask)) |
| 611 | return -EIO; |
Tom Lendacky | 648babb | 2017-07-17 16:10:22 -0500 | [diff] [blame] | 612 | |
| 613 | dma_check_mask(dev, mask); |
| 614 | |
FUJITA Tomonori | 6a1961f | 2010-03-10 15:23:39 -0800 | [diff] [blame] | 615 | dev->coherent_dma_mask = mask; |
| 616 | return 0; |
| 617 | } |
FUJITA Tomonori | 710224f | 2010-09-22 13:04:55 -0700 | [diff] [blame] | 618 | #endif |
FUJITA Tomonori | 6a1961f | 2010-03-10 15:23:39 -0800 | [diff] [blame] | 619 | |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 620 | /* |
| 621 | * Set both the DMA mask and the coherent DMA mask to the same thing. |
| 622 | * Note that we don't check the return value from dma_set_coherent_mask() |
| 623 | * as the DMA API guarantees that the coherent DMA mask can be set to |
| 624 | * the same or smaller than the streaming DMA mask. |
| 625 | */ |
| 626 | static inline int dma_set_mask_and_coherent(struct device *dev, u64 mask) |
| 627 | { |
| 628 | int rc = dma_set_mask(dev, mask); |
| 629 | if (rc == 0) |
| 630 | dma_set_coherent_mask(dev, mask); |
| 631 | return rc; |
| 632 | } |
| 633 | |
Russell King | fa6a8d6 | 2013-06-27 12:21:45 +0100 | [diff] [blame] | 634 | /* |
| 635 | * Similar to the above, except it deals with the case where the device |
| 636 | * does not have dev->dma_mask appropriately setup. |
| 637 | */ |
| 638 | static inline int dma_coerce_mask_and_coherent(struct device *dev, u64 mask) |
| 639 | { |
| 640 | dev->dma_mask = &dev->coherent_dma_mask; |
| 641 | return dma_set_mask_and_coherent(dev, mask); |
| 642 | } |
| 643 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 644 | extern u64 dma_get_required_mask(struct device *dev); |
| 645 | |
Will Deacon | a3a60f8 | 2014-08-27 15:49:10 +0100 | [diff] [blame] | 646 | #ifndef arch_setup_dma_ops |
Will Deacon | 97890ba | 2014-08-27 16:24:20 +0100 | [diff] [blame] | 647 | static inline void arch_setup_dma_ops(struct device *dev, u64 dma_base, |
Robin Murphy | 53c92d7 | 2016-04-07 18:42:05 +0100 | [diff] [blame] | 648 | u64 size, const struct iommu_ops *iommu, |
Will Deacon | 97890ba | 2014-08-27 16:24:20 +0100 | [diff] [blame] | 649 | bool coherent) { } |
| 650 | #endif |
| 651 | |
| 652 | #ifndef arch_teardown_dma_ops |
Christoph Hellwig | 1a0afc1 | 2018-09-25 13:16:55 -0700 | [diff] [blame] | 653 | static inline void arch_teardown_dma_ops(struct device *dev) { } |
Santosh Shilimkar | 591c1ee4 | 2014-04-24 11:30:04 -0400 | [diff] [blame] | 654 | #endif |
| 655 | |
FUJITA Tomonori | 6b7b651 | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 656 | static inline unsigned int dma_get_max_seg_size(struct device *dev) |
| 657 | { |
Robin Murphy | 002edb6 | 2015-11-06 16:32:51 -0800 | [diff] [blame] | 658 | if (dev->dma_parms && dev->dma_parms->max_segment_size) |
| 659 | return dev->dma_parms->max_segment_size; |
| 660 | return SZ_64K; |
FUJITA Tomonori | 6b7b651 | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 661 | } |
| 662 | |
Niklas Söderlund | c9d76d0 | 2018-08-29 23:29:21 +0200 | [diff] [blame] | 663 | static inline int dma_set_max_seg_size(struct device *dev, unsigned int size) |
FUJITA Tomonori | 6b7b651 | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 664 | { |
| 665 | if (dev->dma_parms) { |
| 666 | dev->dma_parms->max_segment_size = size; |
| 667 | return 0; |
Robin Murphy | 002edb6 | 2015-11-06 16:32:51 -0800 | [diff] [blame] | 668 | } |
| 669 | return -EIO; |
FUJITA Tomonori | 6b7b651 | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 670 | } |
| 671 | |
FUJITA Tomonori | d22a696 | 2008-02-04 22:28:13 -0800 | [diff] [blame] | 672 | static inline unsigned long dma_get_seg_boundary(struct device *dev) |
| 673 | { |
Robin Murphy | 002edb6 | 2015-11-06 16:32:51 -0800 | [diff] [blame] | 674 | if (dev->dma_parms && dev->dma_parms->segment_boundary_mask) |
| 675 | return dev->dma_parms->segment_boundary_mask; |
| 676 | return DMA_BIT_MASK(32); |
FUJITA Tomonori | d22a696 | 2008-02-04 22:28:13 -0800 | [diff] [blame] | 677 | } |
| 678 | |
| 679 | static inline int dma_set_seg_boundary(struct device *dev, unsigned long mask) |
| 680 | { |
| 681 | if (dev->dma_parms) { |
| 682 | dev->dma_parms->segment_boundary_mask = mask; |
| 683 | return 0; |
Robin Murphy | 002edb6 | 2015-11-06 16:32:51 -0800 | [diff] [blame] | 684 | } |
| 685 | return -EIO; |
FUJITA Tomonori | d22a696 | 2008-02-04 22:28:13 -0800 | [diff] [blame] | 686 | } |
| 687 | |
Santosh Shilimkar | 00c8f16 | 2013-07-29 14:18:48 +0100 | [diff] [blame] | 688 | #ifndef dma_max_pfn |
| 689 | static inline unsigned long dma_max_pfn(struct device *dev) |
| 690 | { |
Christoph Hellwig | a41ef1e | 2017-11-30 07:32:51 -0800 | [diff] [blame] | 691 | return (*dev->dma_mask >> PAGE_SHIFT) + dev->dma_pfn_offset; |
Santosh Shilimkar | 00c8f16 | 2013-07-29 14:18:48 +0100 | [diff] [blame] | 692 | } |
| 693 | #endif |
| 694 | |
Andrew Morton | 842fa69 | 2011-11-02 13:39:33 -0700 | [diff] [blame] | 695 | static inline void *dma_zalloc_coherent(struct device *dev, size_t size, |
| 696 | dma_addr_t *dma_handle, gfp_t flag) |
| 697 | { |
Joe Perches | ede23fa8 | 2013-08-26 22:45:23 -0700 | [diff] [blame] | 698 | void *ret = dma_alloc_coherent(dev, size, dma_handle, |
| 699 | flag | __GFP_ZERO); |
Andrew Morton | 842fa69 | 2011-11-02 13:39:33 -0700 | [diff] [blame] | 700 | return ret; |
| 701 | } |
| 702 | |
FUJITA Tomonori | 4565f01 | 2010-08-10 18:03:22 -0700 | [diff] [blame] | 703 | static inline int dma_get_cache_alignment(void) |
| 704 | { |
| 705 | #ifdef ARCH_DMA_MINALIGN |
| 706 | return ARCH_DMA_MINALIGN; |
| 707 | #endif |
| 708 | return 1; |
| 709 | } |
| 710 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 711 | /* flags for the coherent memory api */ |
Christoph Hellwig | 2436bdc | 2017-08-25 17:13:09 +0200 | [diff] [blame] | 712 | #define DMA_MEMORY_EXCLUSIVE 0x01 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 713 | |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 714 | #ifdef CONFIG_HAVE_GENERIC_DMA_COHERENT |
| 715 | int dma_declare_coherent_memory(struct device *dev, phys_addr_t phys_addr, |
| 716 | dma_addr_t device_addr, size_t size, int flags); |
| 717 | void dma_release_declared_memory(struct device *dev); |
| 718 | void *dma_mark_declared_memory_occupied(struct device *dev, |
| 719 | dma_addr_t device_addr, size_t size); |
| 720 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 | static inline int |
Bjorn Helgaas | 88a984b | 2014-05-20 16:54:22 -0600 | [diff] [blame] | 722 | dma_declare_coherent_memory(struct device *dev, phys_addr_t phys_addr, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 723 | dma_addr_t device_addr, size_t size, int flags) |
| 724 | { |
Christoph Hellwig | 2436bdc | 2017-08-25 17:13:09 +0200 | [diff] [blame] | 725 | return -ENOSYS; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 726 | } |
| 727 | |
| 728 | static inline void |
| 729 | dma_release_declared_memory(struct device *dev) |
| 730 | { |
| 731 | } |
| 732 | |
| 733 | static inline void * |
| 734 | dma_mark_declared_memory_occupied(struct device *dev, |
| 735 | dma_addr_t device_addr, size_t size) |
| 736 | { |
| 737 | return ERR_PTR(-EBUSY); |
| 738 | } |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 739 | #endif /* CONFIG_HAVE_GENERIC_DMA_COHERENT */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 740 | |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 741 | /* |
| 742 | * Managed DMA API |
| 743 | */ |
Geert Uytterhoeven | ab642e9 | 2018-03-16 14:25:41 +0100 | [diff] [blame] | 744 | #ifdef CONFIG_HAS_DMA |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 745 | extern void *dmam_alloc_coherent(struct device *dev, size_t size, |
| 746 | dma_addr_t *dma_handle, gfp_t gfp); |
| 747 | extern void dmam_free_coherent(struct device *dev, size_t size, void *vaddr, |
| 748 | dma_addr_t dma_handle); |
Geert Uytterhoeven | ab642e9 | 2018-03-16 14:25:41 +0100 | [diff] [blame] | 749 | #else /* !CONFIG_HAS_DMA */ |
| 750 | static inline void *dmam_alloc_coherent(struct device *dev, size_t size, |
| 751 | dma_addr_t *dma_handle, gfp_t gfp) |
| 752 | { return NULL; } |
| 753 | static inline void dmam_free_coherent(struct device *dev, size_t size, |
| 754 | void *vaddr, dma_addr_t dma_handle) { } |
| 755 | #endif /* !CONFIG_HAS_DMA */ |
| 756 | |
Christoph Hellwig | 63d36c9 | 2017-06-12 19:15:04 +0200 | [diff] [blame] | 757 | extern void *dmam_alloc_attrs(struct device *dev, size_t size, |
| 758 | dma_addr_t *dma_handle, gfp_t gfp, |
| 759 | unsigned long attrs); |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 760 | #ifdef CONFIG_HAVE_GENERIC_DMA_COHERENT |
Bjorn Helgaas | 88a984b | 2014-05-20 16:54:22 -0600 | [diff] [blame] | 761 | extern int dmam_declare_coherent_memory(struct device *dev, |
| 762 | phys_addr_t phys_addr, |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 763 | dma_addr_t device_addr, size_t size, |
| 764 | int flags); |
| 765 | extern void dmam_release_declared_memory(struct device *dev); |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 766 | #else /* CONFIG_HAVE_GENERIC_DMA_COHERENT */ |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 767 | static inline int dmam_declare_coherent_memory(struct device *dev, |
Bjorn Helgaas | 88a984b | 2014-05-20 16:54:22 -0600 | [diff] [blame] | 768 | phys_addr_t phys_addr, dma_addr_t device_addr, |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 769 | size_t size, gfp_t gfp) |
| 770 | { |
| 771 | return 0; |
| 772 | } |
| 773 | |
| 774 | static inline void dmam_release_declared_memory(struct device *dev) |
| 775 | { |
| 776 | } |
Christoph Hellwig | 20d666e | 2016-01-20 15:02:09 -0800 | [diff] [blame] | 777 | #endif /* CONFIG_HAVE_GENERIC_DMA_COHERENT */ |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 778 | |
Luis R. Rodriguez | f6e4566 | 2016-01-22 18:34:22 -0800 | [diff] [blame] | 779 | static inline void *dma_alloc_wc(struct device *dev, size_t size, |
| 780 | dma_addr_t *dma_addr, gfp_t gfp) |
Thierry Reding | b4bbb10 | 2014-06-27 11:56:58 +0200 | [diff] [blame] | 781 | { |
Christoph Hellwig | 7ed1d91 | 2018-09-24 13:06:58 +0200 | [diff] [blame] | 782 | unsigned long attrs = DMA_ATTR_NO_WARN; |
| 783 | |
| 784 | if (gfp & __GFP_NOWARN) |
| 785 | attrs |= DMA_ATTR_NO_WARN; |
| 786 | |
| 787 | return dma_alloc_attrs(dev, size, dma_addr, gfp, attrs); |
Thierry Reding | b4bbb10 | 2014-06-27 11:56:58 +0200 | [diff] [blame] | 788 | } |
Luis R. Rodriguez | f6e4566 | 2016-01-22 18:34:22 -0800 | [diff] [blame] | 789 | #ifndef dma_alloc_writecombine |
| 790 | #define dma_alloc_writecombine dma_alloc_wc |
| 791 | #endif |
Thierry Reding | b4bbb10 | 2014-06-27 11:56:58 +0200 | [diff] [blame] | 792 | |
Luis R. Rodriguez | f6e4566 | 2016-01-22 18:34:22 -0800 | [diff] [blame] | 793 | static inline void dma_free_wc(struct device *dev, size_t size, |
| 794 | void *cpu_addr, dma_addr_t dma_addr) |
Thierry Reding | b4bbb10 | 2014-06-27 11:56:58 +0200 | [diff] [blame] | 795 | { |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 796 | return dma_free_attrs(dev, size, cpu_addr, dma_addr, |
| 797 | DMA_ATTR_WRITE_COMBINE); |
Thierry Reding | b4bbb10 | 2014-06-27 11:56:58 +0200 | [diff] [blame] | 798 | } |
Luis R. Rodriguez | f6e4566 | 2016-01-22 18:34:22 -0800 | [diff] [blame] | 799 | #ifndef dma_free_writecombine |
| 800 | #define dma_free_writecombine dma_free_wc |
| 801 | #endif |
Thierry Reding | b4bbb10 | 2014-06-27 11:56:58 +0200 | [diff] [blame] | 802 | |
Luis R. Rodriguez | f6e4566 | 2016-01-22 18:34:22 -0800 | [diff] [blame] | 803 | static inline int dma_mmap_wc(struct device *dev, |
| 804 | struct vm_area_struct *vma, |
| 805 | void *cpu_addr, dma_addr_t dma_addr, |
| 806 | size_t size) |
Thierry Reding | b4bbb10 | 2014-06-27 11:56:58 +0200 | [diff] [blame] | 807 | { |
Krzysztof Kozlowski | 00085f1 | 2016-08-03 13:46:00 -0700 | [diff] [blame] | 808 | return dma_mmap_attrs(dev, vma, cpu_addr, dma_addr, size, |
| 809 | DMA_ATTR_WRITE_COMBINE); |
Thierry Reding | b4bbb10 | 2014-06-27 11:56:58 +0200 | [diff] [blame] | 810 | } |
Luis R. Rodriguez | f6e4566 | 2016-01-22 18:34:22 -0800 | [diff] [blame] | 811 | #ifndef dma_mmap_writecombine |
| 812 | #define dma_mmap_writecombine dma_mmap_wc |
| 813 | #endif |
Arthur Kepner | 74bc7ce | 2008-04-29 01:00:30 -0700 | [diff] [blame] | 814 | |
Christoph Hellwig | f616ab5 | 2018-05-09 06:53:49 +0200 | [diff] [blame] | 815 | #ifdef CONFIG_NEED_DMA_MAP_STATE |
FUJITA Tomonori | 0acedc1 | 2010-03-10 15:23:31 -0800 | [diff] [blame] | 816 | #define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME) dma_addr_t ADDR_NAME |
| 817 | #define DEFINE_DMA_UNMAP_LEN(LEN_NAME) __u32 LEN_NAME |
| 818 | #define dma_unmap_addr(PTR, ADDR_NAME) ((PTR)->ADDR_NAME) |
| 819 | #define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) (((PTR)->ADDR_NAME) = (VAL)) |
| 820 | #define dma_unmap_len(PTR, LEN_NAME) ((PTR)->LEN_NAME) |
| 821 | #define dma_unmap_len_set(PTR, LEN_NAME, VAL) (((PTR)->LEN_NAME) = (VAL)) |
| 822 | #else |
| 823 | #define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME) |
| 824 | #define DEFINE_DMA_UNMAP_LEN(LEN_NAME) |
| 825 | #define dma_unmap_addr(PTR, ADDR_NAME) (0) |
| 826 | #define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0) |
| 827 | #define dma_unmap_len(PTR, LEN_NAME) (0) |
| 828 | #define dma_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0) |
| 829 | #endif |
| 830 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 831 | #endif |