Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms of the GNU General Public License as published by the Free |
| 6 | * Software Foundation; either version 2 of the License, or (at your option) |
| 7 | * any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program; if not, write to the Free Software Foundation, Inc., 59 |
| 16 | * Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in the |
| 19 | * file called COPYING. |
| 20 | */ |
| 21 | #ifndef DMAENGINE_H |
| 22 | #define DMAENGINE_H |
David Woodhouse | 1c0f16e | 2006-06-27 02:53:56 -0700 | [diff] [blame] | 23 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 24 | #include <linux/device.h> |
| 25 | #include <linux/uio.h> |
| 26 | #include <linux/kref.h> |
| 27 | #include <linux/completion.h> |
| 28 | #include <linux/rcupdate.h> |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 29 | #include <linux/dma-mapping.h> |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 30 | |
| 31 | /** |
Dan Williams | d379b01 | 2007-07-09 11:56:42 -0700 | [diff] [blame] | 32 | * enum dma_state_client - state of the channel in the client |
| 33 | * @DMA_ACK: client would like to use, or was using this channel |
| 34 | * @DMA_DUP: client has already seen this channel, or is not using this channel |
| 35 | * @DMA_NAK: client does not want to see any more channels |
| 36 | */ |
| 37 | enum dma_state_client { |
| 38 | DMA_ACK, |
| 39 | DMA_DUP, |
| 40 | DMA_NAK, |
| 41 | }; |
| 42 | |
| 43 | /** |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 44 | * typedef dma_cookie_t - an opaque DMA cookie |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 45 | * |
| 46 | * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code |
| 47 | */ |
| 48 | typedef s32 dma_cookie_t; |
| 49 | |
| 50 | #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0) |
| 51 | |
| 52 | /** |
| 53 | * enum dma_status - DMA transaction status |
| 54 | * @DMA_SUCCESS: transaction completed successfully |
| 55 | * @DMA_IN_PROGRESS: transaction not yet processed |
| 56 | * @DMA_ERROR: transaction failed |
| 57 | */ |
| 58 | enum dma_status { |
| 59 | DMA_SUCCESS, |
| 60 | DMA_IN_PROGRESS, |
| 61 | DMA_ERROR, |
| 62 | }; |
| 63 | |
| 64 | /** |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 65 | * enum dma_transaction_type - DMA transaction types/indexes |
| 66 | */ |
| 67 | enum dma_transaction_type { |
| 68 | DMA_MEMCPY, |
| 69 | DMA_XOR, |
| 70 | DMA_PQ_XOR, |
| 71 | DMA_DUAL_XOR, |
| 72 | DMA_PQ_UPDATE, |
| 73 | DMA_ZERO_SUM, |
| 74 | DMA_PQ_ZERO_SUM, |
| 75 | DMA_MEMSET, |
| 76 | DMA_MEMCPY_CRC32C, |
| 77 | DMA_INTERRUPT, |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 78 | DMA_PRIVATE, |
Haavard Skinnemoen | dc0ee643 | 2008-07-08 11:59:35 -0700 | [diff] [blame] | 79 | DMA_SLAVE, |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 80 | }; |
| 81 | |
| 82 | /* last transaction type for creation of the capabilities mask */ |
Haavard Skinnemoen | dc0ee643 | 2008-07-08 11:59:35 -0700 | [diff] [blame] | 83 | #define DMA_TX_TYPE_END (DMA_SLAVE + 1) |
| 84 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 85 | |
| 86 | /** |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 87 | * enum dma_ctrl_flags - DMA flags to augment operation preparation, |
| 88 | * control completion, and communicate status. |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 89 | * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of |
| 90 | * this transaction |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 91 | * @DMA_CTRL_ACK - the descriptor cannot be reused until the client |
| 92 | * acknowledges receipt, i.e. has has a chance to establish any |
| 93 | * dependency chains |
Dan Williams | e1d181e | 2008-07-04 00:13:40 -0700 | [diff] [blame] | 94 | * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s) |
| 95 | * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s) |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 96 | */ |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 97 | enum dma_ctrl_flags { |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 98 | DMA_PREP_INTERRUPT = (1 << 0), |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 99 | DMA_CTRL_ACK = (1 << 1), |
Dan Williams | e1d181e | 2008-07-04 00:13:40 -0700 | [diff] [blame] | 100 | DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2), |
| 101 | DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3), |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 102 | }; |
| 103 | |
| 104 | /** |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 105 | * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t. |
| 106 | * See linux/cpumask.h |
| 107 | */ |
| 108 | typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t; |
| 109 | |
| 110 | /** |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 111 | * struct dma_chan_percpu - the per-CPU part of struct dma_chan |
| 112 | * @refcount: local_t used for open-coded "bigref" counting |
| 113 | * @memcpy_count: transaction counter |
| 114 | * @bytes_transferred: byte counter |
| 115 | */ |
| 116 | |
| 117 | struct dma_chan_percpu { |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 118 | /* stats */ |
| 119 | unsigned long memcpy_count; |
| 120 | unsigned long bytes_transferred; |
| 121 | }; |
| 122 | |
| 123 | /** |
| 124 | * struct dma_chan - devices supply DMA channels, clients use them |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 125 | * @device: ptr to the dma device who supplies this channel, always !%NULL |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 126 | * @cookie: last cookie value returned to client |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 127 | * @chan_id: channel ID for sysfs |
| 128 | * @class_dev: class device for sysfs |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 129 | * @refcount: kref, used in "bigref" slow-mode |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 130 | * @slow_ref: indicates that the DMA channel is free |
| 131 | * @rcu: the DMA channel's RCU head |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 132 | * @device_node: used to add this to the device chan list |
| 133 | * @local: per-cpu pointer to a struct dma_chan_percpu |
Dan Williams | 7cc5bf9 | 2008-07-08 11:58:21 -0700 | [diff] [blame] | 134 | * @client-count: how many clients are using this channel |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 135 | * @table_count: number of appearances in the mem-to-mem allocation table |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 136 | */ |
| 137 | struct dma_chan { |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 138 | struct dma_device *device; |
| 139 | dma_cookie_t cookie; |
| 140 | |
| 141 | /* sysfs */ |
| 142 | int chan_id; |
Tony Jones | 891f78e | 2007-09-25 02:03:03 +0200 | [diff] [blame] | 143 | struct device dev; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 144 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 145 | struct list_head device_node; |
| 146 | struct dma_chan_percpu *local; |
Dan Williams | 7cc5bf9 | 2008-07-08 11:58:21 -0700 | [diff] [blame] | 147 | int client_count; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 148 | int table_count; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 149 | }; |
| 150 | |
Tony Jones | 891f78e | 2007-09-25 02:03:03 +0200 | [diff] [blame] | 151 | #define to_dma_chan(p) container_of(p, struct dma_chan, dev) |
Dan Williams | d379b01 | 2007-07-09 11:56:42 -0700 | [diff] [blame] | 152 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 153 | void dma_chan_cleanup(struct kref *kref); |
| 154 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 155 | /** |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 156 | * typedef dma_filter_fn - callback filter for dma_request_channel |
| 157 | * @chan: channel to be reviewed |
| 158 | * @filter_param: opaque parameter passed through dma_request_channel |
| 159 | * |
| 160 | * When this optional parameter is specified in a call to dma_request_channel a |
| 161 | * suitable channel is passed to this routine for further dispositioning before |
| 162 | * being returned. Where 'suitable' indicates a non-busy channel that |
| 163 | * satisfies the given capability mask. |
| 164 | */ |
| 165 | typedef enum dma_state_client (*dma_filter_fn)(struct dma_chan *chan, void *filter_param); |
| 166 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 167 | typedef void (*dma_async_tx_callback)(void *dma_async_param); |
| 168 | /** |
| 169 | * struct dma_async_tx_descriptor - async transaction descriptor |
| 170 | * ---dma generic offload fields--- |
| 171 | * @cookie: tracking cookie for this transaction, set to -EBUSY if |
| 172 | * this tx is sitting on a dependency list |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 173 | * @flags: flags to augment operation preparation, control completion, and |
| 174 | * communicate status |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 175 | * @phys: physical address of the descriptor |
| 176 | * @tx_list: driver common field for operations that require multiple |
| 177 | * descriptors |
| 178 | * @chan: target channel for this operation |
| 179 | * @tx_submit: set the prepared descriptor(s) to be executed by the engine |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 180 | * @callback: routine to call after this operation is complete |
| 181 | * @callback_param: general parameter to pass to the callback routine |
| 182 | * ---async_tx api specific fields--- |
Dan Williams | 19242d7 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 183 | * @next: at completion submit this descriptor |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 184 | * @parent: pointer to the next level up in the dependency chain |
Dan Williams | 19242d7 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 185 | * @lock: protect the parent and next pointers |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 186 | */ |
| 187 | struct dma_async_tx_descriptor { |
| 188 | dma_cookie_t cookie; |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 189 | enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */ |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 190 | dma_addr_t phys; |
| 191 | struct list_head tx_list; |
| 192 | struct dma_chan *chan; |
| 193 | dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 194 | dma_async_tx_callback callback; |
| 195 | void *callback_param; |
Dan Williams | 19242d7 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 196 | struct dma_async_tx_descriptor *next; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 197 | struct dma_async_tx_descriptor *parent; |
| 198 | spinlock_t lock; |
| 199 | }; |
| 200 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 201 | /** |
| 202 | * struct dma_device - info on the entity supplying DMA services |
| 203 | * @chancnt: how many DMA channels are supported |
| 204 | * @channels: the list of struct dma_chan |
| 205 | * @global_node: list_head for global dma_device_list |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 206 | * @cap_mask: one or more dma_capability flags |
| 207 | * @max_xor: maximum number of xor sources, 0 if no capability |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 208 | * @refcount: reference count |
| 209 | * @done: IO completion struct |
| 210 | * @dev_id: unique device ID |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 211 | * @dev: struct device reference for dma mapping api |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 212 | * @device_alloc_chan_resources: allocate resources and return the |
| 213 | * number of allocated descriptors |
| 214 | * @device_free_chan_resources: release DMA channel's resources |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 215 | * @device_prep_dma_memcpy: prepares a memcpy operation |
| 216 | * @device_prep_dma_xor: prepares a xor operation |
| 217 | * @device_prep_dma_zero_sum: prepares a zero_sum operation |
| 218 | * @device_prep_dma_memset: prepares a memset operation |
| 219 | * @device_prep_dma_interrupt: prepares an end of chain interrupt operation |
Haavard Skinnemoen | dc0ee643 | 2008-07-08 11:59:35 -0700 | [diff] [blame] | 220 | * @device_prep_slave_sg: prepares a slave dma operation |
| 221 | * @device_terminate_all: terminate all pending operations |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 222 | * @device_issue_pending: push pending transactions to hardware |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 223 | */ |
| 224 | struct dma_device { |
| 225 | |
| 226 | unsigned int chancnt; |
| 227 | struct list_head channels; |
| 228 | struct list_head global_node; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 229 | dma_cap_mask_t cap_mask; |
| 230 | int max_xor; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 231 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 232 | int dev_id; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 233 | struct device *dev; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 234 | |
Dan Williams | aa1e6f1 | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 235 | int (*device_alloc_chan_resources)(struct dma_chan *chan); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 236 | void (*device_free_chan_resources)(struct dma_chan *chan); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 237 | |
| 238 | struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)( |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 239 | struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 240 | size_t len, unsigned long flags); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 241 | struct dma_async_tx_descriptor *(*device_prep_dma_xor)( |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 242 | struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src, |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 243 | unsigned int src_cnt, size_t len, unsigned long flags); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 244 | struct dma_async_tx_descriptor *(*device_prep_dma_zero_sum)( |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 245 | struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt, |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 246 | size_t len, u32 *result, unsigned long flags); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 247 | struct dma_async_tx_descriptor *(*device_prep_dma_memset)( |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 248 | struct dma_chan *chan, dma_addr_t dest, int value, size_t len, |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 249 | unsigned long flags); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 250 | struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)( |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 251 | struct dma_chan *chan, unsigned long flags); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 252 | |
Haavard Skinnemoen | dc0ee643 | 2008-07-08 11:59:35 -0700 | [diff] [blame] | 253 | struct dma_async_tx_descriptor *(*device_prep_slave_sg)( |
| 254 | struct dma_chan *chan, struct scatterlist *sgl, |
| 255 | unsigned int sg_len, enum dma_data_direction direction, |
| 256 | unsigned long flags); |
| 257 | void (*device_terminate_all)(struct dma_chan *chan); |
| 258 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 259 | enum dma_status (*device_is_tx_complete)(struct dma_chan *chan, |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 260 | dma_cookie_t cookie, dma_cookie_t *last, |
| 261 | dma_cookie_t *used); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 262 | void (*device_issue_pending)(struct dma_chan *chan); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 263 | }; |
| 264 | |
| 265 | /* --- public DMA engine API --- */ |
| 266 | |
Dan Williams | 209b84a | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 267 | void dmaengine_get(void); |
| 268 | void dmaengine_put(void); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 269 | dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan, |
| 270 | void *dest, void *src, size_t len); |
| 271 | dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan, |
| 272 | struct page *page, unsigned int offset, void *kdata, size_t len); |
| 273 | dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan, |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 274 | struct page *dest_pg, unsigned int dest_off, struct page *src_pg, |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 275 | unsigned int src_off, size_t len); |
| 276 | void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx, |
| 277 | struct dma_chan *chan); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 278 | |
Dan Williams | 0839875 | 2008-07-17 17:59:56 -0700 | [diff] [blame] | 279 | static inline void async_tx_ack(struct dma_async_tx_descriptor *tx) |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 280 | { |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 281 | tx->flags |= DMA_CTRL_ACK; |
| 282 | } |
| 283 | |
Dan Williams | 0839875 | 2008-07-17 17:59:56 -0700 | [diff] [blame] | 284 | static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx) |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 285 | { |
Dan Williams | 0839875 | 2008-07-17 17:59:56 -0700 | [diff] [blame] | 286 | return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 287 | } |
| 288 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 289 | #define first_dma_cap(mask) __first_dma_cap(&(mask)) |
| 290 | static inline int __first_dma_cap(const dma_cap_mask_t *srcp) |
| 291 | { |
| 292 | return min_t(int, DMA_TX_TYPE_END, |
| 293 | find_first_bit(srcp->bits, DMA_TX_TYPE_END)); |
| 294 | } |
| 295 | |
| 296 | #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask)) |
| 297 | static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp) |
| 298 | { |
| 299 | return min_t(int, DMA_TX_TYPE_END, |
| 300 | find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1)); |
| 301 | } |
| 302 | |
| 303 | #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask)) |
| 304 | static inline void |
| 305 | __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp) |
| 306 | { |
| 307 | set_bit(tx_type, dstp->bits); |
| 308 | } |
| 309 | |
Dan Williams | 33df8ca | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 310 | #define dma_cap_zero(mask) __dma_cap_zero(&(mask)) |
| 311 | static inline void __dma_cap_zero(dma_cap_mask_t *dstp) |
| 312 | { |
| 313 | bitmap_zero(dstp->bits, DMA_TX_TYPE_END); |
| 314 | } |
| 315 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 316 | #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask)) |
| 317 | static inline int |
| 318 | __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp) |
| 319 | { |
| 320 | return test_bit(tx_type, srcp->bits); |
| 321 | } |
| 322 | |
| 323 | #define for_each_dma_cap_mask(cap, mask) \ |
| 324 | for ((cap) = first_dma_cap(mask); \ |
| 325 | (cap) < DMA_TX_TYPE_END; \ |
| 326 | (cap) = next_dma_cap((cap), (mask))) |
| 327 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 328 | /** |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 329 | * dma_async_issue_pending - flush pending transactions to HW |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 330 | * @chan: target DMA channel |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 331 | * |
| 332 | * This allows drivers to push copies to HW in batches, |
| 333 | * reducing MMIO writes where possible. |
| 334 | */ |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 335 | static inline void dma_async_issue_pending(struct dma_chan *chan) |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 336 | { |
Dan Williams | ec8670f | 2008-03-01 07:51:29 -0700 | [diff] [blame] | 337 | chan->device->device_issue_pending(chan); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 338 | } |
| 339 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 340 | #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan) |
| 341 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 342 | /** |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 343 | * dma_async_is_tx_complete - poll for transaction completion |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 344 | * @chan: DMA channel |
| 345 | * @cookie: transaction identifier to check status of |
| 346 | * @last: returns last completed cookie, can be NULL |
| 347 | * @used: returns last issued cookie, can be NULL |
| 348 | * |
| 349 | * If @last and @used are passed in, upon return they reflect the driver |
| 350 | * internal state and can be used with dma_async_is_complete() to check |
| 351 | * the status of multiple cookies without re-checking hardware state. |
| 352 | */ |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 353 | static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan, |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 354 | dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used) |
| 355 | { |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 356 | return chan->device->device_is_tx_complete(chan, cookie, last, used); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 357 | } |
| 358 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 359 | #define dma_async_memcpy_complete(chan, cookie, last, used)\ |
| 360 | dma_async_is_tx_complete(chan, cookie, last, used) |
| 361 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 362 | /** |
| 363 | * dma_async_is_complete - test a cookie against chan state |
| 364 | * @cookie: transaction identifier to test status of |
| 365 | * @last_complete: last know completed transaction |
| 366 | * @last_used: last cookie value handed out |
| 367 | * |
| 368 | * dma_async_is_complete() is used in dma_async_memcpy_complete() |
Sebastian Siewior | 8a5703f | 2008-04-21 22:38:45 +0000 | [diff] [blame] | 369 | * the test logic is separated for lightweight testing of multiple cookies |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 370 | */ |
| 371 | static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie, |
| 372 | dma_cookie_t last_complete, dma_cookie_t last_used) |
| 373 | { |
| 374 | if (last_complete <= last_used) { |
| 375 | if ((cookie <= last_complete) || (cookie > last_used)) |
| 376 | return DMA_SUCCESS; |
| 377 | } else { |
| 378 | if ((cookie <= last_complete) && (cookie > last_used)) |
| 379 | return DMA_SUCCESS; |
| 380 | } |
| 381 | return DMA_IN_PROGRESS; |
| 382 | } |
| 383 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 384 | enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 385 | #ifdef CONFIG_DMA_ENGINE |
| 386 | enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx); |
| 387 | #else |
| 388 | static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx) |
| 389 | { |
| 390 | return DMA_SUCCESS; |
| 391 | } |
| 392 | #endif |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 393 | |
| 394 | /* --- DMA device --- */ |
| 395 | |
| 396 | int dma_async_device_register(struct dma_device *device); |
| 397 | void dma_async_device_unregister(struct dma_device *device); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 398 | void dma_run_dependencies(struct dma_async_tx_descriptor *tx); |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 399 | struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type); |
Dan Williams | 2ba0562 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 400 | void dma_issue_pending_all(void); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 401 | #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y) |
| 402 | struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param); |
| 403 | void dma_release_channel(struct dma_chan *chan); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 404 | |
Chris Leech | de5506e | 2006-05-23 17:50:37 -0700 | [diff] [blame] | 405 | /* --- Helper iov-locking functions --- */ |
| 406 | |
| 407 | struct dma_page_list { |
Al Viro | b2ddb90 | 2008-03-29 03:09:38 +0000 | [diff] [blame] | 408 | char __user *base_address; |
Chris Leech | de5506e | 2006-05-23 17:50:37 -0700 | [diff] [blame] | 409 | int nr_pages; |
| 410 | struct page **pages; |
| 411 | }; |
| 412 | |
| 413 | struct dma_pinned_list { |
| 414 | int nr_iovecs; |
| 415 | struct dma_page_list page_list[0]; |
| 416 | }; |
| 417 | |
| 418 | struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len); |
| 419 | void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list); |
| 420 | |
| 421 | dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov, |
| 422 | struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len); |
| 423 | dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov, |
| 424 | struct dma_pinned_list *pinned_list, struct page *page, |
| 425 | unsigned int offset, size_t len); |
| 426 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 427 | #endif /* DMAENGINE_H */ |