blob: 1a21bc6f7d7a8a8751dec7050411e9879c6a475f [file] [log] [blame]
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001/*
2 * Driver for Atmel AT32 and AT91 SPI Controllers
3 *
4 * Copyright (C) 2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/kernel.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080012#include <linux/clk.h>
13#include <linux/module.h>
14#include <linux/platform_device.h>
15#include <linux/delay.h>
16#include <linux/dma-mapping.h>
Nicolas Ferre1ccc4042013-04-03 13:59:19 +080017#include <linux/dmaengine.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080018#include <linux/err.h>
19#include <linux/interrupt.h>
20#include <linux/spi/spi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Nicolas Ferre1ccc4042013-04-03 13:59:19 +080022#include <linux/platform_data/dma-atmel.h>
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +010023#include <linux/of.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080024
Wenyou Yangd4820b72013-03-19 15:42:15 +080025#include <linux/io.h>
26#include <linux/gpio.h>
Nicolas Ferre96106202016-11-08 18:48:52 +010027#include <linux/of_gpio.h>
Wenyou Yang5bdfd492014-03-05 09:58:49 +080028#include <linux/pinctrl/consumer.h>
Wenyou Yangce0c4ca2014-10-16 17:23:10 +080029#include <linux/pm_runtime.h>
David Brownellbb2d1c32007-02-20 13:58:19 -080030
Grant Likelyca632f52011-06-06 01:16:30 -060031/* SPI register offsets */
32#define SPI_CR 0x0000
33#define SPI_MR 0x0004
34#define SPI_RDR 0x0008
35#define SPI_TDR 0x000c
36#define SPI_SR 0x0010
37#define SPI_IER 0x0014
38#define SPI_IDR 0x0018
39#define SPI_IMR 0x001c
40#define SPI_CSR0 0x0030
41#define SPI_CSR1 0x0034
42#define SPI_CSR2 0x0038
43#define SPI_CSR3 0x003c
Cyrille Pitchen11f27642015-06-16 12:09:31 +020044#define SPI_FMR 0x0040
45#define SPI_FLR 0x0044
Wenyou Yangd4820b72013-03-19 15:42:15 +080046#define SPI_VERSION 0x00fc
Grant Likelyca632f52011-06-06 01:16:30 -060047#define SPI_RPR 0x0100
48#define SPI_RCR 0x0104
49#define SPI_TPR 0x0108
50#define SPI_TCR 0x010c
51#define SPI_RNPR 0x0110
52#define SPI_RNCR 0x0114
53#define SPI_TNPR 0x0118
54#define SPI_TNCR 0x011c
55#define SPI_PTCR 0x0120
56#define SPI_PTSR 0x0124
57
58/* Bitfields in CR */
59#define SPI_SPIEN_OFFSET 0
60#define SPI_SPIEN_SIZE 1
61#define SPI_SPIDIS_OFFSET 1
62#define SPI_SPIDIS_SIZE 1
63#define SPI_SWRST_OFFSET 7
64#define SPI_SWRST_SIZE 1
65#define SPI_LASTXFER_OFFSET 24
66#define SPI_LASTXFER_SIZE 1
Cyrille Pitchen11f27642015-06-16 12:09:31 +020067#define SPI_TXFCLR_OFFSET 16
68#define SPI_TXFCLR_SIZE 1
69#define SPI_RXFCLR_OFFSET 17
70#define SPI_RXFCLR_SIZE 1
71#define SPI_FIFOEN_OFFSET 30
72#define SPI_FIFOEN_SIZE 1
73#define SPI_FIFODIS_OFFSET 31
74#define SPI_FIFODIS_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -060075
76/* Bitfields in MR */
77#define SPI_MSTR_OFFSET 0
78#define SPI_MSTR_SIZE 1
79#define SPI_PS_OFFSET 1
80#define SPI_PS_SIZE 1
81#define SPI_PCSDEC_OFFSET 2
82#define SPI_PCSDEC_SIZE 1
83#define SPI_FDIV_OFFSET 3
84#define SPI_FDIV_SIZE 1
85#define SPI_MODFDIS_OFFSET 4
86#define SPI_MODFDIS_SIZE 1
Wenyou Yangd4820b72013-03-19 15:42:15 +080087#define SPI_WDRBT_OFFSET 5
88#define SPI_WDRBT_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -060089#define SPI_LLB_OFFSET 7
90#define SPI_LLB_SIZE 1
91#define SPI_PCS_OFFSET 16
92#define SPI_PCS_SIZE 4
93#define SPI_DLYBCS_OFFSET 24
94#define SPI_DLYBCS_SIZE 8
95
96/* Bitfields in RDR */
97#define SPI_RD_OFFSET 0
98#define SPI_RD_SIZE 16
99
100/* Bitfields in TDR */
101#define SPI_TD_OFFSET 0
102#define SPI_TD_SIZE 16
103
104/* Bitfields in SR */
105#define SPI_RDRF_OFFSET 0
106#define SPI_RDRF_SIZE 1
107#define SPI_TDRE_OFFSET 1
108#define SPI_TDRE_SIZE 1
109#define SPI_MODF_OFFSET 2
110#define SPI_MODF_SIZE 1
111#define SPI_OVRES_OFFSET 3
112#define SPI_OVRES_SIZE 1
113#define SPI_ENDRX_OFFSET 4
114#define SPI_ENDRX_SIZE 1
115#define SPI_ENDTX_OFFSET 5
116#define SPI_ENDTX_SIZE 1
117#define SPI_RXBUFF_OFFSET 6
118#define SPI_RXBUFF_SIZE 1
119#define SPI_TXBUFE_OFFSET 7
120#define SPI_TXBUFE_SIZE 1
121#define SPI_NSSR_OFFSET 8
122#define SPI_NSSR_SIZE 1
123#define SPI_TXEMPTY_OFFSET 9
124#define SPI_TXEMPTY_SIZE 1
125#define SPI_SPIENS_OFFSET 16
126#define SPI_SPIENS_SIZE 1
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200127#define SPI_TXFEF_OFFSET 24
128#define SPI_TXFEF_SIZE 1
129#define SPI_TXFFF_OFFSET 25
130#define SPI_TXFFF_SIZE 1
131#define SPI_TXFTHF_OFFSET 26
132#define SPI_TXFTHF_SIZE 1
133#define SPI_RXFEF_OFFSET 27
134#define SPI_RXFEF_SIZE 1
135#define SPI_RXFFF_OFFSET 28
136#define SPI_RXFFF_SIZE 1
137#define SPI_RXFTHF_OFFSET 29
138#define SPI_RXFTHF_SIZE 1
139#define SPI_TXFPTEF_OFFSET 30
140#define SPI_TXFPTEF_SIZE 1
141#define SPI_RXFPTEF_OFFSET 31
142#define SPI_RXFPTEF_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -0600143
144/* Bitfields in CSR0 */
145#define SPI_CPOL_OFFSET 0
146#define SPI_CPOL_SIZE 1
147#define SPI_NCPHA_OFFSET 1
148#define SPI_NCPHA_SIZE 1
149#define SPI_CSAAT_OFFSET 3
150#define SPI_CSAAT_SIZE 1
151#define SPI_BITS_OFFSET 4
152#define SPI_BITS_SIZE 4
153#define SPI_SCBR_OFFSET 8
154#define SPI_SCBR_SIZE 8
155#define SPI_DLYBS_OFFSET 16
156#define SPI_DLYBS_SIZE 8
157#define SPI_DLYBCT_OFFSET 24
158#define SPI_DLYBCT_SIZE 8
159
160/* Bitfields in RCR */
161#define SPI_RXCTR_OFFSET 0
162#define SPI_RXCTR_SIZE 16
163
164/* Bitfields in TCR */
165#define SPI_TXCTR_OFFSET 0
166#define SPI_TXCTR_SIZE 16
167
168/* Bitfields in RNCR */
169#define SPI_RXNCR_OFFSET 0
170#define SPI_RXNCR_SIZE 16
171
172/* Bitfields in TNCR */
173#define SPI_TXNCR_OFFSET 0
174#define SPI_TXNCR_SIZE 16
175
176/* Bitfields in PTCR */
177#define SPI_RXTEN_OFFSET 0
178#define SPI_RXTEN_SIZE 1
179#define SPI_RXTDIS_OFFSET 1
180#define SPI_RXTDIS_SIZE 1
181#define SPI_TXTEN_OFFSET 8
182#define SPI_TXTEN_SIZE 1
183#define SPI_TXTDIS_OFFSET 9
184#define SPI_TXTDIS_SIZE 1
185
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200186/* Bitfields in FMR */
187#define SPI_TXRDYM_OFFSET 0
188#define SPI_TXRDYM_SIZE 2
189#define SPI_RXRDYM_OFFSET 4
190#define SPI_RXRDYM_SIZE 2
191#define SPI_TXFTHRES_OFFSET 16
192#define SPI_TXFTHRES_SIZE 6
193#define SPI_RXFTHRES_OFFSET 24
194#define SPI_RXFTHRES_SIZE 6
195
196/* Bitfields in FLR */
197#define SPI_TXFL_OFFSET 0
198#define SPI_TXFL_SIZE 6
199#define SPI_RXFL_OFFSET 16
200#define SPI_RXFL_SIZE 6
201
Grant Likelyca632f52011-06-06 01:16:30 -0600202/* Constants for BITS */
203#define SPI_BITS_8_BPT 0
204#define SPI_BITS_9_BPT 1
205#define SPI_BITS_10_BPT 2
206#define SPI_BITS_11_BPT 3
207#define SPI_BITS_12_BPT 4
208#define SPI_BITS_13_BPT 5
209#define SPI_BITS_14_BPT 6
210#define SPI_BITS_15_BPT 7
211#define SPI_BITS_16_BPT 8
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200212#define SPI_ONE_DATA 0
213#define SPI_TWO_DATA 1
214#define SPI_FOUR_DATA 2
Grant Likelyca632f52011-06-06 01:16:30 -0600215
216/* Bit manipulation macros */
217#define SPI_BIT(name) \
218 (1 << SPI_##name##_OFFSET)
Sachin Kamata536d762013-09-10 17:06:27 +0530219#define SPI_BF(name, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600220 (((value) & ((1 << SPI_##name##_SIZE) - 1)) << SPI_##name##_OFFSET)
Sachin Kamata536d762013-09-10 17:06:27 +0530221#define SPI_BFEXT(name, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600222 (((value) >> SPI_##name##_OFFSET) & ((1 << SPI_##name##_SIZE) - 1))
Sachin Kamata536d762013-09-10 17:06:27 +0530223#define SPI_BFINS(name, value, old) \
224 (((old) & ~(((1 << SPI_##name##_SIZE) - 1) << SPI_##name##_OFFSET)) \
225 | SPI_BF(name, value))
Grant Likelyca632f52011-06-06 01:16:30 -0600226
227/* Register access macros */
Ben Dooksea467322015-03-18 15:53:08 +0000228#ifdef CONFIG_AVR32
Sachin Kamata536d762013-09-10 17:06:27 +0530229#define spi_readl(port, reg) \
Grant Likelyca632f52011-06-06 01:16:30 -0600230 __raw_readl((port)->regs + SPI_##reg)
Sachin Kamata536d762013-09-10 17:06:27 +0530231#define spi_writel(port, reg, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600232 __raw_writel((value), (port)->regs + SPI_##reg)
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200233
234#define spi_readw(port, reg) \
235 __raw_readw((port)->regs + SPI_##reg)
236#define spi_writew(port, reg, value) \
237 __raw_writew((value), (port)->regs + SPI_##reg)
238
239#define spi_readb(port, reg) \
240 __raw_readb((port)->regs + SPI_##reg)
241#define spi_writeb(port, reg, value) \
242 __raw_writeb((value), (port)->regs + SPI_##reg)
Ben Dooksea467322015-03-18 15:53:08 +0000243#else
244#define spi_readl(port, reg) \
245 readl_relaxed((port)->regs + SPI_##reg)
246#define spi_writel(port, reg, value) \
247 writel_relaxed((value), (port)->regs + SPI_##reg)
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200248
249#define spi_readw(port, reg) \
250 readw_relaxed((port)->regs + SPI_##reg)
251#define spi_writew(port, reg, value) \
252 writew_relaxed((value), (port)->regs + SPI_##reg)
253
254#define spi_readb(port, reg) \
255 readb_relaxed((port)->regs + SPI_##reg)
256#define spi_writeb(port, reg, value) \
257 writeb_relaxed((value), (port)->regs + SPI_##reg)
Ben Dooksea467322015-03-18 15:53:08 +0000258#endif
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800259/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
260 * cache operations; better heuristics consider wordsize and bitrate.
261 */
262#define DMA_MIN_BYTES 16
263
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800264#define SPI_DMA_TIMEOUT (msecs_to_jiffies(1000))
265
Wenyou Yangce0c4ca2014-10-16 17:23:10 +0800266#define AUTOSUSPEND_TIMEOUT 2000
267
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800268struct atmel_spi_dma {
269 struct dma_chan *chan_rx;
270 struct dma_chan *chan_tx;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800271};
272
Wenyou Yangd4820b72013-03-19 15:42:15 +0800273struct atmel_spi_caps {
274 bool is_spi2;
275 bool has_wdrbt;
276 bool has_dma_support;
277};
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800278
279/*
280 * The core SPI transfer engine just talks to a register bank to set up
281 * DMA transfers; transfer queue progress is driven by IRQs. The clock
282 * framework provides the base clock, subdivided for each spi_device.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800283 */
284struct atmel_spi {
285 spinlock_t lock;
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800286 unsigned long flags;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800287
Nicolas Ferredfab30e2013-04-03 13:57:42 +0800288 phys_addr_t phybase;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800289 void __iomem *regs;
290 int irq;
291 struct clk *clk;
292 struct platform_device *pdev;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800293
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800294 struct spi_transfer *current_transfer;
Axel Lin0c3b9742014-03-27 09:26:38 +0800295 int current_remaining_bytes;
Nicolas Ferre823cd042013-03-19 15:45:01 +0800296 int done_status;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800297
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800298 struct completion xfer_completion;
299
Wenyou Yangd4820b72013-03-19 15:42:15 +0800300 struct atmel_spi_caps caps;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800301
302 bool use_dma;
303 bool use_pdc;
Cyrille Pitchen48203032015-06-09 13:53:52 +0200304 bool use_cs_gpios;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800305 /* dmaengine data */
306 struct atmel_spi_dma dma;
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800307
308 bool keep_cs;
309 bool cs_active;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200310
311 u32 fifo_size;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800312};
313
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800314/* Controller-specific per-slave state */
315struct atmel_spi_device {
316 unsigned int npcs_pin;
317 u32 csr;
318};
319
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100320#define SPI_MAX_DMA_XFER 65535 /* true for both PDC and DMA */
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800321#define INVALID_DMA_ADDRESS 0xffffffff
322
323/*
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800324 * Version 2 of the SPI controller has
325 * - CR.LASTXFER
326 * - SPI_MR.DIV32 may become FDIV or must-be-zero (here: always zero)
327 * - SPI_SR.TXEMPTY, SPI_SR.NSSR (and corresponding irqs)
328 * - SPI_CSRx.CSAAT
329 * - SPI_CSRx.SBCR allows faster clocking
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800330 */
Wenyou Yangd4820b72013-03-19 15:42:15 +0800331static bool atmel_spi_is_v2(struct atmel_spi *as)
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800332{
Wenyou Yangd4820b72013-03-19 15:42:15 +0800333 return as->caps.is_spi2;
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800334}
335
336/*
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800337 * Earlier SPI controllers (e.g. on at91rm9200) have a design bug whereby
338 * they assume that spi slave device state will not change on deselect, so
David Brownelldefbd3b2007-07-17 04:04:08 -0700339 * that automagic deselection is OK. ("NPCSx rises if no data is to be
340 * transmitted") Not so! Workaround uses nCSx pins as GPIOs; or newer
341 * controllers have CSAAT and friends.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800342 *
David Brownelldefbd3b2007-07-17 04:04:08 -0700343 * Since the CSAAT functionality is a bit weird on newer controllers as
344 * well, we use GPIO to control nCSx pins on all controllers, updating
345 * MR.PCS to avoid confusing the controller. Using GPIOs also lets us
346 * support active-high chipselects despite the controller's belief that
347 * only active-low devices/systems exists.
348 *
349 * However, at91rm9200 has a second erratum whereby nCS0 doesn't work
350 * right when driven with GPIO. ("Mode Fault does not allow more than one
351 * Master on Chip Select 0.") No workaround exists for that ... so for
352 * nCS0 on that chip, we (a) don't use the GPIO, (b) can't support CS_HIGH,
353 * and (c) will trigger that first erratum in some cases.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800354 */
355
David Brownelldefbd3b2007-07-17 04:04:08 -0700356static void cs_activate(struct atmel_spi *as, struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800357{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800358 struct atmel_spi_device *asd = spi->controller_state;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800359 unsigned active = spi->mode & SPI_CS_HIGH;
David Brownelldefbd3b2007-07-17 04:04:08 -0700360 u32 mr;
Atsushi Nemotof6febcc2008-02-23 15:23:39 -0800361
Wenyou Yangd4820b72013-03-19 15:42:15 +0800362 if (atmel_spi_is_v2(as)) {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800363 spi_writel(as, CSR0 + 4 * spi->chip_select, asd->csr);
364 /* For the low SPI version, there is a issue that PDC transfer
365 * on CS1,2,3 needs SPI_CSR0.BITS config as SPI_CSR1,2,3.BITS
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800366 */
367 spi_writel(as, CSR0, asd->csr);
Wenyou Yangd4820b72013-03-19 15:42:15 +0800368 if (as->caps.has_wdrbt) {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800369 spi_writel(as, MR,
370 SPI_BF(PCS, ~(0x01 << spi->chip_select))
371 | SPI_BIT(WDRBT)
372 | SPI_BIT(MODFDIS)
373 | SPI_BIT(MSTR));
Wenyou Yangd4820b72013-03-19 15:42:15 +0800374 } else {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800375 spi_writel(as, MR,
376 SPI_BF(PCS, ~(0x01 << spi->chip_select))
377 | SPI_BIT(MODFDIS)
378 | SPI_BIT(MSTR));
Wenyou Yangd4820b72013-03-19 15:42:15 +0800379 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800380
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800381 mr = spi_readl(as, MR);
Cyrille Pitchen48203032015-06-09 13:53:52 +0200382 if (as->use_cs_gpios)
383 gpio_set_value(asd->npcs_pin, active);
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800384 } else {
385 u32 cpol = (spi->mode & SPI_CPOL) ? SPI_BIT(CPOL) : 0;
386 int i;
387 u32 csr;
388
389 /* Make sure clock polarity is correct */
390 for (i = 0; i < spi->master->num_chipselect; i++) {
391 csr = spi_readl(as, CSR0 + 4 * i);
392 if ((csr ^ cpol) & SPI_BIT(CPOL))
393 spi_writel(as, CSR0 + 4 * i,
394 csr ^ SPI_BIT(CPOL));
395 }
396
397 mr = spi_readl(as, MR);
398 mr = SPI_BFINS(PCS, ~(1 << spi->chip_select), mr);
Cyrille Pitchen48203032015-06-09 13:53:52 +0200399 if (as->use_cs_gpios && spi->chip_select != 0)
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800400 gpio_set_value(asd->npcs_pin, active);
401 spi_writel(as, MR, mr);
Atsushi Nemotof6febcc2008-02-23 15:23:39 -0800402 }
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800403
David Brownelldefbd3b2007-07-17 04:04:08 -0700404 dev_dbg(&spi->dev, "activate %u%s, mr %08x\n",
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800405 asd->npcs_pin, active ? " (high)" : "",
David Brownelldefbd3b2007-07-17 04:04:08 -0700406 mr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800407}
408
David Brownelldefbd3b2007-07-17 04:04:08 -0700409static void cs_deactivate(struct atmel_spi *as, struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800410{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800411 struct atmel_spi_device *asd = spi->controller_state;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800412 unsigned active = spi->mode & SPI_CS_HIGH;
David Brownelldefbd3b2007-07-17 04:04:08 -0700413 u32 mr;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800414
David Brownelldefbd3b2007-07-17 04:04:08 -0700415 /* only deactivate *this* device; sometimes transfers to
416 * another device may be active when this routine is called.
417 */
418 mr = spi_readl(as, MR);
419 if (~SPI_BFEXT(PCS, mr) & (1 << spi->chip_select)) {
420 mr = SPI_BFINS(PCS, 0xf, mr);
421 spi_writel(as, MR, mr);
422 }
423
424 dev_dbg(&spi->dev, "DEactivate %u%s, mr %08x\n",
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800425 asd->npcs_pin, active ? " (low)" : "",
David Brownelldefbd3b2007-07-17 04:04:08 -0700426 mr);
427
Cyrille Pitchen48203032015-06-09 13:53:52 +0200428 if (!as->use_cs_gpios)
429 spi_writel(as, CR, SPI_BIT(LASTXFER));
430 else if (atmel_spi_is_v2(as) || spi->chip_select != 0)
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800431 gpio_set_value(asd->npcs_pin, !active);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800432}
433
Mark Brown6c07ef22013-07-28 14:32:27 +0100434static void atmel_spi_lock(struct atmel_spi *as) __acquires(&as->lock)
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800435{
436 spin_lock_irqsave(&as->lock, as->flags);
437}
438
Mark Brown6c07ef22013-07-28 14:32:27 +0100439static void atmel_spi_unlock(struct atmel_spi *as) __releases(&as->lock)
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800440{
441 spin_unlock_irqrestore(&as->lock, as->flags);
442}
443
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800444static inline bool atmel_spi_use_dma(struct atmel_spi *as,
445 struct spi_transfer *xfer)
446{
447 return as->use_dma && xfer->len >= DMA_MIN_BYTES;
448}
449
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100450static bool atmel_spi_can_dma(struct spi_master *master,
451 struct spi_device *spi,
452 struct spi_transfer *xfer)
453{
454 struct atmel_spi *as = spi_master_get_devdata(master);
455
456 return atmel_spi_use_dma(as, xfer);
457}
458
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800459static int atmel_spi_dma_slave_config(struct atmel_spi *as,
460 struct dma_slave_config *slave_config,
461 u8 bits_per_word)
462{
463 int err = 0;
464
465 if (bits_per_word > 8) {
466 slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
467 slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
468 } else {
469 slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
470 slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
471 }
472
473 slave_config->dst_addr = (dma_addr_t)as->phybase + SPI_TDR;
474 slave_config->src_addr = (dma_addr_t)as->phybase + SPI_RDR;
475 slave_config->src_maxburst = 1;
476 slave_config->dst_maxburst = 1;
477 slave_config->device_fc = false;
478
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200479 /*
480 * This driver uses fixed peripheral select mode (PS bit set to '0' in
481 * the Mode Register).
482 * So according to the datasheet, when FIFOs are available (and
483 * enabled), the Transmit FIFO operates in Multiple Data Mode.
484 * In this mode, up to 2 data, not 4, can be written into the Transmit
485 * Data Register in a single access.
486 * However, the first data has to be written into the lowest 16 bits and
487 * the second data into the highest 16 bits of the Transmit
488 * Data Register. For 8bit data (the most frequent case), it would
489 * require to rework tx_buf so each data would actualy fit 16 bits.
490 * So we'd rather write only one data at the time. Hence the transmit
491 * path works the same whether FIFOs are available (and enabled) or not.
492 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800493 slave_config->direction = DMA_MEM_TO_DEV;
494 if (dmaengine_slave_config(as->dma.chan_tx, slave_config)) {
495 dev_err(&as->pdev->dev,
496 "failed to configure tx dma channel\n");
497 err = -EINVAL;
498 }
499
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200500 /*
501 * This driver configures the spi controller for master mode (MSTR bit
502 * set to '1' in the Mode Register).
503 * So according to the datasheet, when FIFOs are available (and
504 * enabled), the Receive FIFO operates in Single Data Mode.
505 * So the receive path works the same whether FIFOs are available (and
506 * enabled) or not.
507 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800508 slave_config->direction = DMA_DEV_TO_MEM;
509 if (dmaengine_slave_config(as->dma.chan_rx, slave_config)) {
510 dev_err(&as->pdev->dev,
511 "failed to configure rx dma channel\n");
512 err = -EINVAL;
513 }
514
515 return err;
516}
517
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800518static int atmel_spi_configure_dma(struct atmel_spi *as)
519{
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800520 struct dma_slave_config slave_config;
Richard Genoud2f767a92013-05-31 17:01:59 +0200521 struct device *dev = &as->pdev->dev;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800522 int err;
523
Richard Genoud2f767a92013-05-31 17:01:59 +0200524 dma_cap_mask_t mask;
525 dma_cap_zero(mask);
526 dma_cap_set(DMA_SLAVE, mask);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800527
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100528 as->dma.chan_tx = dma_request_slave_channel_reason(dev, "tx");
529 if (IS_ERR(as->dma.chan_tx)) {
530 err = PTR_ERR(as->dma.chan_tx);
531 if (err == -EPROBE_DEFER) {
532 dev_warn(dev, "no DMA channel available at the moment\n");
533 return err;
534 }
Richard Genoud2f767a92013-05-31 17:01:59 +0200535 dev_err(dev,
536 "DMA TX channel not available, SPI unable to use DMA\n");
537 err = -EBUSY;
538 goto error;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800539 }
Richard Genoud2f767a92013-05-31 17:01:59 +0200540
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100541 /*
542 * No reason to check EPROBE_DEFER here since we have already requested
543 * tx channel. If it fails here, it's for another reason.
544 */
Ludovic Desroches7758e392014-11-14 17:12:53 +0100545 as->dma.chan_rx = dma_request_slave_channel(dev, "rx");
Richard Genoud2f767a92013-05-31 17:01:59 +0200546
547 if (!as->dma.chan_rx) {
548 dev_err(dev,
549 "DMA RX channel not available, SPI unable to use DMA\n");
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800550 err = -EBUSY;
551 goto error;
552 }
553
554 err = atmel_spi_dma_slave_config(as, &slave_config, 8);
555 if (err)
556 goto error;
557
558 dev_info(&as->pdev->dev,
559 "Using %s (tx) and %s (rx) for DMA transfers\n",
560 dma_chan_name(as->dma.chan_tx),
561 dma_chan_name(as->dma.chan_rx));
562 return 0;
563error:
564 if (as->dma.chan_rx)
565 dma_release_channel(as->dma.chan_rx);
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100566 if (!IS_ERR(as->dma.chan_tx))
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800567 dma_release_channel(as->dma.chan_tx);
568 return err;
569}
570
571static void atmel_spi_stop_dma(struct atmel_spi *as)
572{
573 if (as->dma.chan_rx)
Vinod Koul5398ad62014-10-11 21:10:35 +0530574 dmaengine_terminate_all(as->dma.chan_rx);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800575 if (as->dma.chan_tx)
Vinod Koul5398ad62014-10-11 21:10:35 +0530576 dmaengine_terminate_all(as->dma.chan_tx);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800577}
578
579static void atmel_spi_release_dma(struct atmel_spi *as)
580{
581 if (as->dma.chan_rx)
582 dma_release_channel(as->dma.chan_rx);
583 if (as->dma.chan_tx)
584 dma_release_channel(as->dma.chan_tx);
585}
586
587/* This function is called by the DMA driver from tasklet context */
588static void dma_callback(void *data)
589{
590 struct spi_master *master = data;
591 struct atmel_spi *as = spi_master_get_devdata(master);
592
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800593 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800594}
595
596/*
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200597 * Next transfer using PIO without FIFO.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800598 */
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200599static void atmel_spi_next_xfer_single(struct spi_master *master,
600 struct spi_transfer *xfer)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800601{
602 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800603 unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800604
605 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_pio\n");
606
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800607 /* Make sure data is not remaining in RDR */
608 spi_readl(as, RDR);
609 while (spi_readl(as, SR) & SPI_BIT(RDRF)) {
610 spi_readl(as, RDR);
611 cpu_relax();
612 }
613
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100614 if (xfer->bits_per_word > 8)
615 spi_writel(as, TDR, *(u16 *)(xfer->tx_buf + xfer_pos));
616 else
617 spi_writel(as, TDR, *(u8 *)(xfer->tx_buf + xfer_pos));
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800618
619 dev_dbg(master->dev.parent,
Richard Genoudf557c982013-05-02 19:25:11 +0800620 " start pio xfer %p: len %u tx %p rx %p bitpw %d\n",
621 xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
622 xfer->bits_per_word);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800623
624 /* Enable relevant interrupts */
625 spi_writel(as, IER, SPI_BIT(RDRF) | SPI_BIT(OVRES));
626}
627
628/*
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200629 * Next transfer using PIO with FIFO.
630 */
631static void atmel_spi_next_xfer_fifo(struct spi_master *master,
632 struct spi_transfer *xfer)
633{
634 struct atmel_spi *as = spi_master_get_devdata(master);
635 u32 current_remaining_data, num_data;
636 u32 offset = xfer->len - as->current_remaining_bytes;
637 const u16 *words = (const u16 *)((u8 *)xfer->tx_buf + offset);
638 const u8 *bytes = (const u8 *)((u8 *)xfer->tx_buf + offset);
639 u16 td0, td1;
640 u32 fifomr;
641
642 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_fifo\n");
643
644 /* Compute the number of data to transfer in the current iteration */
645 current_remaining_data = ((xfer->bits_per_word > 8) ?
646 ((u32)as->current_remaining_bytes >> 1) :
647 (u32)as->current_remaining_bytes);
648 num_data = min(current_remaining_data, as->fifo_size);
649
650 /* Flush RX and TX FIFOs */
651 spi_writel(as, CR, SPI_BIT(RXFCLR) | SPI_BIT(TXFCLR));
652 while (spi_readl(as, FLR))
653 cpu_relax();
654
655 /* Set RX FIFO Threshold to the number of data to transfer */
656 fifomr = spi_readl(as, FMR);
657 spi_writel(as, FMR, SPI_BFINS(RXFTHRES, num_data, fifomr));
658
659 /* Clear FIFO flags in the Status Register, especially RXFTHF */
660 (void)spi_readl(as, SR);
661
662 /* Fill TX FIFO */
663 while (num_data >= 2) {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100664 if (xfer->bits_per_word > 8) {
665 td0 = *words++;
666 td1 = *words++;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200667 } else {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100668 td0 = *bytes++;
669 td1 = *bytes++;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200670 }
671
672 spi_writel(as, TDR, (td1 << 16) | td0);
673 num_data -= 2;
674 }
675
676 if (num_data) {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100677 if (xfer->bits_per_word > 8)
678 td0 = *words++;
679 else
680 td0 = *bytes++;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200681
682 spi_writew(as, TDR, td0);
683 num_data--;
684 }
685
686 dev_dbg(master->dev.parent,
687 " start fifo xfer %p: len %u tx %p rx %p bitpw %d\n",
688 xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
689 xfer->bits_per_word);
690
691 /*
692 * Enable RX FIFO Threshold Flag interrupt to be notified about
693 * transfer completion.
694 */
695 spi_writel(as, IER, SPI_BIT(RXFTHF) | SPI_BIT(OVRES));
696}
697
698/*
699 * Next transfer using PIO.
700 */
701static void atmel_spi_next_xfer_pio(struct spi_master *master,
702 struct spi_transfer *xfer)
703{
704 struct atmel_spi *as = spi_master_get_devdata(master);
705
706 if (as->fifo_size)
707 atmel_spi_next_xfer_fifo(master, xfer);
708 else
709 atmel_spi_next_xfer_single(master, xfer);
710}
711
712/*
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800713 * Submit next transfer for DMA.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800714 */
715static int atmel_spi_next_xfer_dma_submit(struct spi_master *master,
716 struct spi_transfer *xfer,
717 u32 *plen)
718{
719 struct atmel_spi *as = spi_master_get_devdata(master);
720 struct dma_chan *rxchan = as->dma.chan_rx;
721 struct dma_chan *txchan = as->dma.chan_tx;
722 struct dma_async_tx_descriptor *rxdesc;
723 struct dma_async_tx_descriptor *txdesc;
724 struct dma_slave_config slave_config;
725 dma_cookie_t cookie;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800726
727 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_dma_submit\n");
728
729 /* Check that the channels are available */
730 if (!rxchan || !txchan)
731 return -ENODEV;
732
733 /* release lock for DMA operations */
734 atmel_spi_unlock(as);
735
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100736 *plen = xfer->len;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800737
David Mosberger-Tang06515f82015-10-20 14:26:47 +0200738 if (atmel_spi_dma_slave_config(as, &slave_config,
739 xfer->bits_per_word))
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800740 goto err_exit;
741
742 /* Send both scatterlists */
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100743 rxdesc = dmaengine_prep_slave_sg(rxchan,
744 xfer->rx_sg.sgl, xfer->rx_sg.nents,
Geert Uytterhoevenef40eb32014-07-11 18:13:28 +0200745 DMA_FROM_DEVICE,
746 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800747 if (!rxdesc)
748 goto err_dma;
749
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100750 txdesc = dmaengine_prep_slave_sg(txchan,
751 xfer->tx_sg.sgl, xfer->tx_sg.nents,
Geert Uytterhoevenef40eb32014-07-11 18:13:28 +0200752 DMA_TO_DEVICE,
753 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800754 if (!txdesc)
755 goto err_dma;
756
757 dev_dbg(master->dev.parent,
Emil Goode2de024b2013-07-30 19:35:35 +0200758 " start dma xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
759 xfer, xfer->len, xfer->tx_buf, (unsigned long long)xfer->tx_dma,
760 xfer->rx_buf, (unsigned long long)xfer->rx_dma);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800761
762 /* Enable relevant interrupts */
763 spi_writel(as, IER, SPI_BIT(OVRES));
764
765 /* Put the callback on the RX transfer only, that should finish last */
766 rxdesc->callback = dma_callback;
767 rxdesc->callback_param = master;
768
769 /* Submit and fire RX and TX with TX last so we're ready to read! */
770 cookie = rxdesc->tx_submit(rxdesc);
771 if (dma_submit_error(cookie))
772 goto err_dma;
773 cookie = txdesc->tx_submit(txdesc);
774 if (dma_submit_error(cookie))
775 goto err_dma;
776 rxchan->device->device_issue_pending(rxchan);
777 txchan->device->device_issue_pending(txchan);
778
779 /* take back lock */
780 atmel_spi_lock(as);
781 return 0;
782
783err_dma:
784 spi_writel(as, IDR, SPI_BIT(OVRES));
785 atmel_spi_stop_dma(as);
786err_exit:
787 atmel_spi_lock(as);
788 return -ENOMEM;
789}
790
Silvester Erdeg154443c2008-02-06 01:38:12 -0800791static void atmel_spi_next_xfer_data(struct spi_master *master,
792 struct spi_transfer *xfer,
793 dma_addr_t *tx_dma,
794 dma_addr_t *rx_dma,
795 u32 *plen)
796{
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100797 *rx_dma = xfer->rx_dma + xfer->len - *plen;
798 *tx_dma = xfer->tx_dma + xfer->len - *plen;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +0100799 if (*plen > master->max_dma_len)
800 *plen = master->max_dma_len;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800801}
802
Richard Genoudd3b72c72013-11-07 10:34:06 +0100803static int atmel_spi_set_xfer_speed(struct atmel_spi *as,
804 struct spi_device *spi,
805 struct spi_transfer *xfer)
806{
807 u32 scbr, csr;
808 unsigned long bus_hz;
809
810 /* v1 chips start out at half the peripheral bus speed. */
811 bus_hz = clk_get_rate(as->clk);
812 if (!atmel_spi_is_v2(as))
813 bus_hz /= 2;
814
815 /*
816 * Calculate the lowest divider that satisfies the
817 * constraint, assuming div32/fdiv/mbz == 0.
818 */
Jarkko Nikulae8646582015-09-25 09:03:01 +0300819 scbr = DIV_ROUND_UP(bus_hz, xfer->speed_hz);
Richard Genoudd3b72c72013-11-07 10:34:06 +0100820
821 /*
822 * If the resulting divider doesn't fit into the
823 * register bitfield, we can't satisfy the constraint.
824 */
825 if (scbr >= (1 << SPI_SCBR_SIZE)) {
826 dev_err(&spi->dev,
827 "setup: %d Hz too slow, scbr %u; min %ld Hz\n",
828 xfer->speed_hz, scbr, bus_hz/255);
829 return -EINVAL;
830 }
831 if (scbr == 0) {
832 dev_err(&spi->dev,
833 "setup: %d Hz too high, scbr %u; max %ld Hz\n",
834 xfer->speed_hz, scbr, bus_hz);
835 return -EINVAL;
836 }
837 csr = spi_readl(as, CSR0 + 4 * spi->chip_select);
838 csr = SPI_BFINS(SCBR, scbr, csr);
839 spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
840
841 return 0;
842}
843
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800844/*
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800845 * Submit next transfer for PDC.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800846 * lock is held, spi irq is blocked
847 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800848static void atmel_spi_pdc_next_xfer(struct spi_master *master,
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800849 struct spi_message *msg,
850 struct spi_transfer *xfer)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800851{
852 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800853 u32 len;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800854 dma_addr_t tx_dma, rx_dma;
855
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800856 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
Silvester Erdeg154443c2008-02-06 01:38:12 -0800857
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800858 len = as->current_remaining_bytes;
859 atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
860 as->current_remaining_bytes -= len;
Gerard Kamdc329442008-08-04 13:41:12 -0700861
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800862 spi_writel(as, RPR, rx_dma);
863 spi_writel(as, TPR, tx_dma);
864
865 if (msg->spi->bits_per_word > 8)
866 len >>= 1;
867 spi_writel(as, RCR, len);
868 spi_writel(as, TCR, len);
869
870 dev_dbg(&msg->spi->dev,
871 " start xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
872 xfer, xfer->len, xfer->tx_buf,
873 (unsigned long long)xfer->tx_dma, xfer->rx_buf,
874 (unsigned long long)xfer->rx_dma);
875
876 if (as->current_remaining_bytes) {
877 len = as->current_remaining_bytes;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800878 atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800879 as->current_remaining_bytes -= len;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800880
881 spi_writel(as, RNPR, rx_dma);
882 spi_writel(as, TNPR, tx_dma);
883
884 if (msg->spi->bits_per_word > 8)
885 len >>= 1;
886 spi_writel(as, RNCR, len);
887 spi_writel(as, TNCR, len);
Haavard Skinnemoen8bacb212008-02-06 01:38:13 -0800888
889 dev_dbg(&msg->spi->dev,
Emil Goode2de024b2013-07-30 19:35:35 +0200890 " next xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
891 xfer, xfer->len, xfer->tx_buf,
892 (unsigned long long)xfer->tx_dma, xfer->rx_buf,
893 (unsigned long long)xfer->rx_dma);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800894 }
895
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100896 /* REVISIT: We're waiting for RXBUFF before we start the next
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800897 * transfer because we need to handle some difficult timing
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100898 * issues otherwise. If we wait for TXBUFE in one transfer and
899 * then starts waiting for RXBUFF in the next, it's difficult
900 * to tell the difference between the RXBUFF interrupt we're
901 * actually waiting for and the RXBUFF interrupt of the
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800902 * previous transfer.
903 *
904 * It should be doable, though. Just not now...
905 */
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100906 spi_writel(as, IER, SPI_BIT(RXBUFF) | SPI_BIT(OVRES));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800907 spi_writel(as, PTCR, SPI_BIT(TXTEN) | SPI_BIT(RXTEN));
908}
909
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800910/*
David Brownell8da08592007-07-17 04:04:07 -0700911 * For DMA, tx_buf/tx_dma have the same relationship as rx_buf/rx_dma:
912 * - The buffer is either valid for CPU access, else NULL
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400913 * - If the buffer is valid, so is its DMA address
David Brownell8da08592007-07-17 04:04:07 -0700914 *
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400915 * This driver manages the dma address unless message->is_dma_mapped.
David Brownell8da08592007-07-17 04:04:07 -0700916 */
917static int
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800918atmel_spi_dma_map_xfer(struct atmel_spi *as, struct spi_transfer *xfer)
919{
David Brownell8da08592007-07-17 04:04:07 -0700920 struct device *dev = &as->pdev->dev;
921
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800922 xfer->tx_dma = xfer->rx_dma = INVALID_DMA_ADDRESS;
David Brownell8da08592007-07-17 04:04:07 -0700923 if (xfer->tx_buf) {
Jean-Christophe PLAGNIOL-VILLARD214b5742010-11-20 14:52:53 +0800924 /* tx_buf is a const void* where we need a void * for the dma
925 * mapping */
926 void *nonconst_tx = (void *)xfer->tx_buf;
927
David Brownell8da08592007-07-17 04:04:07 -0700928 xfer->tx_dma = dma_map_single(dev,
Jean-Christophe PLAGNIOL-VILLARD214b5742010-11-20 14:52:53 +0800929 nonconst_tx, xfer->len,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800930 DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700931 if (dma_mapping_error(dev, xfer->tx_dma))
David Brownell8da08592007-07-17 04:04:07 -0700932 return -ENOMEM;
933 }
934 if (xfer->rx_buf) {
935 xfer->rx_dma = dma_map_single(dev,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800936 xfer->rx_buf, xfer->len,
937 DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700938 if (dma_mapping_error(dev, xfer->rx_dma)) {
David Brownell8da08592007-07-17 04:04:07 -0700939 if (xfer->tx_buf)
940 dma_unmap_single(dev,
941 xfer->tx_dma, xfer->len,
942 DMA_TO_DEVICE);
943 return -ENOMEM;
944 }
945 }
946 return 0;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800947}
948
949static void atmel_spi_dma_unmap_xfer(struct spi_master *master,
950 struct spi_transfer *xfer)
951{
952 if (xfer->tx_dma != INVALID_DMA_ADDRESS)
Tony Jones49dce682007-10-16 01:27:48 -0700953 dma_unmap_single(master->dev.parent, xfer->tx_dma,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800954 xfer->len, DMA_TO_DEVICE);
955 if (xfer->rx_dma != INVALID_DMA_ADDRESS)
Tony Jones49dce682007-10-16 01:27:48 -0700956 dma_unmap_single(master->dev.parent, xfer->rx_dma,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800957 xfer->len, DMA_FROM_DEVICE);
958}
959
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800960static void atmel_spi_disable_pdc_transfer(struct atmel_spi *as)
961{
962 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
963}
964
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800965static void
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200966atmel_spi_pump_single_data(struct atmel_spi *as, struct spi_transfer *xfer)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800967{
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800968 u8 *rxp;
Richard Genoudf557c982013-05-02 19:25:11 +0800969 u16 *rxp16;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800970 unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
971
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100972 if (xfer->bits_per_word > 8) {
973 rxp16 = (u16 *)(((u8 *)xfer->rx_buf) + xfer_pos);
974 *rxp16 = spi_readl(as, RDR);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800975 } else {
Nicolas Ferre7910d9a2016-11-24 12:24:58 +0100976 rxp = ((u8 *)xfer->rx_buf) + xfer_pos;
977 *rxp = spi_readl(as, RDR);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800978 }
Richard Genoudf557c982013-05-02 19:25:11 +0800979 if (xfer->bits_per_word > 8) {
Alexandre Bellonib112f052014-05-06 17:44:41 +0200980 if (as->current_remaining_bytes > 2)
981 as->current_remaining_bytes -= 2;
982 else
Richard Genoudf557c982013-05-02 19:25:11 +0800983 as->current_remaining_bytes = 0;
984 } else {
985 as->current_remaining_bytes--;
986 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800987}
988
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200989static void
990atmel_spi_pump_fifo_data(struct atmel_spi *as, struct spi_transfer *xfer)
991{
992 u32 fifolr = spi_readl(as, FLR);
993 u32 num_bytes, num_data = SPI_BFEXT(RXFL, fifolr);
994 u32 offset = xfer->len - as->current_remaining_bytes;
995 u16 *words = (u16 *)((u8 *)xfer->rx_buf + offset);
996 u8 *bytes = (u8 *)((u8 *)xfer->rx_buf + offset);
997 u16 rd; /* RD field is the lowest 16 bits of RDR */
998
999 /* Update the number of remaining bytes to transfer */
1000 num_bytes = ((xfer->bits_per_word > 8) ?
1001 (num_data << 1) :
1002 num_data);
1003
1004 if (as->current_remaining_bytes > num_bytes)
1005 as->current_remaining_bytes -= num_bytes;
1006 else
1007 as->current_remaining_bytes = 0;
1008
1009 /* Handle odd number of bytes when data are more than 8bit width */
1010 if (xfer->bits_per_word > 8)
1011 as->current_remaining_bytes &= ~0x1;
1012
1013 /* Read data */
1014 while (num_data) {
1015 rd = spi_readl(as, RDR);
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001016 if (xfer->bits_per_word > 8)
1017 *words++ = rd;
1018 else
1019 *bytes++ = rd;
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001020 num_data--;
1021 }
1022}
1023
1024/* Called from IRQ
1025 *
1026 * Must update "current_remaining_bytes" to keep track of data
1027 * to transfer.
1028 */
1029static void
1030atmel_spi_pump_pio_data(struct atmel_spi *as, struct spi_transfer *xfer)
1031{
1032 if (as->fifo_size)
1033 atmel_spi_pump_fifo_data(as, xfer);
1034 else
1035 atmel_spi_pump_single_data(as, xfer);
1036}
1037
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001038/* Interrupt
1039 *
1040 * No need for locking in this Interrupt handler: done_status is the
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001041 * only information modified.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001042 */
1043static irqreturn_t
1044atmel_spi_pio_interrupt(int irq, void *dev_id)
1045{
1046 struct spi_master *master = dev_id;
1047 struct atmel_spi *as = spi_master_get_devdata(master);
1048 u32 status, pending, imr;
1049 struct spi_transfer *xfer;
1050 int ret = IRQ_NONE;
1051
1052 imr = spi_readl(as, IMR);
1053 status = spi_readl(as, SR);
1054 pending = status & imr;
1055
1056 if (pending & SPI_BIT(OVRES)) {
1057 ret = IRQ_HANDLED;
1058 spi_writel(as, IDR, SPI_BIT(OVRES));
1059 dev_warn(master->dev.parent, "overrun\n");
1060
1061 /*
1062 * When we get an overrun, we disregard the current
1063 * transfer. Data will not be copied back from any
1064 * bounce buffer and msg->actual_len will not be
1065 * updated with the last xfer.
1066 *
1067 * We will also not process any remaning transfers in
1068 * the message.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001069 */
1070 as->done_status = -EIO;
1071 smp_wmb();
1072
1073 /* Clear any overrun happening while cleaning up */
1074 spi_readl(as, SR);
1075
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001076 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001077
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001078 } else if (pending & (SPI_BIT(RDRF) | SPI_BIT(RXFTHF))) {
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001079 atmel_spi_lock(as);
1080
1081 if (as->current_remaining_bytes) {
1082 ret = IRQ_HANDLED;
1083 xfer = as->current_transfer;
1084 atmel_spi_pump_pio_data(as, xfer);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001085 if (!as->current_remaining_bytes)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001086 spi_writel(as, IDR, pending);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001087
1088 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001089 }
1090
1091 atmel_spi_unlock(as);
1092 } else {
1093 WARN_ONCE(pending, "IRQ not handled, pending = %x\n", pending);
1094 ret = IRQ_HANDLED;
1095 spi_writel(as, IDR, pending);
1096 }
1097
1098 return ret;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001099}
1100
1101static irqreturn_t
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001102atmel_spi_pdc_interrupt(int irq, void *dev_id)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001103{
1104 struct spi_master *master = dev_id;
1105 struct atmel_spi *as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001106 u32 status, pending, imr;
1107 int ret = IRQ_NONE;
1108
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001109 imr = spi_readl(as, IMR);
1110 status = spi_readl(as, SR);
1111 pending = status & imr;
1112
1113 if (pending & SPI_BIT(OVRES)) {
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001114
1115 ret = IRQ_HANDLED;
1116
Gerard Kamdc329442008-08-04 13:41:12 -07001117 spi_writel(as, IDR, (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001118 | SPI_BIT(OVRES)));
1119
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001120 /* Clear any overrun happening while cleaning up */
1121 spi_readl(as, SR);
1122
Nicolas Ferre823cd042013-03-19 15:45:01 +08001123 as->done_status = -EIO;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001124
1125 complete(&as->xfer_completion);
1126
Gerard Kamdc329442008-08-04 13:41:12 -07001127 } else if (pending & (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX))) {
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001128 ret = IRQ_HANDLED;
1129
1130 spi_writel(as, IDR, pending);
1131
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001132 complete(&as->xfer_completion);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001133 }
1134
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001135 return ret;
1136}
1137
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001138static int atmel_spi_setup(struct spi_device *spi)
1139{
1140 struct atmel_spi *as;
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001141 struct atmel_spi_device *asd;
Richard Genoudd3b72c72013-11-07 10:34:06 +01001142 u32 csr;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001143 unsigned int bits = spi->bits_per_word;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001144 unsigned int npcs_pin;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001145
1146 as = spi_master_get_devdata(spi->master);
1147
David Brownelldefbd3b2007-07-17 04:04:08 -07001148 /* see notes above re chipselect */
Wenyou Yangd4820b72013-03-19 15:42:15 +08001149 if (!atmel_spi_is_v2(as)
David Brownelldefbd3b2007-07-17 04:04:08 -07001150 && spi->chip_select == 0
1151 && (spi->mode & SPI_CS_HIGH)) {
1152 dev_dbg(&spi->dev, "setup: can't be active-high\n");
1153 return -EINVAL;
1154 }
1155
Richard Genoudd3b72c72013-11-07 10:34:06 +01001156 csr = SPI_BF(BITS, bits - 8);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001157 if (spi->mode & SPI_CPOL)
1158 csr |= SPI_BIT(CPOL);
1159 if (!(spi->mode & SPI_CPHA))
1160 csr |= SPI_BIT(NCPHA);
Cyrille Pitchen48203032015-06-09 13:53:52 +02001161 if (!as->use_cs_gpios)
1162 csr |= SPI_BIT(CSAAT);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001163
Haavard Skinnemoen1eed29d2008-02-06 01:38:11 -08001164 /* DLYBS is mostly irrelevant since we manage chipselect using GPIOs.
1165 *
1166 * DLYBCT would add delays between words, slowing down transfers.
1167 * It could potentially be useful to cope with DMA bottlenecks, but
1168 * in those cases it's probably best to just use a lower bitrate.
1169 */
1170 csr |= SPI_BF(DLYBS, 0);
1171 csr |= SPI_BF(DLYBCT, 0);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001172
1173 /* chipselect must have been muxed as GPIO (e.g. in board setup) */
Mark Brown67f08d62014-08-01 17:43:03 +01001174 npcs_pin = (unsigned long)spi->controller_data;
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001175
Cyrille Pitchen48203032015-06-09 13:53:52 +02001176 if (!as->use_cs_gpios)
1177 npcs_pin = spi->chip_select;
1178 else if (gpio_is_valid(spi->cs_gpio))
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001179 npcs_pin = spi->cs_gpio;
1180
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001181 asd = spi->controller_state;
1182 if (!asd) {
1183 asd = kzalloc(sizeof(struct atmel_spi_device), GFP_KERNEL);
1184 if (!asd)
1185 return -ENOMEM;
1186
Nicolas Ferre96106202016-11-08 18:48:52 +01001187 if (as->use_cs_gpios)
Cyrille Pitchen48203032015-06-09 13:53:52 +02001188 gpio_direction_output(npcs_pin,
1189 !(spi->mode & SPI_CS_HIGH));
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001190
1191 asd->npcs_pin = npcs_pin;
1192 spi->controller_state = asd;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001193 }
1194
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001195 asd->csr = csr;
1196
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001197 dev_dbg(&spi->dev,
Richard Genoudd3b72c72013-11-07 10:34:06 +01001198 "setup: bpw %u mode 0x%x -> csr%d %08x\n",
1199 bits, spi->mode, spi->chip_select, csr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001200
Wenyou Yangd4820b72013-03-19 15:42:15 +08001201 if (!atmel_spi_is_v2(as))
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001202 spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001203
1204 return 0;
1205}
1206
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001207static int atmel_spi_one_transfer(struct spi_master *master,
1208 struct spi_message *msg,
1209 struct spi_transfer *xfer)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001210{
1211 struct atmel_spi *as;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001212 struct spi_device *spi = msg->spi;
Matthias Bruggerb9d228f2010-10-13 17:51:02 +02001213 u8 bits;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001214 u32 len;
Matthias Bruggerb9d228f2010-10-13 17:51:02 +02001215 struct atmel_spi_device *asd;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001216 int timeout;
1217 int ret;
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001218 unsigned long dma_timeout;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001219
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001220 as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001221
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001222 if (!(xfer->tx_buf || xfer->rx_buf) && xfer->len) {
1223 dev_dbg(&spi->dev, "missing rx or tx buf\n");
1224 return -EINVAL;
1225 }
1226
Jarkko Nikulae8646582015-09-25 09:03:01 +03001227 asd = spi->controller_state;
1228 bits = (asd->csr >> 4) & 0xf;
1229 if (bits != xfer->bits_per_word - 8) {
1230 dev_dbg(&spi->dev,
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001231 "you can't yet change bits_per_word in transfers\n");
Jarkko Nikulae8646582015-09-25 09:03:01 +03001232 return -ENOPROTOOPT;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001233 }
1234
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001235 /*
1236 * DMA map early, for performance (empties dcache ASAP) and
1237 * better fault reporting.
1238 */
1239 if ((!msg->is_dma_mapped)
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001240 && as->use_pdc) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001241 if (atmel_spi_dma_map_xfer(as, xfer) < 0)
1242 return -ENOMEM;
1243 }
1244
1245 atmel_spi_set_xfer_speed(as, msg->spi, xfer);
1246
1247 as->done_status = 0;
1248 as->current_transfer = xfer;
1249 as->current_remaining_bytes = xfer->len;
1250 while (as->current_remaining_bytes) {
1251 reinit_completion(&as->xfer_completion);
1252
1253 if (as->use_pdc) {
1254 atmel_spi_pdc_next_xfer(master, msg, xfer);
1255 } else if (atmel_spi_use_dma(as, xfer)) {
1256 len = as->current_remaining_bytes;
1257 ret = atmel_spi_next_xfer_dma_submit(master,
1258 xfer, &len);
1259 if (ret) {
1260 dev_err(&spi->dev,
1261 "unable to use DMA, fallback to PIO\n");
1262 atmel_spi_next_xfer_pio(master, xfer);
1263 } else {
1264 as->current_remaining_bytes -= len;
Axel Lin0c3b9742014-03-27 09:26:38 +08001265 if (as->current_remaining_bytes < 0)
1266 as->current_remaining_bytes = 0;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001267 }
1268 } else {
1269 atmel_spi_next_xfer_pio(master, xfer);
1270 }
1271
Alexander Stein16760142014-04-13 12:45:10 +02001272 /* interrupts are disabled, so free the lock for schedule */
1273 atmel_spi_unlock(as);
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001274 dma_timeout = wait_for_completion_timeout(&as->xfer_completion,
1275 SPI_DMA_TIMEOUT);
Alexander Stein16760142014-04-13 12:45:10 +02001276 atmel_spi_lock(as);
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001277 if (WARN_ON(dma_timeout == 0)) {
1278 dev_err(&spi->dev, "spi transfer timeout\n");
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001279 as->done_status = -EIO;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001280 }
1281
1282 if (as->done_status)
1283 break;
1284 }
1285
1286 if (as->done_status) {
1287 if (as->use_pdc) {
1288 dev_warn(master->dev.parent,
1289 "overrun (%u/%u remaining)\n",
1290 spi_readl(as, TCR), spi_readl(as, RCR));
1291
1292 /*
1293 * Clean up DMA registers and make sure the data
1294 * registers are empty.
1295 */
1296 spi_writel(as, RNCR, 0);
1297 spi_writel(as, TNCR, 0);
1298 spi_writel(as, RCR, 0);
1299 spi_writel(as, TCR, 0);
1300 for (timeout = 1000; timeout; timeout--)
1301 if (spi_readl(as, SR) & SPI_BIT(TXEMPTY))
1302 break;
1303 if (!timeout)
1304 dev_warn(master->dev.parent,
1305 "timeout waiting for TXEMPTY");
1306 while (spi_readl(as, SR) & SPI_BIT(RDRF))
1307 spi_readl(as, RDR);
1308
1309 /* Clear any overrun happening while cleaning up */
1310 spi_readl(as, SR);
1311
1312 } else if (atmel_spi_use_dma(as, xfer)) {
1313 atmel_spi_stop_dma(as);
1314 }
1315
1316 if (!msg->is_dma_mapped
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001317 && as->use_pdc)
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001318 atmel_spi_dma_unmap_xfer(master, xfer);
1319
1320 return 0;
1321
1322 } else {
1323 /* only update length if no error */
1324 msg->actual_length += xfer->len;
1325 }
1326
1327 if (!msg->is_dma_mapped
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001328 && as->use_pdc)
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001329 atmel_spi_dma_unmap_xfer(master, xfer);
1330
1331 if (xfer->delay_usecs)
1332 udelay(xfer->delay_usecs);
1333
1334 if (xfer->cs_change) {
1335 if (list_is_last(&xfer->transfer_list,
1336 &msg->transfers)) {
1337 as->keep_cs = true;
1338 } else {
1339 as->cs_active = !as->cs_active;
1340 if (as->cs_active)
1341 cs_activate(as, msg->spi);
1342 else
1343 cs_deactivate(as, msg->spi);
1344 }
1345 }
1346
1347 return 0;
1348}
1349
1350static int atmel_spi_transfer_one_message(struct spi_master *master,
1351 struct spi_message *msg)
1352{
1353 struct atmel_spi *as;
1354 struct spi_transfer *xfer;
1355 struct spi_device *spi = msg->spi;
1356 int ret = 0;
1357
1358 as = spi_master_get_devdata(master);
1359
1360 dev_dbg(&spi->dev, "new message %p submitted for %s\n",
1361 msg, dev_name(&spi->dev));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001362
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001363 atmel_spi_lock(as);
1364 cs_activate(as, spi);
1365
1366 as->cs_active = true;
1367 as->keep_cs = false;
1368
1369 msg->status = 0;
1370 msg->actual_length = 0;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001371
1372 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001373 ret = atmel_spi_one_transfer(master, msg, xfer);
1374 if (ret)
1375 goto msg_done;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001376 }
1377
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001378 if (as->use_pdc)
1379 atmel_spi_disable_pdc_transfer(as);
1380
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001381 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001382 dev_dbg(&spi->dev,
Randy Dunlap54f4c512014-03-21 08:53:41 -07001383 " xfer %p: len %u tx %p/%pad rx %p/%pad\n",
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001384 xfer, xfer->len,
Randy Dunlap54f4c512014-03-21 08:53:41 -07001385 xfer->tx_buf, &xfer->tx_dma,
1386 xfer->rx_buf, &xfer->rx_dma);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001387 }
1388
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001389msg_done:
1390 if (!as->keep_cs)
1391 cs_deactivate(as, msg->spi);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001392
Nicolas Ferre8aad7922013-04-03 13:58:36 +08001393 atmel_spi_unlock(as);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001394
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001395 msg->status = as->done_status;
1396 spi_finalize_current_message(spi->master);
1397
1398 return ret;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001399}
1400
David Brownellbb2d1c32007-02-20 13:58:19 -08001401static void atmel_spi_cleanup(struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001402{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001403 struct atmel_spi_device *asd = spi->controller_state;
David Brownelldefbd3b2007-07-17 04:04:08 -07001404
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001405 if (!asd)
David Brownelldefbd3b2007-07-17 04:04:08 -07001406 return;
1407
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001408 spi->controller_state = NULL;
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001409 kfree(asd);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001410}
1411
Wenyou Yangd4820b72013-03-19 15:42:15 +08001412static inline unsigned int atmel_get_version(struct atmel_spi *as)
1413{
1414 return spi_readl(as, VERSION) & 0x00000fff;
1415}
1416
1417static void atmel_get_caps(struct atmel_spi *as)
1418{
1419 unsigned int version;
1420
1421 version = atmel_get_version(as);
1422 dev_info(&as->pdev->dev, "version: 0x%x\n", version);
1423
1424 as->caps.is_spi2 = version > 0x121;
1425 as->caps.has_wdrbt = version >= 0x210;
1426 as->caps.has_dma_support = version >= 0x212;
1427}
1428
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001429/*-------------------------------------------------------------------------*/
Nicolas Ferre96106202016-11-08 18:48:52 +01001430static int atmel_spi_gpio_cs(struct platform_device *pdev)
1431{
1432 struct spi_master *master = platform_get_drvdata(pdev);
1433 struct atmel_spi *as = spi_master_get_devdata(master);
1434 struct device_node *np = master->dev.of_node;
1435 int i;
1436 int ret = 0;
1437 int nb = 0;
1438
1439 if (!as->use_cs_gpios)
1440 return 0;
1441
1442 if (!np)
1443 return 0;
1444
1445 nb = of_gpio_named_count(np, "cs-gpios");
1446 for (i = 0; i < nb; i++) {
1447 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
1448 "cs-gpios", i);
1449
Dan Carpenterb52b3482016-11-14 17:26:44 +03001450 if (cs_gpio == -EPROBE_DEFER)
1451 return cs_gpio;
Nicolas Ferre96106202016-11-08 18:48:52 +01001452
Dan Carpenterb52b3482016-11-14 17:26:44 +03001453 if (gpio_is_valid(cs_gpio)) {
1454 ret = devm_gpio_request(&pdev->dev, cs_gpio,
1455 dev_name(&pdev->dev));
1456 if (ret)
1457 return ret;
1458 }
Nicolas Ferre96106202016-11-08 18:48:52 +01001459 }
1460
1461 return 0;
1462}
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001463
Grant Likelyfd4a3192012-12-07 16:57:14 +00001464static int atmel_spi_probe(struct platform_device *pdev)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001465{
1466 struct resource *regs;
1467 int irq;
1468 struct clk *clk;
1469 int ret;
1470 struct spi_master *master;
1471 struct atmel_spi *as;
1472
Wenyou Yang5bdfd492014-03-05 09:58:49 +08001473 /* Select default pin state */
1474 pinctrl_pm_select_default_state(&pdev->dev);
1475
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001476 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1477 if (!regs)
1478 return -ENXIO;
1479
1480 irq = platform_get_irq(pdev, 0);
1481 if (irq < 0)
1482 return irq;
1483
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001484 clk = devm_clk_get(&pdev->dev, "spi_clk");
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001485 if (IS_ERR(clk))
1486 return PTR_ERR(clk);
1487
1488 /* setup spi core then atmel-specific driver state */
1489 ret = -ENOMEM;
Sachin Kamata536d762013-09-10 17:06:27 +05301490 master = spi_alloc_master(&pdev->dev, sizeof(*as));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001491 if (!master)
1492 goto out_free;
1493
David Brownelle7db06b2009-06-17 16:26:04 -07001494 /* the spi->mode bits understood by this driver: */
1495 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Stephen Warren24778be2013-05-21 20:36:35 -06001496 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 16);
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001497 master->dev.of_node = pdev->dev.of_node;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001498 master->bus_num = pdev->id;
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001499 master->num_chipselect = master->dev.of_node ? 0 : 4;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001500 master->setup = atmel_spi_setup;
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001501 master->flags = (SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001502 master->transfer_one_message = atmel_spi_transfer_one_message;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001503 master->cleanup = atmel_spi_cleanup;
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001504 master->auto_runtime_pm = true;
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001505 master->max_dma_len = SPI_MAX_DMA_XFER;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001506 master->can_dma = atmel_spi_can_dma;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001507 platform_set_drvdata(pdev, master);
1508
1509 as = spi_master_get_devdata(master);
1510
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001511 spin_lock_init(&as->lock);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001512
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001513 as->pdev = pdev;
Mark Brown31407472013-10-16 13:22:35 +01001514 as->regs = devm_ioremap_resource(&pdev->dev, regs);
Wei Yongjun543c9542013-10-21 11:12:02 +08001515 if (IS_ERR(as->regs)) {
1516 ret = PTR_ERR(as->regs);
Nicolas Ferre7910d9a2016-11-24 12:24:58 +01001517 goto out_unmap_regs;
Wei Yongjun543c9542013-10-21 11:12:02 +08001518 }
Nicolas Ferredfab30e2013-04-03 13:57:42 +08001519 as->phybase = regs->start;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001520 as->irq = irq;
1521 as->clk = clk;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001522
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001523 init_completion(&as->xfer_completion);
1524
Wenyou Yangd4820b72013-03-19 15:42:15 +08001525 atmel_get_caps(as);
1526
Cyrille Pitchen48203032015-06-09 13:53:52 +02001527 as->use_cs_gpios = true;
1528 if (atmel_spi_is_v2(as) &&
Cyrille Pitchen70f340d2016-01-27 17:48:32 +01001529 pdev->dev.of_node &&
Cyrille Pitchen48203032015-06-09 13:53:52 +02001530 !of_get_property(pdev->dev.of_node, "cs-gpios", NULL)) {
1531 as->use_cs_gpios = false;
1532 master->num_chipselect = 4;
1533 }
1534
Nicolas Ferre96106202016-11-08 18:48:52 +01001535 ret = atmel_spi_gpio_cs(pdev);
1536 if (ret)
1537 goto out_unmap_regs;
1538
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001539 as->use_dma = false;
1540 as->use_pdc = false;
1541 if (as->caps.has_dma_support) {
Ludovic Desroches5e9af372014-11-14 17:12:54 +01001542 ret = atmel_spi_configure_dma(as);
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001543 if (ret == 0) {
1544 master->dma_tx = as->dma.chan_tx;
1545 master->dma_rx = as->dma.chan_rx;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001546 as->use_dma = true;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001547 } else if (ret == -EPROBE_DEFER) {
Ludovic Desroches5e9af372014-11-14 17:12:54 +01001548 return ret;
Cyrille Pitchen04242ca2016-11-24 12:24:59 +01001549 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001550 } else {
1551 as->use_pdc = true;
1552 }
1553
1554 if (as->caps.has_dma_support && !as->use_dma)
1555 dev_info(&pdev->dev, "Atmel SPI Controller using PIO only\n");
1556
1557 if (as->use_pdc) {
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001558 ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pdc_interrupt,
1559 0, dev_name(&pdev->dev), master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001560 } else {
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001561 ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pio_interrupt,
1562 0, dev_name(&pdev->dev), master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001563 }
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001564 if (ret)
1565 goto out_unmap_regs;
1566
1567 /* Initialize the hardware */
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001568 ret = clk_prepare_enable(clk);
1569 if (ret)
Sachin Kamatde8cc232013-09-10 17:06:26 +05301570 goto out_free_irq;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001571 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001572 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Wenyou Yangd4820b72013-03-19 15:42:15 +08001573 if (as->caps.has_wdrbt) {
1574 spi_writel(as, MR, SPI_BIT(WDRBT) | SPI_BIT(MODFDIS)
1575 | SPI_BIT(MSTR));
1576 } else {
1577 spi_writel(as, MR, SPI_BIT(MSTR) | SPI_BIT(MODFDIS));
1578 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001579
1580 if (as->use_pdc)
1581 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001582 spi_writel(as, CR, SPI_BIT(SPIEN));
1583
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001584 as->fifo_size = 0;
1585 if (!of_property_read_u32(pdev->dev.of_node, "atmel,fifo-size",
1586 &as->fifo_size)) {
1587 dev_info(&pdev->dev, "Using FIFO (%u data)\n", as->fifo_size);
1588 spi_writel(as, CR, SPI_BIT(FIFOEN));
1589 }
1590
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001591 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
1592 pm_runtime_use_autosuspend(&pdev->dev);
1593 pm_runtime_set_active(&pdev->dev);
1594 pm_runtime_enable(&pdev->dev);
1595
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001596 ret = devm_spi_register_master(&pdev->dev, master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001597 if (ret)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001598 goto out_free_dma;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001599
Nicolas Ferrece24a512016-11-24 12:24:57 +01001600 /* go! */
1601 dev_info(&pdev->dev, "Atmel SPI Controller at 0x%08lx (irq %d)\n",
1602 (unsigned long)regs->start, irq);
1603
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001604 return 0;
1605
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001606out_free_dma:
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001607 pm_runtime_disable(&pdev->dev);
1608 pm_runtime_set_suspended(&pdev->dev);
1609
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001610 if (as->use_dma)
1611 atmel_spi_release_dma(as);
1612
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001613 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001614 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001615 clk_disable_unprepare(clk);
Sachin Kamatde8cc232013-09-10 17:06:26 +05301616out_free_irq:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001617out_unmap_regs:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001618out_free:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001619 spi_master_put(master);
1620 return ret;
1621}
1622
Grant Likelyfd4a3192012-12-07 16:57:14 +00001623static int atmel_spi_remove(struct platform_device *pdev)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001624{
1625 struct spi_master *master = platform_get_drvdata(pdev);
1626 struct atmel_spi *as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001627
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001628 pm_runtime_get_sync(&pdev->dev);
1629
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001630 /* reset the hardware and block queue progress */
1631 spin_lock_irq(&as->lock);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001632 if (as->use_dma) {
1633 atmel_spi_stop_dma(as);
1634 atmel_spi_release_dma(as);
1635 }
1636
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001637 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001638 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001639 spi_readl(as, SR);
1640 spin_unlock_irq(&as->lock);
1641
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001642 clk_disable_unprepare(as->clk);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001643
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001644 pm_runtime_put_noidle(&pdev->dev);
1645 pm_runtime_disable(&pdev->dev);
1646
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001647 return 0;
1648}
1649
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001650#ifdef CONFIG_PM
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001651static int atmel_spi_runtime_suspend(struct device *dev)
1652{
1653 struct spi_master *master = dev_get_drvdata(dev);
1654 struct atmel_spi *as = spi_master_get_devdata(master);
Jingoo Hanec60dd32013-09-09 17:54:12 +09001655
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001656 clk_disable_unprepare(as->clk);
1657 pinctrl_pm_select_sleep_state(dev);
1658
1659 return 0;
1660}
1661
1662static int atmel_spi_runtime_resume(struct device *dev)
1663{
1664 struct spi_master *master = dev_get_drvdata(dev);
1665 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001666
1667 pinctrl_pm_select_default_state(dev);
1668
Fengguang Wud0de6ff2014-10-17 00:18:56 +08001669 return clk_prepare_enable(as->clk);
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001670}
Wenyou Yangc1ee8f32014-10-21 11:43:34 +08001671
Alexandre Bellonid6305262015-09-10 10:19:52 +02001672#ifdef CONFIG_PM_SLEEP
Wenyou Yangc1ee8f32014-10-21 11:43:34 +08001673static int atmel_spi_suspend(struct device *dev)
1674{
1675 struct spi_master *master = dev_get_drvdata(dev);
1676 int ret;
1677
1678 /* Stop the queue running */
1679 ret = spi_master_suspend(master);
1680 if (ret) {
1681 dev_warn(dev, "cannot suspend master\n");
1682 return ret;
1683 }
1684
1685 if (!pm_runtime_suspended(dev))
1686 atmel_spi_runtime_suspend(dev);
1687
1688 return 0;
1689}
1690
1691static int atmel_spi_resume(struct device *dev)
1692{
1693 struct spi_master *master = dev_get_drvdata(dev);
1694 int ret;
1695
1696 if (!pm_runtime_suspended(dev)) {
1697 ret = atmel_spi_runtime_resume(dev);
1698 if (ret)
1699 return ret;
1700 }
1701
1702 /* Start the queue running */
1703 ret = spi_master_resume(master);
1704 if (ret)
1705 dev_err(dev, "problem starting queue (%d)\n", ret);
1706
1707 return ret;
1708}
Alexandre Bellonid6305262015-09-10 10:19:52 +02001709#endif
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001710
1711static const struct dev_pm_ops atmel_spi_pm_ops = {
1712 SET_SYSTEM_SLEEP_PM_OPS(atmel_spi_suspend, atmel_spi_resume)
1713 SET_RUNTIME_PM_OPS(atmel_spi_runtime_suspend,
1714 atmel_spi_runtime_resume, NULL)
1715};
Jingoo Hanec60dd32013-09-09 17:54:12 +09001716#define ATMEL_SPI_PM_OPS (&atmel_spi_pm_ops)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001717#else
Jingoo Hanec60dd32013-09-09 17:54:12 +09001718#define ATMEL_SPI_PM_OPS NULL
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001719#endif
1720
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001721#if defined(CONFIG_OF)
1722static const struct of_device_id atmel_spi_dt_ids[] = {
1723 { .compatible = "atmel,at91rm9200-spi" },
1724 { /* sentinel */ }
1725};
1726
1727MODULE_DEVICE_TABLE(of, atmel_spi_dt_ids);
1728#endif
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001729
1730static struct platform_driver atmel_spi_driver = {
1731 .driver = {
1732 .name = "atmel_spi",
Jingoo Hanec60dd32013-09-09 17:54:12 +09001733 .pm = ATMEL_SPI_PM_OPS,
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001734 .of_match_table = of_match_ptr(atmel_spi_dt_ids),
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001735 },
Jean-Christophe PLAGNIOL-VILLARD1cb201a2011-11-04 01:20:21 +08001736 .probe = atmel_spi_probe,
Grant Likely2deff8d2013-02-05 13:27:35 +00001737 .remove = atmel_spi_remove,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001738};
Grant Likely940ab882011-10-05 11:29:49 -06001739module_platform_driver(atmel_spi_driver);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001740
1741MODULE_DESCRIPTION("Atmel AT32/AT91 SPI Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001742MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001743MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001744MODULE_ALIAS("platform:atmel_spi");