blob: 8361652b6dab206f164aa793c631f58abdee9d22 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040010#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/stddef.h>
13#include <linux/ioport.h>
14#include <linux/delay.h>
15#include <linux/utsname.h>
16#include <linux/initrd.h>
17#include <linux/console.h>
18#include <linux/bootmem.h>
19#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070020#include <linux/screen_info.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000021#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010023#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060024#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/cpu.h>
26#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000027#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000028#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010029#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010030#include <linux/bug.h>
31#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040032#include <linux/sort.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Catalin Marinasb86040a2009-07-24 12:32:54 +010034#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010035#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010037#include <asm/cputype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000040#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000041#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010043#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/mach-types.h>
45#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010046#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48
Grant Likely93c02ab2011-04-28 14:27:21 -060049#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/mach/arch.h>
51#include <asm/mach/irq.h>
52#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010053#include <asm/system_info.h>
54#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060055#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010056#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080057#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000058#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010060#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
64char fpe_type[8];
65
66static int __init fpe_setup(char *line)
67{
68 memcpy(fpe_type, line, 8);
69 return 1;
70}
71
72__setup("fpe=", fpe_setup);
73#endif
74
Russell Kingca8f0b02014-05-27 20:34:28 +010075extern void init_default_cache_policy(unsigned long);
Russell Kingff69a4c2013-07-26 14:55:59 +010076extern void paging_init(const struct machine_desc *desc);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040077extern void early_paging_init(const struct machine_desc *,
78 struct proc_info_list *);
Russell King0371d3f2011-07-05 19:58:29 +010079extern void sanity_check_meminfo(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070080extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010081extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010084EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000085unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000087unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010088EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010090unsigned int __atags_pointer __initdata;
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092unsigned int system_rev;
93EXPORT_SYMBOL(system_rev);
94
95unsigned int system_serial_low;
96EXPORT_SYMBOL(system_serial_low);
97
98unsigned int system_serial_high;
99EXPORT_SYMBOL(system_serial_high);
100
Russell King0385ebc2010-12-04 17:45:55 +0000101unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102EXPORT_SYMBOL(elf_hwcap);
103
Ard Biesheuvelb342ea42014-02-19 22:28:40 +0100104unsigned int elf_hwcap2 __read_mostly;
105EXPORT_SYMBOL(elf_hwcap2);
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108#ifdef MULTI_CPU
Russell King0385ebc2010-12-04 17:45:55 +0000109struct processor processor __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110#endif
111#ifdef MULTI_TLB
Russell King0385ebc2010-12-04 17:45:55 +0000112struct cpu_tlb_fns cpu_tlb __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113#endif
114#ifdef MULTI_USER
Russell King0385ebc2010-12-04 17:45:55 +0000115struct cpu_user_fns cpu_user __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#endif
117#ifdef MULTI_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000118struct cpu_cache_fns cpu_cache __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100120#ifdef CONFIG_OUTER_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000121struct outer_cache_fns outer_cache __read_mostly;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100122EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100123#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Dave Martin2ecccf92011-08-19 17:58:35 +0100125/*
126 * Cached cpu_architecture() result for use by assembler code.
127 * C code should use the cpu_architecture() function instead of accessing this
128 * variable directly.
129 */
130int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
131
Russell Kingccea7a12005-05-31 22:22:32 +0100132struct stack {
133 u32 irq[3];
134 u32 abt[3];
135 u32 und[3];
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100136 u32 fiq[3];
Russell Kingccea7a12005-05-31 22:22:32 +0100137} ____cacheline_aligned;
138
Catalin Marinas55bdd692010-05-21 18:06:41 +0100139#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100140static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100141#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143char elf_platform[ELF_PLATFORM_SIZE];
144EXPORT_SYMBOL(elf_platform);
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146static const char *cpu_name;
147static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100148static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100149const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
152#define ENDIANNESS ((char)endian_test.l)
153
154DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
155
156/*
157 * Standard memory resources
158 */
159static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700160 {
161 .name = "Video RAM",
162 .start = 0,
163 .end = 0,
164 .flags = IORESOURCE_MEM
165 },
166 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100167 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700168 .start = 0,
169 .end = 0,
170 .flags = IORESOURCE_MEM
171 },
172 {
173 .name = "Kernel data",
174 .start = 0,
175 .end = 0,
176 .flags = IORESOURCE_MEM
177 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178};
179
180#define video_ram mem_res[0]
181#define kernel_code mem_res[1]
182#define kernel_data mem_res[2]
183
184static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700185 {
186 .name = "reserved",
187 .start = 0x3bc,
188 .end = 0x3be,
189 .flags = IORESOURCE_IO | IORESOURCE_BUSY
190 },
191 {
192 .name = "reserved",
193 .start = 0x378,
194 .end = 0x37f,
195 .flags = IORESOURCE_IO | IORESOURCE_BUSY
196 },
197 {
198 .name = "reserved",
199 .start = 0x278,
200 .end = 0x27f,
201 .flags = IORESOURCE_IO | IORESOURCE_BUSY
202 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203};
204
205#define lp0 io_res[0]
206#define lp1 io_res[1]
207#define lp2 io_res[2]
208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209static const char *proc_arch[] = {
210 "undefined/unknown",
211 "3",
212 "4",
213 "4T",
214 "5",
215 "5T",
216 "5TE",
217 "5TEJ",
218 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000219 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100220 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 "?(12)",
222 "?(13)",
223 "?(14)",
224 "?(15)",
225 "?(16)",
226 "?(17)",
227};
228
Catalin Marinas55bdd692010-05-21 18:06:41 +0100229#ifdef CONFIG_CPU_V7M
230static int __get_cpu_architecture(void)
231{
232 return CPU_ARCH_ARMv7M;
233}
234#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100235static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
237 int cpu_arch;
238
Russell King0ba8b9b2008-08-10 18:08:10 +0100239 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100241 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
242 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
243 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
244 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 if (cpu_arch)
246 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100247 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100248 unsigned int mmfr0;
249
250 /* Revised CPUID format. Read the Memory Model Feature
251 * Register 0 and check for VMSAv7 or PMSAv7 */
252 asm("mrc p15, 0, %0, c0, c1, 4"
253 : "=r" (mmfr0));
Catalin Marinas315cfe72011-02-15 18:06:57 +0100254 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
255 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100256 cpu_arch = CPU_ARCH_ARMv7;
257 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
258 (mmfr0 & 0x000000f0) == 0x00000020)
259 cpu_arch = CPU_ARCH_ARMv6;
260 else
261 cpu_arch = CPU_ARCH_UNKNOWN;
262 } else
263 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265 return cpu_arch;
266}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100267#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Dave Martin2ecccf92011-08-19 17:58:35 +0100269int __pure cpu_architecture(void)
270{
271 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
272
273 return __cpu_architecture;
274}
275
Will Deacon8925ec42010-09-13 16:18:30 +0100276static int cpu_has_aliasing_icache(unsigned int arch)
277{
278 int aliasing_icache;
279 unsigned int id_reg, num_sets, line_size;
280
Will Deacon7f94e9c2011-08-23 22:22:11 +0100281 /* PIPT caches never alias. */
282 if (icache_is_pipt())
283 return 0;
284
Will Deacon8925ec42010-09-13 16:18:30 +0100285 /* arch specifies the register format */
286 switch (arch) {
287 case CPU_ARCH_ARMv7:
Linus Walleij5fb31a92010-10-06 11:07:28 +0100288 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
289 : /* No output operands */
Will Deacon8925ec42010-09-13 16:18:30 +0100290 : "r" (1));
Linus Walleij5fb31a92010-10-06 11:07:28 +0100291 isb();
292 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
293 : "=r" (id_reg));
Will Deacon8925ec42010-09-13 16:18:30 +0100294 line_size = 4 << ((id_reg & 0x7) + 2);
295 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
296 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
297 break;
298 case CPU_ARCH_ARMv6:
299 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
300 break;
301 default:
302 /* I-cache aliases will be handled by D-cache aliasing code */
303 aliasing_icache = 0;
304 }
305
306 return aliasing_icache;
307}
308
Russell Kingc0e95872008-09-25 15:35:28 +0100309static void __init cacheid_init(void)
310{
Russell Kingc0e95872008-09-25 15:35:28 +0100311 unsigned int arch = cpu_architecture();
312
Catalin Marinas55bdd692010-05-21 18:06:41 +0100313 if (arch == CPU_ARCH_ARMv7M) {
314 cacheid = 0;
315 } else if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100316 unsigned int cachetype = read_cpuid_cachetype();
Catalin Marinasb57ee992009-03-03 11:44:12 +0100317 if ((cachetype & (7 << 29)) == 4 << 29) {
318 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100319 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100320 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100321 switch (cachetype & (3 << 14)) {
322 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100323 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100324 break;
325 case (3 << 14):
326 cacheid |= CACHEID_PIPT;
327 break;
328 }
Will Deacon8925ec42010-09-13 16:18:30 +0100329 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100330 arch = CPU_ARCH_ARMv6;
331 if (cachetype & (1 << 23))
332 cacheid = CACHEID_VIPT_ALIASING;
333 else
334 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100335 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100336 if (cpu_has_aliasing_icache(arch))
337 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100338 } else {
339 cacheid = CACHEID_VIVT;
340 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100341
Olof Johansson1b0f6682013-12-05 18:29:35 +0100342 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100343 cache_is_vivt() ? "VIVT" :
344 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100345 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100346 cache_is_vivt() ? "VIVT" :
347 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100348 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100349 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100350 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100351}
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353/*
354 * These functions re-use the assembly code in head.S, which
355 * already provide the required functionality.
356 */
Russell King0f44ba12006-02-24 21:04:56 +0000357extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000358
Grant Likely93c02ab2011-04-28 14:27:21 -0600359void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000360{
361 extern void printascii(const char *);
362 char buf[256];
363 va_list ap;
364
365 va_start(ap, str);
366 vsnprintf(buf, sizeof(buf), str, ap);
367 va_end(ap);
368
369#ifdef CONFIG_DEBUG_LL
370 printascii(buf);
371#endif
372 printk("%s", buf);
373}
374
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100375static void __init cpuid_init_hwcaps(void)
376{
Will Deacona469abd2013-04-08 17:13:12 +0100377 unsigned int divide_instrs, vmsa;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100378
379 if (cpu_architecture() < CPU_ARCH_ARMv7)
380 return;
381
382 divide_instrs = (read_cpuid_ext(CPUID_EXT_ISAR0) & 0x0f000000) >> 24;
383
384 switch (divide_instrs) {
385 case 2:
386 elf_hwcap |= HWCAP_IDIVA;
387 case 1:
388 elf_hwcap |= HWCAP_IDIVT;
389 }
Will Deacona469abd2013-04-08 17:13:12 +0100390
391 /* LPAE implies atomic ldrd/strd instructions */
392 vmsa = (read_cpuid_ext(CPUID_EXT_MMFR0) & 0xf) >> 0;
393 if (vmsa >= 5)
394 elf_hwcap |= HWCAP_LPAE;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100395}
396
Russell King58171bf2014-07-04 16:41:21 +0100397static void __init elf_hwcap_fixup(void)
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100398{
Russell King58171bf2014-07-04 16:41:21 +0100399 unsigned id = read_cpuid_id();
400 unsigned sync_prim;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100401
402 /*
403 * HWCAP_TLS is available only on 1136 r1p0 and later,
404 * see also kuser_get_tls_init.
405 */
Russell King58171bf2014-07-04 16:41:21 +0100406 if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
407 ((id >> 20) & 3) == 0) {
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100408 elf_hwcap &= ~HWCAP_TLS;
Russell King58171bf2014-07-04 16:41:21 +0100409 return;
410 }
411
412 /* Verify if CPUID scheme is implemented */
413 if ((id & 0x000f0000) != 0x000f0000)
414 return;
415
416 /*
417 * If the CPU supports LDREX/STREX and LDREXB/STREXB,
418 * avoid advertising SWP; it may not be atomic with
419 * multiprocessing cores.
420 */
421 sync_prim = ((read_cpuid_ext(CPUID_EXT_ISAR3) >> 8) & 0xf0) |
422 ((read_cpuid_ext(CPUID_EXT_ISAR4) >> 20) & 0x0f);
423 if (sync_prim >= 0x13)
424 elf_hwcap &= ~HWCAP_SWP;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100425}
426
Russell Kingb69874e2011-06-21 18:57:31 +0100427/*
428 * cpu_init - initialise one CPU.
429 *
430 * cpu_init sets up the per-CPU stacks.
431 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100432void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100433{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100434#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100435 unsigned int cpu = smp_processor_id();
436 struct stack *stk = &stacks[cpu];
437
438 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100439 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100440 BUG();
441 }
442
Rob Herring14318efb2012-11-29 20:39:54 +0100443 /*
444 * This only works on resume and secondary cores. For booting on the
445 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
446 */
447 set_my_cpu_offset(per_cpu_offset(cpu));
448
Russell Kingb69874e2011-06-21 18:57:31 +0100449 cpu_proc_init();
450
451 /*
452 * Define the placement constraint for the inline asm directive below.
453 * In Thumb-2, msr with an immediate value is not allowed.
454 */
455#ifdef CONFIG_THUMB2_KERNEL
456#define PLC "r"
457#else
458#define PLC "I"
459#endif
460
461 /*
462 * setup stacks for re-entrant exception handlers
463 */
464 __asm__ (
465 "msr cpsr_c, %1\n\t"
466 "add r14, %0, %2\n\t"
467 "mov sp, r14\n\t"
468 "msr cpsr_c, %3\n\t"
469 "add r14, %0, %4\n\t"
470 "mov sp, r14\n\t"
471 "msr cpsr_c, %5\n\t"
472 "add r14, %0, %6\n\t"
473 "mov sp, r14\n\t"
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100474 "msr cpsr_c, %7\n\t"
475 "add r14, %0, %8\n\t"
476 "mov sp, r14\n\t"
477 "msr cpsr_c, %9"
Russell Kingb69874e2011-06-21 18:57:31 +0100478 :
479 : "r" (stk),
480 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
481 "I" (offsetof(struct stack, irq[0])),
482 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
483 "I" (offsetof(struct stack, abt[0])),
484 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
485 "I" (offsetof(struct stack, und[0])),
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100486 PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
487 "I" (offsetof(struct stack, fiq[0])),
Russell Kingb69874e2011-06-21 18:57:31 +0100488 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
489 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100490#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100491}
492
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100493u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100494
495void __init smp_setup_processor_id(void)
496{
497 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000498 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
499 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100500
501 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000502 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100503 cpu_logical_map(i) = i == cpu ? 0 : i;
504
Ming Lei9394c1c2013-03-11 13:52:12 +0100505 /*
506 * clear __my_cpu_offset on boot CPU to avoid hang caused by
507 * using percpu variable early, for example, lockdep will
508 * access percpu variable inside lock_release
509 */
510 set_my_cpu_offset(0);
511
Olof Johansson1b0f6682013-12-05 18:29:35 +0100512 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100513}
514
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100515struct mpidr_hash mpidr_hash;
516#ifdef CONFIG_SMP
517/**
518 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
519 * level in order to build a linear index from an
520 * MPIDR value. Resulting algorithm is a collision
521 * free hash carried out through shifting and ORing
522 */
523static void __init smp_build_mpidr_hash(void)
524{
525 u32 i, affinity;
526 u32 fs[3], bits[3], ls, mask = 0;
527 /*
528 * Pre-scan the list of MPIDRS and filter out bits that do
529 * not contribute to affinity levels, ie they never toggle.
530 */
531 for_each_possible_cpu(i)
532 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
533 pr_debug("mask of set bits 0x%x\n", mask);
534 /*
535 * Find and stash the last and first bit set at all affinity levels to
536 * check how many bits are required to represent them.
537 */
538 for (i = 0; i < 3; i++) {
539 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
540 /*
541 * Find the MSB bit and LSB bits position
542 * to determine how many bits are required
543 * to express the affinity level.
544 */
545 ls = fls(affinity);
546 fs[i] = affinity ? ffs(affinity) - 1 : 0;
547 bits[i] = ls - fs[i];
548 }
549 /*
550 * An index can be created from the MPIDR by isolating the
551 * significant bits at each affinity level and by shifting
552 * them in order to compress the 24 bits values space to a
553 * compressed set of values. This is equivalent to hashing
554 * the MPIDR through shifting and ORing. It is a collision free
555 * hash though not minimal since some levels might contain a number
556 * of CPUs that is not an exact power of 2 and their bit
557 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
558 */
559 mpidr_hash.shift_aff[0] = fs[0];
560 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
561 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
562 (bits[1] + bits[0]);
563 mpidr_hash.mask = mask;
564 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
565 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
566 mpidr_hash.shift_aff[0],
567 mpidr_hash.shift_aff[1],
568 mpidr_hash.shift_aff[2],
569 mpidr_hash.mask,
570 mpidr_hash.bits);
571 /*
572 * 4x is an arbitrary value used to warn on a hash table much bigger
573 * than expected on most systems.
574 */
575 if (mpidr_hash_size() > 4 * num_possible_cpus())
576 pr_warn("Large number of MPIDR hash buckets detected\n");
577 sync_cache_w(&mpidr_hash);
578}
579#endif
580
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581static void __init setup_processor(void)
582{
583 struct proc_info_list *list;
584
585 /*
586 * locate processor in the list of supported processor
587 * types. The linker builds this table for us from the
588 * entries in arch/arm/mm/proc-*.S
589 */
Russell King0ba8b9b2008-08-10 18:08:10 +0100590 list = lookup_processor_type(read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 if (!list) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100592 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
593 read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 while (1);
595 }
596
597 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100598 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
600#ifdef MULTI_CPU
601 processor = *list->proc;
602#endif
603#ifdef MULTI_TLB
604 cpu_tlb = *list->tlb;
605#endif
606#ifdef MULTI_USER
607 cpu_user = *list->user;
608#endif
609#ifdef MULTI_CACHE
610 cpu_cache = *list->cache;
611#endif
612
Olof Johansson1b0f6682013-12-05 18:29:35 +0100613 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
614 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
Russell King4585eaf2014-04-13 18:47:34 +0100615 proc_arch[cpu_architecture()], get_cr());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616
Will Deacona34dbfb2011-11-11 11:35:58 +0100617 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
618 list->arch_name, ENDIANNESS);
619 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
620 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100622
623 cpuid_init_hwcaps();
624
Catalin Marinasadeff422006-04-10 21:32:35 +0100625#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100626 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100627#endif
Russell Kingca8f0b02014-05-27 20:34:28 +0100628#ifdef CONFIG_MMU
629 init_default_cache_policy(list->__cpu_mm_mmu_flags);
630#endif
Rob Herring92871b92013-10-09 17:26:44 +0100631 erratum_a15_798181_init();
632
Russell King58171bf2014-07-04 16:41:21 +0100633 elf_hwcap_fixup();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100634
Russell Kingc0e95872008-09-25 15:35:28 +0100635 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100636 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100637}
638
Grant Likely93c02ab2011-04-28 14:27:21 -0600639void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640{
Russell Kingff69a4c2013-07-26 14:55:59 +0100641 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Grant Likely62913192011-04-28 14:27:21 -0600643 early_print("Available machine support:\n\nID (hex)\tNAME\n");
644 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100645 early_print("%08x\t%s\n", p->nr, p->name);
646
647 early_print("\nPlease check your kernel config and/or bootloader.\n");
648
649 while (true)
650 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651}
652
Magnus Damm6a5014a2013-10-22 17:53:16 +0100653int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100654{
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100655 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400656
Russell King3a669412005-06-22 21:43:10 +0100657 /*
658 * Ensure that start/size are aligned to a page boundary.
659 * Size is appropriately rounded down, start is rounded up.
660 */
661 size -= start & ~PAGE_MASK;
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100662 aligned_start = PAGE_ALIGN(start);
Will Deacone5ab8582012-04-12 17:15:08 +0100663
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100664#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
665 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100666 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
667 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100668 return -EINVAL;
669 }
670
671 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100672 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
673 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100674 /*
675 * To ensure bank->start + bank->size is representable in
676 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
677 * This means we lose a page after masking.
678 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100679 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100680 }
681#endif
682
Russell King571b1432014-01-11 11:22:18 +0000683 if (aligned_start < PHYS_OFFSET) {
684 if (aligned_start + size <= PHYS_OFFSET) {
685 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
686 aligned_start, aligned_start + size);
687 return -EINVAL;
688 }
689
690 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
691 aligned_start, (u64)PHYS_OFFSET);
692
693 size -= PHYS_OFFSET - aligned_start;
694 aligned_start = PHYS_OFFSET;
695 }
696
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100697 start = aligned_start;
698 size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400699
700 /*
701 * Check whether this memory region has non-zero size or
702 * invalid node number.
703 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100704 if (size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400705 return -EINVAL;
706
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100707 memblock_add(start, size);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400708 return 0;
Russell King3a669412005-06-22 21:43:10 +0100709}
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711/*
712 * Pick out the memory size. We look for mem=size@start,
713 * where start and size are "size[KkMm]"
714 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100715
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100716static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717{
718 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100719 u64 size;
720 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100721 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
723 /*
724 * If the user specifies memory size, we
725 * blow away any automatically generated
726 * size.
727 */
728 if (usermem == 0) {
729 usermem = 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100730 memblock_remove(memblock_start_of_DRAM(),
731 memblock_end_of_DRAM() - memblock_start_of_DRAM());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 }
733
734 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100735 size = memparse(p, &endp);
736 if (*endp == '@')
737 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Andrew Morton1c97b732006-04-20 21:41:18 +0100739 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100740
741 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100743early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Russell Kingff69a4c2013-07-26 14:55:59 +0100745static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
Dima Zavin11b93692011-01-14 23:05:14 +0100747 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
Russell King37efe642008-12-01 11:53:07 +0000750 kernel_code.start = virt_to_phys(_text);
751 kernel_code.end = virt_to_phys(_etext - 1);
Russell King842eab42010-10-01 14:12:22 +0100752 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000753 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Dima Zavin11b93692011-01-14 23:05:14 +0100755 for_each_memblock(memory, region) {
Santosh Shilimkarca474402014-02-06 19:50:35 +0100756 res = memblock_virt_alloc(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 res->name = "System RAM";
Dima Zavin11b93692011-01-14 23:05:14 +0100758 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
759 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
761
762 request_resource(&iomem_resource, res);
763
764 if (kernel_code.start >= res->start &&
765 kernel_code.end <= res->end)
766 request_resource(res, &kernel_code);
767 if (kernel_data.start >= res->start &&
768 kernel_data.end <= res->end)
769 request_resource(res, &kernel_data);
770 }
771
772 if (mdesc->video_start) {
773 video_ram.start = mdesc->video_start;
774 video_ram.end = mdesc->video_end;
775 request_resource(&iomem_resource, &video_ram);
776 }
777
778 /*
779 * Some machines don't have the possibility of ever
780 * possessing lp0, lp1 or lp2
781 */
782 if (mdesc->reserve_lp0)
783 request_resource(&ioport_resource, &lp0);
784 if (mdesc->reserve_lp1)
785 request_resource(&ioport_resource, &lp1);
786 if (mdesc->reserve_lp2)
787 request_resource(&ioport_resource, &lp2);
788}
789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
791struct screen_info screen_info = {
792 .orig_video_lines = 30,
793 .orig_video_cols = 80,
794 .orig_video_mode = 0,
795 .orig_video_ega_bx = 0,
796 .orig_video_isVGA = 1,
797 .orig_video_points = 8
798};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799#endif
800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801static int __init customize_machine(void)
802{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000803 /*
804 * customizes platform devices, or adds new ones
805 * On DT based machines, we fall back to populating the
806 * machine from the device tree, if no callback is provided,
807 * otherwise we would always need an init_machine callback.
808 */
Russell King8ff14432010-12-20 10:18:36 +0000809 if (machine_desc->init_machine)
810 machine_desc->init_machine();
Arnd Bergmann883a1062013-01-31 17:51:18 +0000811#ifdef CONFIG_OF
812 else
813 of_platform_populate(NULL, of_default_bus_match_table,
814 NULL, NULL);
815#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 return 0;
817}
818arch_initcall(customize_machine);
819
Shawn Guo90de4132012-04-25 22:24:44 +0800820static int __init init_machine_late(void)
821{
822 if (machine_desc->init_late)
823 machine_desc->init_late();
824 return 0;
825}
826late_initcall(init_machine_late);
827
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100828#ifdef CONFIG_KEXEC
829static inline unsigned long long get_total_mem(void)
830{
831 unsigned long total;
832
833 total = max_low_pfn - min_low_pfn;
834 return total << PAGE_SHIFT;
835}
836
837/**
838 * reserve_crashkernel() - reserves memory are for crash kernel
839 *
840 * This function reserves memory area given in "crashkernel=" kernel command
841 * line parameter. The memory reserved is used by a dump capture kernel when
842 * primary kernel is crashing.
843 */
844static void __init reserve_crashkernel(void)
845{
846 unsigned long long crash_size, crash_base;
847 unsigned long long total_mem;
848 int ret;
849
850 total_mem = get_total_mem();
851 ret = parse_crashkernel(boot_command_line, total_mem,
852 &crash_size, &crash_base);
853 if (ret)
854 return;
855
Santosh Shilimkar84f452b2013-06-30 00:28:46 -0400856 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100857 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100858 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
859 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100860 return;
861 }
862
Olof Johansson1b0f6682013-12-05 18:29:35 +0100863 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
864 (unsigned long)(crash_size >> 20),
865 (unsigned long)(crash_base >> 20),
866 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100867
868 crashk_res.start = crash_base;
869 crashk_res.end = crash_base + crash_size - 1;
870 insert_resource(&iomem_resource, &crashk_res);
871}
872#else
873static inline void reserve_crashkernel(void) {}
874#endif /* CONFIG_KEXEC */
875
Dave Martin4588c342012-02-17 16:54:28 +0000876void __init hyp_mode_check(void)
877{
878#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +0100879 sync_boot_mode();
880
Dave Martin4588c342012-02-17 16:54:28 +0000881 if (is_hyp_mode_available()) {
882 pr_info("CPU: All CPU(s) started in HYP mode.\n");
883 pr_info("CPU: Virtualization extensions available.\n");
884 } else if (is_hyp_mode_mismatched()) {
885 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
886 __boot_cpu_mode & MODE_MASK);
887 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
888 } else
889 pr_info("CPU: All CPU(s) started in SVC mode.\n");
890#endif
891}
892
Grant Likely62913192011-04-28 14:27:21 -0600893void __init setup_arch(char **cmdline_p)
894{
Russell Kingff69a4c2013-07-26 14:55:59 +0100895 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -0600896
Grant Likely62913192011-04-28 14:27:21 -0600897 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -0600898 mdesc = setup_machine_fdt(__atags_pointer);
899 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +0100900 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Grant Likely62913192011-04-28 14:27:21 -0600901 machine_desc = mdesc;
902 machine_name = mdesc->name;
Russell King719c9d12014-10-28 12:40:26 +0000903 dump_stack_set_arch_desc("%s", mdesc->name);
Grant Likely62913192011-04-28 14:27:21 -0600904
Robin Holt16d6d5b2013-07-08 16:01:39 -0700905 if (mdesc->reboot_mode != REBOOT_HARD)
906 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -0600907
Russell King37efe642008-12-01 11:53:07 +0000908 init_mm.start_code = (unsigned long) _text;
909 init_mm.end_code = (unsigned long) _etext;
910 init_mm.end_data = (unsigned long) _edata;
911 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100913 /* populate cmd_line too for later use, preserving boot_command_line */
914 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
915 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100916
917 parse_early_param();
918
Santosh Shilimkara77e0c72013-07-31 12:44:46 -0400919 early_paging_init(mdesc, lookup_processor_type(read_cpuid_id()));
Santosh Shilimkar7c927322013-12-02 20:29:59 +0100920 setup_dma_zone(mdesc);
Russell King0371d3f2011-07-05 19:58:29 +0100921 sanity_check_meminfo();
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100922 arm_memblock_init(mdesc);
Russell King2778f622010-07-09 16:27:52 +0100923
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400924 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +0100925 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926
Russell Kinga5287212011-11-04 15:05:24 +0000927 if (mdesc->restart)
928 arm_pm_restart = mdesc->restart;
929
Grant Likely93c02ab2011-04-28 14:27:21 -0600930 unflatten_device_tree();
931
Lorenzo Pieralisi55871642011-12-14 16:01:24 +0000932 arm_dt_init_cpu_maps();
Stefano Stabellini05774082013-05-21 14:24:11 +0000933 psci_init();
Russell King7bbb7942006-02-16 11:08:09 +0000934#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100935 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +0000936 if (!mdesc->smp_init || !mdesc->smp_init()) {
937 if (psci_smp_available())
938 smp_set_ops(&psci_smp_ops);
939 else if (mdesc->smp)
940 smp_set_ops(mdesc->smp);
941 }
Russell Kingf00ec482010-09-04 10:47:48 +0100942 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100943 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100944 }
Russell King7bbb7942006-02-16 11:08:09 +0000945#endif
Dave Martin4588c342012-02-17 16:54:28 +0000946
947 if (!is_smp())
948 hyp_mode_check();
949
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100950 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +0000951
eric miao52108642010-12-13 09:42:34 +0100952#ifdef CONFIG_MULTI_IRQ_HANDLER
953 handle_arch_irq = mdesc->handle_irq;
954#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
956#ifdef CONFIG_VT
957#if defined(CONFIG_VGA_CONSOLE)
958 conswitchp = &vga_con;
959#elif defined(CONFIG_DUMMY_CONSOLE)
960 conswitchp = &dummy_con;
961#endif
962#endif
Russell Kingdec12e62010-12-16 13:49:34 +0000963
964 if (mdesc->init_early)
965 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966}
967
968
969static int __init topology_init(void)
970{
971 int cpu;
972
Russell King66fb8bd2007-03-13 09:54:21 +0000973 for_each_possible_cpu(cpu) {
974 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
975 cpuinfo->cpu.hotpluggable = 1;
976 register_cpu(&cpuinfo->cpu, cpu);
977 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978
979 return 0;
980}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981subsys_initcall(topology_init);
982
Russell Kinge119bff2010-01-10 17:23:29 +0000983#ifdef CONFIG_HAVE_PROC_CPU
984static int __init proc_cpu_init(void)
985{
986 struct proc_dir_entry *res;
987
988 res = proc_mkdir("cpu", NULL);
989 if (!res)
990 return -ENOMEM;
991 return 0;
992}
993fs_initcall(proc_cpu_init);
994#endif
995
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996static const char *hwcap_str[] = {
997 "swp",
998 "half",
999 "thumb",
1000 "26bit",
1001 "fastmult",
1002 "fpa",
1003 "vfp",
1004 "edsp",
1005 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +01001006 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +01001007 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +00001008 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +00001009 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +01001010 "vfpv3",
1011 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +01001012 "tls",
1013 "vfpv4",
1014 "idiva",
1015 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001016 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001017 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001018 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 NULL
1020};
1021
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001022static const char *hwcap2_str[] = {
Ard Biesheuvel8258a982014-02-19 22:29:40 +01001023 "aes",
1024 "pmull",
1025 "sha1",
1026 "sha2",
1027 "crc32",
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001028 NULL
1029};
1030
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031static int c_show(struct seq_file *m, void *v)
1032{
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001033 int i, j;
1034 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001037 /*
1038 * glibc reads /proc/cpuinfo to determine the number of
1039 * online processors, looking for lines beginning with
1040 * "processor". Give glibc what it expects.
1041 */
1042 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001043 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1044 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1045 cpu_name, cpuid & 15, elf_platform);
1046
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001047 /* dump out the processor features */
1048 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001050 for (j = 0; hwcap_str[j]; j++)
1051 if (elf_hwcap & (1 << j))
1052 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001054 for (j = 0; hwcap2_str[j]; j++)
1055 if (elf_hwcap2 & (1 << j))
1056 seq_printf(m, "%s ", hwcap2_str[j]);
1057
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001058 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1059 seq_printf(m, "CPU architecture: %s\n",
1060 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001062 if ((cpuid & 0x0008f000) == 0x00000000) {
1063 /* pre-ARM7 */
1064 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 } else {
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001066 if ((cpuid & 0x0008f000) == 0x00007000) {
1067 /* ARM7 */
1068 seq_printf(m, "CPU variant\t: 0x%02x\n",
1069 (cpuid >> 16) & 127);
1070 } else {
1071 /* post-ARM7 */
1072 seq_printf(m, "CPU variant\t: 0x%x\n",
1073 (cpuid >> 20) & 15);
1074 }
1075 seq_printf(m, "CPU part\t: 0x%03x\n",
1076 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 }
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001078 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
1081 seq_printf(m, "Hardware\t: %s\n", machine_name);
1082 seq_printf(m, "Revision\t: %04x\n", system_rev);
1083 seq_printf(m, "Serial\t\t: %08x%08x\n",
1084 system_serial_high, system_serial_low);
1085
1086 return 0;
1087}
1088
1089static void *c_start(struct seq_file *m, loff_t *pos)
1090{
1091 return *pos < 1 ? (void *)1 : NULL;
1092}
1093
1094static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1095{
1096 ++*pos;
1097 return NULL;
1098}
1099
1100static void c_stop(struct seq_file *m, void *v)
1101{
1102}
1103
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001104const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 .start = c_start,
1106 .next = c_next,
1107 .stop = c_stop,
1108 .show = c_show
1109};