blob: bc923c7acce95fcdad6d738e69f9f16e3d8aaf27 [file] [log] [blame]
Erik Gilling3c92db92010-03-15 19:40:06 -07001/*
2 * arch/arm/mach-tegra/gpio.c
3 *
4 * Copyright (c) 2010 Google, Inc
5 *
6 * Author:
7 * Erik Gilling <konkers@google.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/init.h>
21#include <linux/irq.h>
Colin Cross2e47b8b2010-04-07 12:59:42 -070022#include <linux/interrupt.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070023#include <linux/io.h>
24#include <linux/gpio.h>
Grant Likelydf221222011-06-15 14:54:14 -060025#include <linux/of.h>
Stephen Warren88d89512011-10-11 16:16:14 -060026#include <linux/platform_device.h>
27#include <linux/module.h>
Stephen Warren6f74dc92012-01-04 08:39:37 +000028#include <linux/irqdomain.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070029
Will Deacon98022942011-02-21 13:58:10 +000030#include <asm/mach/irq.h>
31
Stephen Warrenea5abbd2011-09-26 19:00:02 +010032#include <mach/gpio-tegra.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070033#include <mach/iomap.h>
Colin Cross2ea67fd2010-10-04 08:49:49 -070034#include <mach/suspend.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070035
36#define GPIO_BANK(x) ((x) >> 5)
37#define GPIO_PORT(x) (((x) >> 3) & 0x3)
38#define GPIO_BIT(x) ((x) & 0x7)
39
Stephen Warren88d89512011-10-11 16:16:14 -060040#define GPIO_REG(x) (GPIO_BANK(x) * 0x80 + GPIO_PORT(x) * 4)
Erik Gilling3c92db92010-03-15 19:40:06 -070041
42#define GPIO_CNF(x) (GPIO_REG(x) + 0x00)
43#define GPIO_OE(x) (GPIO_REG(x) + 0x10)
44#define GPIO_OUT(x) (GPIO_REG(x) + 0X20)
45#define GPIO_IN(x) (GPIO_REG(x) + 0x30)
46#define GPIO_INT_STA(x) (GPIO_REG(x) + 0x40)
47#define GPIO_INT_ENB(x) (GPIO_REG(x) + 0x50)
48#define GPIO_INT_LVL(x) (GPIO_REG(x) + 0x60)
49#define GPIO_INT_CLR(x) (GPIO_REG(x) + 0x70)
50
51#define GPIO_MSK_CNF(x) (GPIO_REG(x) + 0x800)
52#define GPIO_MSK_OE(x) (GPIO_REG(x) + 0x810)
53#define GPIO_MSK_OUT(x) (GPIO_REG(x) + 0X820)
54#define GPIO_MSK_INT_STA(x) (GPIO_REG(x) + 0x840)
55#define GPIO_MSK_INT_ENB(x) (GPIO_REG(x) + 0x850)
56#define GPIO_MSK_INT_LVL(x) (GPIO_REG(x) + 0x860)
57
58#define GPIO_INT_LVL_MASK 0x010101
59#define GPIO_INT_LVL_EDGE_RISING 0x000101
60#define GPIO_INT_LVL_EDGE_FALLING 0x000100
61#define GPIO_INT_LVL_EDGE_BOTH 0x010100
62#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
63#define GPIO_INT_LVL_LEVEL_LOW 0x000000
64
65struct tegra_gpio_bank {
66 int bank;
67 int irq;
68 spinlock_t lvl_lock[4];
Colin Cross2e47b8b2010-04-07 12:59:42 -070069#ifdef CONFIG_PM
70 u32 cnf[4];
71 u32 out[4];
72 u32 oe[4];
73 u32 int_enb[4];
74 u32 int_lvl[4];
75#endif
Erik Gilling3c92db92010-03-15 19:40:06 -070076};
77
Stephen Warren6f74dc92012-01-04 08:39:37 +000078static struct irq_domain irq_domain;
Stephen Warren88d89512011-10-11 16:16:14 -060079static void __iomem *regs;
80static struct tegra_gpio_bank tegra_gpio_banks[7];
81
82static inline void tegra_gpio_writel(u32 val, u32 reg)
83{
84 __raw_writel(val, regs + reg);
85}
86
87static inline u32 tegra_gpio_readl(u32 reg)
88{
89 return __raw_readl(regs + reg);
90}
Erik Gilling3c92db92010-03-15 19:40:06 -070091
92static int tegra_gpio_compose(int bank, int port, int bit)
93{
94 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
95}
96
97static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
98{
99 u32 val;
100
101 val = 0x100 << GPIO_BIT(gpio);
102 if (value)
103 val |= 1 << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600104 tegra_gpio_writel(val, reg);
Erik Gilling3c92db92010-03-15 19:40:06 -0700105}
106
107void tegra_gpio_enable(int gpio)
108{
109 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
110}
111
112void tegra_gpio_disable(int gpio)
113{
114 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
115}
116
117static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
118{
119 tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
120}
121
122static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
123{
Stephen Warren88d89512011-10-11 16:16:14 -0600124 return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
Erik Gilling3c92db92010-03-15 19:40:06 -0700125}
126
127static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
128{
129 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
130 return 0;
131}
132
133static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
134 int value)
135{
136 tegra_gpio_set(chip, offset, value);
137 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
138 return 0;
139}
140
Stephen Warren438a99c2011-08-23 00:39:56 +0100141static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
142{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000143 return irq_domain_to_irq(&irq_domain, offset);
Stephen Warren438a99c2011-08-23 00:39:56 +0100144}
Erik Gilling3c92db92010-03-15 19:40:06 -0700145
146static struct gpio_chip tegra_gpio_chip = {
147 .label = "tegra-gpio",
148 .direction_input = tegra_gpio_direction_input,
149 .get = tegra_gpio_get,
150 .direction_output = tegra_gpio_direction_output,
151 .set = tegra_gpio_set,
Stephen Warren438a99c2011-08-23 00:39:56 +0100152 .to_irq = tegra_gpio_to_irq,
Erik Gilling3c92db92010-03-15 19:40:06 -0700153 .base = 0,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700154 .ngpio = TEGRA_NR_GPIOS,
Erik Gilling3c92db92010-03-15 19:40:06 -0700155};
156
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100157static void tegra_gpio_irq_ack(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700158{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000159 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700160
Stephen Warren88d89512011-10-11 16:16:14 -0600161 tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700162}
163
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100164static void tegra_gpio_irq_mask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700165{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000166 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700167
168 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
169}
170
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100171static void tegra_gpio_irq_unmask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700172{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000173 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700174
175 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
176}
177
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100178static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Erik Gilling3c92db92010-03-15 19:40:06 -0700179{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000180 int gpio = d->hwirq;
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100181 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Erik Gilling3c92db92010-03-15 19:40:06 -0700182 int port = GPIO_PORT(gpio);
183 int lvl_type;
184 int val;
185 unsigned long flags;
186
187 switch (type & IRQ_TYPE_SENSE_MASK) {
188 case IRQ_TYPE_EDGE_RISING:
189 lvl_type = GPIO_INT_LVL_EDGE_RISING;
190 break;
191
192 case IRQ_TYPE_EDGE_FALLING:
193 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
194 break;
195
196 case IRQ_TYPE_EDGE_BOTH:
197 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
198 break;
199
200 case IRQ_TYPE_LEVEL_HIGH:
201 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
202 break;
203
204 case IRQ_TYPE_LEVEL_LOW:
205 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
206 break;
207
208 default:
209 return -EINVAL;
210 }
211
212 spin_lock_irqsave(&bank->lvl_lock[port], flags);
213
Stephen Warren88d89512011-10-11 16:16:14 -0600214 val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700215 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
216 val |= lvl_type << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600217 tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700218
219 spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
220
221 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100222 __irq_set_handler_locked(d->irq, handle_level_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700223 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100224 __irq_set_handler_locked(d->irq, handle_edge_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700225
226 return 0;
227}
228
229static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
230{
231 struct tegra_gpio_bank *bank;
232 int port;
233 int pin;
234 int unmasked = 0;
Will Deacon98022942011-02-21 13:58:10 +0000235 struct irq_chip *chip = irq_desc_get_chip(desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700236
Will Deacon98022942011-02-21 13:58:10 +0000237 chained_irq_enter(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700238
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100239 bank = irq_get_handler_data(irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700240
241 for (port = 0; port < 4; port++) {
242 int gpio = tegra_gpio_compose(bank->bank, port, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600243 unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
244 tegra_gpio_readl(GPIO_INT_ENB(gpio));
245 u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700246
247 for_each_set_bit(pin, &sta, 8) {
Stephen Warren88d89512011-10-11 16:16:14 -0600248 tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700249
250 /* if gpio is edge triggered, clear condition
251 * before executing the hander so that we don't
252 * miss edges
253 */
254 if (lvl & (0x100 << pin)) {
255 unmasked = 1;
Will Deacon98022942011-02-21 13:58:10 +0000256 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700257 }
258
259 generic_handle_irq(gpio_to_irq(gpio + pin));
260 }
261 }
262
263 if (!unmasked)
Will Deacon98022942011-02-21 13:58:10 +0000264 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700265
266}
267
Colin Cross2e47b8b2010-04-07 12:59:42 -0700268#ifdef CONFIG_PM
269void tegra_gpio_resume(void)
270{
271 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700272 int b;
273 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700274
275 local_irq_save(flags);
276
277 for (b = 0; b < ARRAY_SIZE(tegra_gpio_banks); b++) {
278 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
279
280 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
281 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600282 tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
283 tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
284 tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
285 tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
286 tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700287 }
288 }
289
290 local_irq_restore(flags);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700291}
292
293void tegra_gpio_suspend(void)
294{
295 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700296 int b;
297 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700298
Colin Cross2e47b8b2010-04-07 12:59:42 -0700299 local_irq_save(flags);
300 for (b = 0; b < ARRAY_SIZE(tegra_gpio_banks); b++) {
301 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
302
303 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
304 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600305 bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
306 bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
307 bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
308 bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
309 bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700310 }
311 }
312 local_irq_restore(flags);
313}
314
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100315static int tegra_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700316{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100317 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100318 return irq_set_irq_wake(bank->irq, enable);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700319}
320#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700321
322static struct irq_chip tegra_gpio_irq_chip = {
323 .name = "GPIO",
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100324 .irq_ack = tegra_gpio_irq_ack,
325 .irq_mask = tegra_gpio_irq_mask,
326 .irq_unmask = tegra_gpio_irq_unmask,
327 .irq_set_type = tegra_gpio_irq_set_type,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700328#ifdef CONFIG_PM
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100329 .irq_set_wake = tegra_gpio_wake_enable,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700330#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700331};
332
333
334/* This lock class tells lockdep that GPIO irqs are in a different
335 * category than their parents, so it won't report false recursion.
336 */
337static struct lock_class_key gpio_lock_class;
338
Stephen Warren88d89512011-10-11 16:16:14 -0600339static int __devinit tegra_gpio_probe(struct platform_device *pdev)
Erik Gilling3c92db92010-03-15 19:40:06 -0700340{
Stephen Warren88d89512011-10-11 16:16:14 -0600341 struct resource *res;
Erik Gilling3c92db92010-03-15 19:40:06 -0700342 struct tegra_gpio_bank *bank;
Stephen Warren47008002011-08-23 00:39:55 +0100343 int gpio;
Erik Gilling3c92db92010-03-15 19:40:06 -0700344 int i;
345 int j;
346
Stephen Warren6f74dc92012-01-04 08:39:37 +0000347 irq_domain.irq_base = irq_alloc_descs(-1, 0, TEGRA_NR_GPIOS, 0);
348 if (irq_domain.irq_base < 0) {
349 dev_err(&pdev->dev, "Couldn't allocate IRQ numbers\n");
350 return -ENODEV;
351 }
352 irq_domain.nr_irq = TEGRA_NR_GPIOS;
353 irq_domain.ops = &irq_domain_simple_ops;
354 irq_domain.of_node = pdev->dev.of_node;
355 irq_domain_add(&irq_domain);
356
Stephen Warren88d89512011-10-11 16:16:14 -0600357 for (i = 0; i < ARRAY_SIZE(tegra_gpio_banks); i++) {
358 res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
359 if (!res) {
360 dev_err(&pdev->dev, "Missing IRQ resource\n");
361 return -ENODEV;
362 }
363
364 bank = &tegra_gpio_banks[i];
365 bank->bank = i;
366 bank->irq = res->start;
367 }
368
369 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
370 if (!res) {
371 dev_err(&pdev->dev, "Missing MEM resource\n");
372 return -ENODEV;
373 }
374
Julia Lawallaedd4fd2011-12-27 15:01:26 +0100375 regs = devm_request_and_ioremap(&pdev->dev, res);
Stephen Warren88d89512011-10-11 16:16:14 -0600376 if (!regs) {
377 dev_err(&pdev->dev, "Couldn't ioremap regs\n");
378 return -ENODEV;
379 }
380
Erik Gilling3c92db92010-03-15 19:40:06 -0700381 for (i = 0; i < 7; i++) {
382 for (j = 0; j < 4; j++) {
383 int gpio = tegra_gpio_compose(i, j, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600384 tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700385 }
386 }
387
Grant Likelydf221222011-06-15 14:54:14 -0600388#ifdef CONFIG_OF_GPIO
Stephen Warren88d89512011-10-11 16:16:14 -0600389 tegra_gpio_chip.of_node = pdev->dev.of_node;
390#endif
Grant Likelydf221222011-06-15 14:54:14 -0600391
Erik Gilling3c92db92010-03-15 19:40:06 -0700392 gpiochip_add(&tegra_gpio_chip);
393
Stephen Warren47008002011-08-23 00:39:55 +0100394 for (gpio = 0; gpio < TEGRA_NR_GPIOS; gpio++) {
Stephen Warren6f74dc92012-01-04 08:39:37 +0000395 int irq = irq_domain_to_irq(&irq_domain, gpio);
Stephen Warren47008002011-08-23 00:39:55 +0100396 /* No validity check; all Tegra GPIOs are valid IRQs */
Erik Gilling3c92db92010-03-15 19:40:06 -0700397
Stephen Warren47008002011-08-23 00:39:55 +0100398 bank = &tegra_gpio_banks[GPIO_BANK(gpio)];
399
400 irq_set_lockdep_class(irq, &gpio_lock_class);
401 irq_set_chip_data(irq, bank);
402 irq_set_chip_and_handler(irq, &tegra_gpio_irq_chip,
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100403 handle_simple_irq);
Stephen Warren47008002011-08-23 00:39:55 +0100404 set_irq_flags(irq, IRQF_VALID);
Erik Gilling3c92db92010-03-15 19:40:06 -0700405 }
406
407 for (i = 0; i < ARRAY_SIZE(tegra_gpio_banks); i++) {
408 bank = &tegra_gpio_banks[i];
409
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100410 irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
411 irq_set_handler_data(bank->irq, bank);
Erik Gilling3c92db92010-03-15 19:40:06 -0700412
413 for (j = 0; j < 4; j++)
414 spin_lock_init(&bank->lvl_lock[j]);
415 }
416
417 return 0;
418}
419
Stephen Warren88d89512011-10-11 16:16:14 -0600420static struct of_device_id tegra_gpio_of_match[] __devinitdata = {
421 { .compatible = "nvidia,tegra20-gpio", },
422 { },
423};
424
425static struct platform_driver tegra_gpio_driver = {
426 .driver = {
427 .name = "tegra-gpio",
428 .owner = THIS_MODULE,
429 .of_match_table = tegra_gpio_of_match,
430 },
431 .probe = tegra_gpio_probe,
432};
433
434static int __init tegra_gpio_init(void)
435{
436 return platform_driver_register(&tegra_gpio_driver);
437}
Erik Gilling3c92db92010-03-15 19:40:06 -0700438postcore_initcall(tegra_gpio_init);
439
Olof Johansson632095e2011-02-13 19:12:27 -0800440void __init tegra_gpio_config(struct tegra_gpio_table *table, int num)
441{
442 int i;
443
444 for (i = 0; i < num; i++) {
445 int gpio = table[i].gpio;
446
447 if (table[i].enable)
448 tegra_gpio_enable(gpio);
449 else
450 tegra_gpio_disable(gpio);
451 }
452}
453
Erik Gilling3c92db92010-03-15 19:40:06 -0700454#ifdef CONFIG_DEBUG_FS
455
456#include <linux/debugfs.h>
457#include <linux/seq_file.h>
458
459static int dbg_gpio_show(struct seq_file *s, void *unused)
460{
461 int i;
462 int j;
463
464 for (i = 0; i < 7; i++) {
465 for (j = 0; j < 4; j++) {
466 int gpio = tegra_gpio_compose(i, j, 0);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700467 seq_printf(s,
468 "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
469 i, j,
Stephen Warren88d89512011-10-11 16:16:14 -0600470 tegra_gpio_readl(GPIO_CNF(gpio)),
471 tegra_gpio_readl(GPIO_OE(gpio)),
472 tegra_gpio_readl(GPIO_OUT(gpio)),
473 tegra_gpio_readl(GPIO_IN(gpio)),
474 tegra_gpio_readl(GPIO_INT_STA(gpio)),
475 tegra_gpio_readl(GPIO_INT_ENB(gpio)),
476 tegra_gpio_readl(GPIO_INT_LVL(gpio)));
Erik Gilling3c92db92010-03-15 19:40:06 -0700477 }
478 }
479 return 0;
480}
481
482static int dbg_gpio_open(struct inode *inode, struct file *file)
483{
484 return single_open(file, dbg_gpio_show, &inode->i_private);
485}
486
487static const struct file_operations debug_fops = {
488 .open = dbg_gpio_open,
489 .read = seq_read,
490 .llseek = seq_lseek,
491 .release = single_release,
492};
493
494static int __init tegra_gpio_debuginit(void)
495{
496 (void) debugfs_create_file("tegra_gpio", S_IRUGO,
497 NULL, NULL, &debug_fops);
498 return 0;
499}
500late_initcall(tegra_gpio_debuginit);
501#endif