Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2 | * Derived from "arch/i386/kernel/process.c" |
| 3 | * Copyright (C) 1995 Linus Torvalds |
| 4 | * |
| 5 | * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and |
| 6 | * Paul Mackerras (paulus@cs.anu.edu.au) |
| 7 | * |
| 8 | * PowerPC version |
| 9 | * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License |
| 13 | * as published by the Free Software Foundation; either version |
| 14 | * 2 of the License, or (at your option) any later version. |
| 15 | */ |
| 16 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 17 | #include <linux/errno.h> |
| 18 | #include <linux/sched.h> |
| 19 | #include <linux/kernel.h> |
| 20 | #include <linux/mm.h> |
| 21 | #include <linux/smp.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 22 | #include <linux/stddef.h> |
| 23 | #include <linux/unistd.h> |
| 24 | #include <linux/ptrace.h> |
| 25 | #include <linux/slab.h> |
| 26 | #include <linux/user.h> |
| 27 | #include <linux/elf.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 28 | #include <linux/prctl.h> |
| 29 | #include <linux/init_task.h> |
Paul Gortmaker | 4b16f8e | 2011-07-22 18:24:23 -0400 | [diff] [blame] | 30 | #include <linux/export.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 31 | #include <linux/kallsyms.h> |
| 32 | #include <linux/mqueue.h> |
| 33 | #include <linux/hardirq.h> |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 34 | #include <linux/utsname.h> |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 35 | #include <linux/ftrace.h> |
Martin Schwidefsky | 79741dd | 2008-12-31 15:11:38 +0100 | [diff] [blame] | 36 | #include <linux/kernel_stat.h> |
Anton Blanchard | d839088 | 2009-02-22 01:50:03 +0000 | [diff] [blame] | 37 | #include <linux/personality.h> |
| 38 | #include <linux/random.h> |
K.Prasad | 5aae8a5 | 2010-06-15 11:35:19 +0530 | [diff] [blame] | 39 | #include <linux/hw_breakpoint.h> |
Anton Blanchard | 7b051f6 | 2014-10-13 20:27:15 +1100 | [diff] [blame] | 40 | #include <linux/uaccess.h> |
Daniel Axtens | 7f92bc5 | 2016-01-06 11:45:51 +1100 | [diff] [blame] | 41 | #include <linux/elf-randomize.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 42 | |
| 43 | #include <asm/pgtable.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 44 | #include <asm/io.h> |
| 45 | #include <asm/processor.h> |
| 46 | #include <asm/mmu.h> |
| 47 | #include <asm/prom.h> |
Michael Ellerman | 76032de | 2005-11-07 13:12:03 +1100 | [diff] [blame] | 48 | #include <asm/machdep.h> |
Paul Mackerras | c6622f6 | 2006-02-24 10:06:59 +1100 | [diff] [blame] | 49 | #include <asm/time.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 50 | #include <asm/runlatch.h> |
Arnd Bergmann | a7f3184 | 2006-03-23 00:00:08 +0100 | [diff] [blame] | 51 | #include <asm/syscalls.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 52 | #include <asm/switch_to.h> |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 53 | #include <asm/tm.h> |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 54 | #include <asm/debug.h> |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 55 | #ifdef CONFIG_PPC64 |
| 56 | #include <asm/firmware.h> |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 57 | #endif |
Anton Blanchard | 7cedd60 | 2014-02-04 16:08:51 +1100 | [diff] [blame] | 58 | #include <asm/code-patching.h> |
Daniel Axtens | 7f92bc5 | 2016-01-06 11:45:51 +1100 | [diff] [blame] | 59 | #include <asm/exec.h> |
Michael Ellerman | 5d31a96 | 2016-03-24 22:04:04 +1100 | [diff] [blame] | 60 | #include <asm/livepatch.h> |
Kevin Hao | b92a226 | 2016-07-23 14:42:40 +0530 | [diff] [blame] | 61 | #include <asm/cpu_has_feature.h> |
Daniel Axtens | 0545d54 | 2016-09-06 15:32:43 +1000 | [diff] [blame] | 62 | #include <asm/asm-prototypes.h> |
Michael Ellerman | 5d31a96 | 2016-03-24 22:04:04 +1100 | [diff] [blame] | 63 | |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 64 | #include <linux/kprobes.h> |
| 65 | #include <linux/kdebug.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 66 | |
Michael Neuling | 8b3c34c | 2013-02-13 16:21:32 +0000 | [diff] [blame] | 67 | /* Transactional Memory debug */ |
| 68 | #ifdef TM_DEBUG_SW |
| 69 | #define TM_DEBUG(x...) printk(KERN_INFO x) |
| 70 | #else |
| 71 | #define TM_DEBUG(x...) do { } while(0) |
| 72 | #endif |
| 73 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 74 | extern unsigned long _get_SP(void); |
| 75 | |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 76 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Anton Blanchard | b86fd2b | 2015-10-29 11:43:58 +1100 | [diff] [blame] | 77 | static void check_if_tm_restore_required(struct task_struct *tsk) |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 78 | { |
| 79 | /* |
| 80 | * If we are saving the current thread's registers, and the |
| 81 | * thread is in a transactional state, set the TIF_RESTORE_TM |
| 82 | * bit so that we know to restore the registers before |
| 83 | * returning to userspace. |
| 84 | */ |
| 85 | if (tsk == current && tsk->thread.regs && |
| 86 | MSR_TM_ACTIVE(tsk->thread.regs->msr) && |
| 87 | !test_thread_flag(TIF_RESTORE_TM)) { |
Anshuman Khandual | 829023d | 2015-07-06 16:24:10 +0530 | [diff] [blame] | 88 | tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr; |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 89 | set_thread_flag(TIF_RESTORE_TM); |
| 90 | } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 91 | } |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 92 | |
| 93 | static inline bool msr_tm_active(unsigned long msr) |
| 94 | { |
| 95 | return MSR_TM_ACTIVE(msr); |
| 96 | } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 97 | #else |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 98 | static inline bool msr_tm_active(unsigned long msr) { return false; } |
Anton Blanchard | b86fd2b | 2015-10-29 11:43:58 +1100 | [diff] [blame] | 99 | static inline void check_if_tm_restore_required(struct task_struct *tsk) { } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 100 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
| 101 | |
Anton Blanchard | 3eb5d58 | 2015-10-29 11:44:06 +1100 | [diff] [blame] | 102 | bool strict_msr_control; |
| 103 | EXPORT_SYMBOL(strict_msr_control); |
| 104 | |
| 105 | static int __init enable_strict_msr_control(char *str) |
| 106 | { |
| 107 | strict_msr_control = true; |
| 108 | pr_info("Enabling strict facility control\n"); |
| 109 | |
| 110 | return 0; |
| 111 | } |
| 112 | early_param("ppc_strict_facility_enable", enable_strict_msr_control); |
| 113 | |
Cyril Bur | 3cee070 | 2016-09-23 16:18:10 +1000 | [diff] [blame] | 114 | unsigned long msr_check_and_set(unsigned long bits) |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 115 | { |
| 116 | unsigned long oldmsr = mfmsr(); |
| 117 | unsigned long newmsr; |
| 118 | |
| 119 | newmsr = oldmsr | bits; |
| 120 | |
| 121 | #ifdef CONFIG_VSX |
| 122 | if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP)) |
| 123 | newmsr |= MSR_VSX; |
| 124 | #endif |
| 125 | |
| 126 | if (oldmsr != newmsr) |
| 127 | mtmsr_isync(newmsr); |
Cyril Bur | 3cee070 | 2016-09-23 16:18:10 +1000 | [diff] [blame] | 128 | |
| 129 | return newmsr; |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 130 | } |
| 131 | |
Anton Blanchard | 3eb5d58 | 2015-10-29 11:44:06 +1100 | [diff] [blame] | 132 | void __msr_check_and_clear(unsigned long bits) |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 133 | { |
| 134 | unsigned long oldmsr = mfmsr(); |
| 135 | unsigned long newmsr; |
| 136 | |
| 137 | newmsr = oldmsr & ~bits; |
| 138 | |
| 139 | #ifdef CONFIG_VSX |
| 140 | if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP)) |
| 141 | newmsr &= ~MSR_VSX; |
| 142 | #endif |
| 143 | |
| 144 | if (oldmsr != newmsr) |
| 145 | mtmsr_isync(newmsr); |
| 146 | } |
Anton Blanchard | 3eb5d58 | 2015-10-29 11:44:06 +1100 | [diff] [blame] | 147 | EXPORT_SYMBOL(__msr_check_and_clear); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 148 | |
Kevin Hao | 037f0ee | 2013-07-14 17:02:05 +0800 | [diff] [blame] | 149 | #ifdef CONFIG_PPC_FPU |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 150 | void __giveup_fpu(struct task_struct *tsk) |
| 151 | { |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 152 | unsigned long msr; |
| 153 | |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 154 | save_fpu(tsk); |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 155 | msr = tsk->thread.regs->msr; |
| 156 | msr &= ~MSR_FP; |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 157 | #ifdef CONFIG_VSX |
| 158 | if (cpu_has_feature(CPU_FTR_VSX)) |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 159 | msr &= ~MSR_VSX; |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 160 | #endif |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 161 | tsk->thread.regs->msr = msr; |
Cyril Bur | 8792468 | 2016-02-29 17:53:49 +1100 | [diff] [blame] | 162 | } |
| 163 | |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 164 | void giveup_fpu(struct task_struct *tsk) |
| 165 | { |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 166 | check_if_tm_restore_required(tsk); |
| 167 | |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 168 | msr_check_and_set(MSR_FP); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 169 | __giveup_fpu(tsk); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 170 | msr_check_and_clear(MSR_FP); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 171 | } |
| 172 | EXPORT_SYMBOL(giveup_fpu); |
| 173 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 174 | /* |
| 175 | * Make sure the floating-point register state in the |
| 176 | * the thread_struct is up to date for task tsk. |
| 177 | */ |
| 178 | void flush_fp_to_thread(struct task_struct *tsk) |
| 179 | { |
| 180 | if (tsk->thread.regs) { |
| 181 | /* |
| 182 | * We need to disable preemption here because if we didn't, |
| 183 | * another process could get scheduled after the regs->msr |
| 184 | * test but before we have finished saving the FP registers |
| 185 | * to the thread_struct. That process could take over the |
| 186 | * FPU, and then when we get scheduled again we would store |
| 187 | * bogus values for the remaining FP registers. |
| 188 | */ |
| 189 | preempt_disable(); |
| 190 | if (tsk->thread.regs->msr & MSR_FP) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 191 | /* |
| 192 | * This should only ever be called for current or |
| 193 | * for a stopped child process. Since we save away |
Anton Blanchard | af1bbc3 | 2015-10-29 11:43:57 +1100 | [diff] [blame] | 194 | * the FP register state on context switch, |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 195 | * there is something wrong if a stopped child appears |
| 196 | * to still have its FP state in the CPU registers. |
| 197 | */ |
| 198 | BUG_ON(tsk != current); |
Anton Blanchard | b86fd2b | 2015-10-29 11:43:58 +1100 | [diff] [blame] | 199 | giveup_fpu(tsk); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 200 | } |
| 201 | preempt_enable(); |
| 202 | } |
| 203 | } |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 204 | EXPORT_SYMBOL_GPL(flush_fp_to_thread); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 205 | |
| 206 | void enable_kernel_fp(void) |
| 207 | { |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 208 | unsigned long cpumsr; |
| 209 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 210 | WARN_ON(preemptible()); |
| 211 | |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 212 | cpumsr = msr_check_and_set(MSR_FP); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 213 | |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 214 | if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) { |
| 215 | check_if_tm_restore_required(current); |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 216 | /* |
| 217 | * If a thread has already been reclaimed then the |
| 218 | * checkpointed registers are on the CPU but have definitely |
| 219 | * been saved by the reclaim code. Don't need to and *cannot* |
| 220 | * giveup as this would save to the 'live' structure not the |
| 221 | * checkpointed structure. |
| 222 | */ |
| 223 | if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr)) |
| 224 | return; |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 225 | __giveup_fpu(current); |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 226 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 227 | } |
| 228 | EXPORT_SYMBOL(enable_kernel_fp); |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 229 | |
| 230 | static int restore_fp(struct task_struct *tsk) { |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 231 | if (tsk->thread.load_fp || msr_tm_active(tsk->thread.regs->msr)) { |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 232 | load_fp_state(¤t->thread.fp_state); |
| 233 | current->thread.load_fp++; |
| 234 | return 1; |
| 235 | } |
| 236 | return 0; |
| 237 | } |
| 238 | #else |
| 239 | static int restore_fp(struct task_struct *tsk) { return 0; } |
Anton Blanchard | d1e1cf2 | 2015-10-29 11:44:11 +1100 | [diff] [blame] | 240 | #endif /* CONFIG_PPC_FPU */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 241 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 242 | #ifdef CONFIG_ALTIVEC |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 243 | #define loadvec(thr) ((thr).load_vec) |
| 244 | |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 245 | static void __giveup_altivec(struct task_struct *tsk) |
| 246 | { |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 247 | unsigned long msr; |
| 248 | |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 249 | save_altivec(tsk); |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 250 | msr = tsk->thread.regs->msr; |
| 251 | msr &= ~MSR_VEC; |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 252 | #ifdef CONFIG_VSX |
| 253 | if (cpu_has_feature(CPU_FTR_VSX)) |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 254 | msr &= ~MSR_VSX; |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 255 | #endif |
Anton Blanchard | 8eb9803 | 2016-05-29 22:03:50 +1000 | [diff] [blame] | 256 | tsk->thread.regs->msr = msr; |
Cyril Bur | 6f515d8 | 2016-02-29 17:53:50 +1100 | [diff] [blame] | 257 | } |
| 258 | |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 259 | void giveup_altivec(struct task_struct *tsk) |
| 260 | { |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 261 | check_if_tm_restore_required(tsk); |
| 262 | |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 263 | msr_check_and_set(MSR_VEC); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 264 | __giveup_altivec(tsk); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 265 | msr_check_and_clear(MSR_VEC); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 266 | } |
| 267 | EXPORT_SYMBOL(giveup_altivec); |
| 268 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 269 | void enable_kernel_altivec(void) |
| 270 | { |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 271 | unsigned long cpumsr; |
| 272 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 273 | WARN_ON(preemptible()); |
| 274 | |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 275 | cpumsr = msr_check_and_set(MSR_VEC); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 276 | |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 277 | if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) { |
| 278 | check_if_tm_restore_required(current); |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 279 | /* |
| 280 | * If a thread has already been reclaimed then the |
| 281 | * checkpointed registers are on the CPU but have definitely |
| 282 | * been saved by the reclaim code. Don't need to and *cannot* |
| 283 | * giveup as this would save to the 'live' structure not the |
| 284 | * checkpointed structure. |
| 285 | */ |
| 286 | if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr)) |
| 287 | return; |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 288 | __giveup_altivec(current); |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 289 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 290 | } |
| 291 | EXPORT_SYMBOL(enable_kernel_altivec); |
| 292 | |
| 293 | /* |
| 294 | * Make sure the VMX/Altivec register state in the |
| 295 | * the thread_struct is up to date for task tsk. |
| 296 | */ |
| 297 | void flush_altivec_to_thread(struct task_struct *tsk) |
| 298 | { |
| 299 | if (tsk->thread.regs) { |
| 300 | preempt_disable(); |
| 301 | if (tsk->thread.regs->msr & MSR_VEC) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 302 | BUG_ON(tsk != current); |
Anton Blanchard | b86fd2b | 2015-10-29 11:43:58 +1100 | [diff] [blame] | 303 | giveup_altivec(tsk); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 304 | } |
| 305 | preempt_enable(); |
| 306 | } |
| 307 | } |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 308 | EXPORT_SYMBOL_GPL(flush_altivec_to_thread); |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 309 | |
| 310 | static int restore_altivec(struct task_struct *tsk) |
| 311 | { |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 312 | if (cpu_has_feature(CPU_FTR_ALTIVEC) && |
| 313 | (tsk->thread.load_vec || msr_tm_active(tsk->thread.regs->msr))) { |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 314 | load_vr_state(&tsk->thread.vr_state); |
| 315 | tsk->thread.used_vr = 1; |
| 316 | tsk->thread.load_vec++; |
| 317 | |
| 318 | return 1; |
| 319 | } |
| 320 | return 0; |
| 321 | } |
| 322 | #else |
| 323 | #define loadvec(thr) 0 |
| 324 | static inline int restore_altivec(struct task_struct *tsk) { return 0; } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 325 | #endif /* CONFIG_ALTIVEC */ |
| 326 | |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 327 | #ifdef CONFIG_VSX |
Cyril Bur | bf6a4d5 | 2016-02-29 17:53:51 +1100 | [diff] [blame] | 328 | static void __giveup_vsx(struct task_struct *tsk) |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 329 | { |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 330 | if (tsk->thread.regs->msr & MSR_FP) |
| 331 | __giveup_fpu(tsk); |
| 332 | if (tsk->thread.regs->msr & MSR_VEC) |
| 333 | __giveup_altivec(tsk); |
Cyril Bur | bf6a4d5 | 2016-02-29 17:53:51 +1100 | [diff] [blame] | 334 | tsk->thread.regs->msr &= ~MSR_VSX; |
| 335 | } |
| 336 | |
| 337 | static void giveup_vsx(struct task_struct *tsk) |
| 338 | { |
| 339 | check_if_tm_restore_required(tsk); |
| 340 | |
| 341 | msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX); |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 342 | __giveup_vsx(tsk); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 343 | msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX); |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 344 | } |
Cyril Bur | bf6a4d5 | 2016-02-29 17:53:51 +1100 | [diff] [blame] | 345 | |
| 346 | static void save_vsx(struct task_struct *tsk) |
| 347 | { |
| 348 | if (tsk->thread.regs->msr & MSR_FP) |
| 349 | save_fpu(tsk); |
| 350 | if (tsk->thread.regs->msr & MSR_VEC) |
| 351 | save_altivec(tsk); |
| 352 | } |
Anton Blanchard | a7d623d | 2015-10-29 11:44:02 +1100 | [diff] [blame] | 353 | |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 354 | void enable_kernel_vsx(void) |
| 355 | { |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 356 | unsigned long cpumsr; |
| 357 | |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 358 | WARN_ON(preemptible()); |
| 359 | |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 360 | cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 361 | |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 362 | if (current->thread.regs && (current->thread.regs->msr & MSR_VSX)) { |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 363 | check_if_tm_restore_required(current); |
Cyril Bur | e909fb8 | 2016-09-23 16:18:11 +1000 | [diff] [blame] | 364 | /* |
| 365 | * If a thread has already been reclaimed then the |
| 366 | * checkpointed registers are on the CPU but have definitely |
| 367 | * been saved by the reclaim code. Don't need to and *cannot* |
| 368 | * giveup as this would save to the 'live' structure not the |
| 369 | * checkpointed structure. |
| 370 | */ |
| 371 | if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr)) |
| 372 | return; |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 373 | if (current->thread.regs->msr & MSR_FP) |
| 374 | __giveup_fpu(current); |
| 375 | if (current->thread.regs->msr & MSR_VEC) |
| 376 | __giveup_altivec(current); |
| 377 | __giveup_vsx(current); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 378 | } |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 379 | } |
| 380 | EXPORT_SYMBOL(enable_kernel_vsx); |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 381 | |
| 382 | void flush_vsx_to_thread(struct task_struct *tsk) |
| 383 | { |
| 384 | if (tsk->thread.regs) { |
| 385 | preempt_disable(); |
| 386 | if (tsk->thread.regs->msr & MSR_VSX) { |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 387 | BUG_ON(tsk != current); |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 388 | giveup_vsx(tsk); |
| 389 | } |
| 390 | preempt_enable(); |
| 391 | } |
| 392 | } |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 393 | EXPORT_SYMBOL_GPL(flush_vsx_to_thread); |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 394 | |
| 395 | static int restore_vsx(struct task_struct *tsk) |
| 396 | { |
| 397 | if (cpu_has_feature(CPU_FTR_VSX)) { |
| 398 | tsk->thread.used_vsr = 1; |
| 399 | return 1; |
| 400 | } |
| 401 | |
| 402 | return 0; |
| 403 | } |
| 404 | #else |
| 405 | static inline int restore_vsx(struct task_struct *tsk) { return 0; } |
Cyril Bur | bf6a4d5 | 2016-02-29 17:53:51 +1100 | [diff] [blame] | 406 | static inline void save_vsx(struct task_struct *tsk) { } |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 407 | #endif /* CONFIG_VSX */ |
| 408 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 409 | #ifdef CONFIG_SPE |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 410 | void giveup_spe(struct task_struct *tsk) |
| 411 | { |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 412 | check_if_tm_restore_required(tsk); |
| 413 | |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 414 | msr_check_and_set(MSR_SPE); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 415 | __giveup_spe(tsk); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 416 | msr_check_and_clear(MSR_SPE); |
Anton Blanchard | 98da581 | 2015-10-29 11:44:01 +1100 | [diff] [blame] | 417 | } |
| 418 | EXPORT_SYMBOL(giveup_spe); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 419 | |
| 420 | void enable_kernel_spe(void) |
| 421 | { |
| 422 | WARN_ON(preemptible()); |
| 423 | |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 424 | msr_check_and_set(MSR_SPE); |
Anton Blanchard | 611b0e5 | 2015-10-29 11:43:59 +1100 | [diff] [blame] | 425 | |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 426 | if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) { |
| 427 | check_if_tm_restore_required(current); |
Anton Blanchard | a0e72cf | 2015-10-29 11:44:04 +1100 | [diff] [blame] | 428 | __giveup_spe(current); |
Anton Blanchard | d64d02c | 2015-12-10 20:04:05 +1100 | [diff] [blame] | 429 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 430 | } |
| 431 | EXPORT_SYMBOL(enable_kernel_spe); |
| 432 | |
| 433 | void flush_spe_to_thread(struct task_struct *tsk) |
| 434 | { |
| 435 | if (tsk->thread.regs) { |
| 436 | preempt_disable(); |
| 437 | if (tsk->thread.regs->msr & MSR_SPE) { |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 438 | BUG_ON(tsk != current); |
yu liu | 685659e | 2011-06-14 18:34:25 -0500 | [diff] [blame] | 439 | tsk->thread.spefscr = mfspr(SPRN_SPEFSCR); |
Kumar Gala | 0ee6c15 | 2007-08-28 21:15:53 -0500 | [diff] [blame] | 440 | giveup_spe(tsk); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 441 | } |
| 442 | preempt_enable(); |
| 443 | } |
| 444 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 445 | #endif /* CONFIG_SPE */ |
| 446 | |
Anton Blanchard | c208505 | 2015-10-29 11:44:08 +1100 | [diff] [blame] | 447 | static unsigned long msr_all_available; |
| 448 | |
| 449 | static int __init init_msr_all_available(void) |
| 450 | { |
| 451 | #ifdef CONFIG_PPC_FPU |
| 452 | msr_all_available |= MSR_FP; |
| 453 | #endif |
| 454 | #ifdef CONFIG_ALTIVEC |
| 455 | if (cpu_has_feature(CPU_FTR_ALTIVEC)) |
| 456 | msr_all_available |= MSR_VEC; |
| 457 | #endif |
| 458 | #ifdef CONFIG_VSX |
| 459 | if (cpu_has_feature(CPU_FTR_VSX)) |
| 460 | msr_all_available |= MSR_VSX; |
| 461 | #endif |
| 462 | #ifdef CONFIG_SPE |
| 463 | if (cpu_has_feature(CPU_FTR_SPE)) |
| 464 | msr_all_available |= MSR_SPE; |
| 465 | #endif |
| 466 | |
| 467 | return 0; |
| 468 | } |
| 469 | early_initcall(init_msr_all_available); |
| 470 | |
| 471 | void giveup_all(struct task_struct *tsk) |
| 472 | { |
| 473 | unsigned long usermsr; |
| 474 | |
| 475 | if (!tsk->thread.regs) |
| 476 | return; |
| 477 | |
| 478 | usermsr = tsk->thread.regs->msr; |
| 479 | |
| 480 | if ((usermsr & msr_all_available) == 0) |
| 481 | return; |
| 482 | |
| 483 | msr_check_and_set(msr_all_available); |
Cyril Bur | b0f16b4 | 2016-09-23 16:18:09 +1000 | [diff] [blame] | 484 | check_if_tm_restore_required(tsk); |
Anton Blanchard | c208505 | 2015-10-29 11:44:08 +1100 | [diff] [blame] | 485 | |
| 486 | #ifdef CONFIG_PPC_FPU |
| 487 | if (usermsr & MSR_FP) |
| 488 | __giveup_fpu(tsk); |
| 489 | #endif |
| 490 | #ifdef CONFIG_ALTIVEC |
| 491 | if (usermsr & MSR_VEC) |
| 492 | __giveup_altivec(tsk); |
| 493 | #endif |
| 494 | #ifdef CONFIG_VSX |
| 495 | if (usermsr & MSR_VSX) |
| 496 | __giveup_vsx(tsk); |
| 497 | #endif |
| 498 | #ifdef CONFIG_SPE |
| 499 | if (usermsr & MSR_SPE) |
| 500 | __giveup_spe(tsk); |
| 501 | #endif |
| 502 | |
| 503 | msr_check_and_clear(msr_all_available); |
| 504 | } |
| 505 | EXPORT_SYMBOL(giveup_all); |
| 506 | |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 507 | void restore_math(struct pt_regs *regs) |
| 508 | { |
| 509 | unsigned long msr; |
| 510 | |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 511 | if (!msr_tm_active(regs->msr) && |
| 512 | !current->thread.load_fp && !loadvec(current->thread)) |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 513 | return; |
| 514 | |
| 515 | msr = regs->msr; |
| 516 | msr_check_and_set(msr_all_available); |
| 517 | |
| 518 | /* |
| 519 | * Only reload if the bit is not set in the user MSR, the bit BEING set |
| 520 | * indicates that the registers are hot |
| 521 | */ |
| 522 | if ((!(msr & MSR_FP)) && restore_fp(current)) |
| 523 | msr |= MSR_FP | current->thread.fpexc_mode; |
| 524 | |
| 525 | if ((!(msr & MSR_VEC)) && restore_altivec(current)) |
| 526 | msr |= MSR_VEC; |
| 527 | |
| 528 | if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) && |
| 529 | restore_vsx(current)) { |
| 530 | msr |= MSR_VSX; |
| 531 | } |
| 532 | |
| 533 | msr_check_and_clear(msr_all_available); |
| 534 | |
| 535 | regs->msr = msr; |
| 536 | } |
| 537 | |
Cyril Bur | de2a20a | 2016-02-29 17:53:48 +1100 | [diff] [blame] | 538 | void save_all(struct task_struct *tsk) |
| 539 | { |
| 540 | unsigned long usermsr; |
| 541 | |
| 542 | if (!tsk->thread.regs) |
| 543 | return; |
| 544 | |
| 545 | usermsr = tsk->thread.regs->msr; |
| 546 | |
| 547 | if ((usermsr & msr_all_available) == 0) |
| 548 | return; |
| 549 | |
| 550 | msr_check_and_set(msr_all_available); |
| 551 | |
Cyril Bur | bf6a4d5 | 2016-02-29 17:53:51 +1100 | [diff] [blame] | 552 | /* |
| 553 | * Saving the way the register space is in hardware, save_vsx boils |
| 554 | * down to a save_fpu() and save_altivec() |
| 555 | */ |
| 556 | if (usermsr & MSR_VSX) { |
| 557 | save_vsx(tsk); |
| 558 | } else { |
| 559 | if (usermsr & MSR_FP) |
| 560 | save_fpu(tsk); |
Cyril Bur | de2a20a | 2016-02-29 17:53:48 +1100 | [diff] [blame] | 561 | |
Cyril Bur | bf6a4d5 | 2016-02-29 17:53:51 +1100 | [diff] [blame] | 562 | if (usermsr & MSR_VEC) |
| 563 | save_altivec(tsk); |
| 564 | } |
Cyril Bur | de2a20a | 2016-02-29 17:53:48 +1100 | [diff] [blame] | 565 | |
| 566 | if (usermsr & MSR_SPE) |
| 567 | __giveup_spe(tsk); |
| 568 | |
| 569 | msr_check_and_clear(msr_all_available); |
| 570 | } |
| 571 | |
Anton Blanchard | 579e633 | 2015-10-29 11:44:09 +1100 | [diff] [blame] | 572 | void flush_all_to_thread(struct task_struct *tsk) |
| 573 | { |
| 574 | if (tsk->thread.regs) { |
| 575 | preempt_disable(); |
| 576 | BUG_ON(tsk != current); |
Cyril Bur | de2a20a | 2016-02-29 17:53:48 +1100 | [diff] [blame] | 577 | save_all(tsk); |
Anton Blanchard | 579e633 | 2015-10-29 11:44:09 +1100 | [diff] [blame] | 578 | |
| 579 | #ifdef CONFIG_SPE |
| 580 | if (tsk->thread.regs->msr & MSR_SPE) |
| 581 | tsk->thread.spefscr = mfspr(SPRN_SPEFSCR); |
| 582 | #endif |
| 583 | |
| 584 | preempt_enable(); |
| 585 | } |
| 586 | } |
| 587 | EXPORT_SYMBOL(flush_all_to_thread); |
| 588 | |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 589 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
| 590 | void do_send_trap(struct pt_regs *regs, unsigned long address, |
| 591 | unsigned long error_code, int signal_code, int breakpt) |
| 592 | { |
| 593 | siginfo_t info; |
| 594 | |
Ananth N Mavinakayanahalli | 41ab526 | 2012-08-23 21:27:09 +0000 | [diff] [blame] | 595 | current->thread.trap_nr = signal_code; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 596 | if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code, |
| 597 | 11, SIGSEGV) == NOTIFY_STOP) |
| 598 | return; |
| 599 | |
| 600 | /* Deliver the signal to userspace */ |
| 601 | info.si_signo = SIGTRAP; |
| 602 | info.si_errno = breakpt; /* breakpoint or watchpoint id */ |
| 603 | info.si_code = signal_code; |
| 604 | info.si_addr = (void __user *)address; |
| 605 | force_sig_info(SIGTRAP, &info, current); |
| 606 | } |
| 607 | #else /* !CONFIG_PPC_ADV_DEBUG_REGS */ |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 608 | void do_break (struct pt_regs *regs, unsigned long address, |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 609 | unsigned long error_code) |
| 610 | { |
| 611 | siginfo_t info; |
| 612 | |
Ananth N Mavinakayanahalli | 41ab526 | 2012-08-23 21:27:09 +0000 | [diff] [blame] | 613 | current->thread.trap_nr = TRAP_HWBKPT; |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 614 | if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code, |
| 615 | 11, SIGSEGV) == NOTIFY_STOP) |
| 616 | return; |
| 617 | |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 618 | if (debugger_break_match(regs)) |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 619 | return; |
| 620 | |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 621 | /* Clear the breakpoint */ |
| 622 | hw_breakpoint_disable(); |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 623 | |
| 624 | /* Deliver the signal to userspace */ |
| 625 | info.si_signo = SIGTRAP; |
| 626 | info.si_errno = 0; |
| 627 | info.si_code = TRAP_HWBKPT; |
| 628 | info.si_addr = (void __user *)address; |
| 629 | force_sig_info(SIGTRAP, &info, current); |
| 630 | } |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 631 | #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ |
Luis Machado | d6a61bf | 2008-07-24 02:10:41 +1000 | [diff] [blame] | 632 | |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 633 | static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk); |
Michael Ellerman | a2ceff5 | 2008-03-28 19:11:48 +1100 | [diff] [blame] | 634 | |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 635 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
| 636 | /* |
| 637 | * Set the debug registers back to their default "safe" values. |
| 638 | */ |
| 639 | static void set_debug_reg_defaults(struct thread_struct *thread) |
| 640 | { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 641 | thread->debug.iac1 = thread->debug.iac2 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 642 | #if CONFIG_PPC_ADV_DEBUG_IACS > 2 |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 643 | thread->debug.iac3 = thread->debug.iac4 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 644 | #endif |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 645 | thread->debug.dac1 = thread->debug.dac2 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 646 | #if CONFIG_PPC_ADV_DEBUG_DVCS > 0 |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 647 | thread->debug.dvc1 = thread->debug.dvc2 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 648 | #endif |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 649 | thread->debug.dbcr0 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 650 | #ifdef CONFIG_BOOKE |
| 651 | /* |
| 652 | * Force User/Supervisor bits to b11 (user-only MSR[PR]=1) |
| 653 | */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 654 | thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 655 | DBCR1_IAC3US | DBCR1_IAC4US; |
| 656 | /* |
| 657 | * Force Data Address Compare User/Supervisor bits to be User-only |
| 658 | * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0. |
| 659 | */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 660 | thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 661 | #else |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 662 | thread->debug.dbcr1 = 0; |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 663 | #endif |
| 664 | } |
| 665 | |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 666 | static void prime_debug_regs(struct debug_reg *debug) |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 667 | { |
Scott Wood | 6cecf76 | 2013-05-13 14:14:53 +0000 | [diff] [blame] | 668 | /* |
| 669 | * We could have inherited MSR_DE from userspace, since |
| 670 | * it doesn't get cleared on exception entry. Make sure |
| 671 | * MSR_DE is clear before we enable any debug events. |
| 672 | */ |
| 673 | mtmsr(mfmsr() & ~MSR_DE); |
| 674 | |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 675 | mtspr(SPRN_IAC1, debug->iac1); |
| 676 | mtspr(SPRN_IAC2, debug->iac2); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 677 | #if CONFIG_PPC_ADV_DEBUG_IACS > 2 |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 678 | mtspr(SPRN_IAC3, debug->iac3); |
| 679 | mtspr(SPRN_IAC4, debug->iac4); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 680 | #endif |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 681 | mtspr(SPRN_DAC1, debug->dac1); |
| 682 | mtspr(SPRN_DAC2, debug->dac2); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 683 | #if CONFIG_PPC_ADV_DEBUG_DVCS > 0 |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 684 | mtspr(SPRN_DVC1, debug->dvc1); |
| 685 | mtspr(SPRN_DVC2, debug->dvc2); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 686 | #endif |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 687 | mtspr(SPRN_DBCR0, debug->dbcr0); |
| 688 | mtspr(SPRN_DBCR1, debug->dbcr1); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 689 | #ifdef CONFIG_BOOKE |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 690 | mtspr(SPRN_DBCR2, debug->dbcr2); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 691 | #endif |
| 692 | } |
| 693 | /* |
| 694 | * Unless neither the old or new thread are making use of the |
| 695 | * debug registers, set the debug registers from the values |
| 696 | * stored in the new thread. |
| 697 | */ |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 698 | void switch_booke_debug_regs(struct debug_reg *new_debug) |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 699 | { |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 700 | if ((current->thread.debug.dbcr0 & DBCR0_IDM) |
Scott Wood | f5f9721 | 2013-11-22 15:52:29 -0600 | [diff] [blame] | 701 | || (new_debug->dbcr0 & DBCR0_IDM)) |
| 702 | prime_debug_regs(new_debug); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 703 | } |
Bharat Bhushan | 3743c9b | 2013-07-04 12:27:44 +0530 | [diff] [blame] | 704 | EXPORT_SYMBOL_GPL(switch_booke_debug_regs); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 705 | #else /* !CONFIG_PPC_ADV_DEBUG_REGS */ |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 706 | #ifndef CONFIG_HAVE_HW_BREAKPOINT |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 707 | static void set_debug_reg_defaults(struct thread_struct *thread) |
| 708 | { |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 709 | thread->hw_brk.address = 0; |
| 710 | thread->hw_brk.type = 0; |
Michael Neuling | b9818c3 | 2013-01-10 14:25:34 +0000 | [diff] [blame] | 711 | set_breakpoint(&thread->hw_brk); |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 712 | } |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 713 | #endif /* !CONFIG_HAVE_HW_BREAKPOINT */ |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 714 | #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ |
| 715 | |
Dave Kleikamp | 172ae2e | 2010-02-08 11:50:57 +0000 | [diff] [blame] | 716 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 717 | static inline int __set_dabr(unsigned long dabr, unsigned long dabrx) |
| 718 | { |
Benjamin Herrenschmidt | c6c9eac | 2009-09-08 14:16:58 +0000 | [diff] [blame] | 719 | mtspr(SPRN_DAC1, dabr); |
Dave Kleikamp | 221c185 | 2010-03-05 10:43:24 +0000 | [diff] [blame] | 720 | #ifdef CONFIG_PPC_47x |
| 721 | isync(); |
| 722 | #endif |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 723 | return 0; |
| 724 | } |
Benjamin Herrenschmidt | c6c9eac | 2009-09-08 14:16:58 +0000 | [diff] [blame] | 725 | #elif defined(CONFIG_PPC_BOOK3S) |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 726 | static inline int __set_dabr(unsigned long dabr, unsigned long dabrx) |
| 727 | { |
Michael Ellerman | cab0af9 | 2005-11-03 15:30:49 +1100 | [diff] [blame] | 728 | mtspr(SPRN_DABR, dabr); |
Michael Neuling | 82a9f16 | 2013-05-16 20:27:31 +0000 | [diff] [blame] | 729 | if (cpu_has_feature(CPU_FTR_DABRX)) |
| 730 | mtspr(SPRN_DABRX, dabrx); |
Michael Ellerman | cab0af9 | 2005-11-03 15:30:49 +1100 | [diff] [blame] | 731 | return 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 732 | } |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 733 | #else |
| 734 | static inline int __set_dabr(unsigned long dabr, unsigned long dabrx) |
| 735 | { |
| 736 | return -EINVAL; |
| 737 | } |
| 738 | #endif |
| 739 | |
| 740 | static inline int set_dabr(struct arch_hw_breakpoint *brk) |
| 741 | { |
| 742 | unsigned long dabr, dabrx; |
| 743 | |
| 744 | dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR); |
| 745 | dabrx = ((brk->type >> 3) & 0x7); |
| 746 | |
| 747 | if (ppc_md.set_dabr) |
| 748 | return ppc_md.set_dabr(dabr, dabrx); |
| 749 | |
| 750 | return __set_dabr(dabr, dabrx); |
| 751 | } |
| 752 | |
Michael Neuling | bf99de3 | 2012-12-20 14:06:45 +0000 | [diff] [blame] | 753 | static inline int set_dawr(struct arch_hw_breakpoint *brk) |
| 754 | { |
Michael Neuling | 05d694e | 2013-01-24 15:02:58 +0000 | [diff] [blame] | 755 | unsigned long dawr, dawrx, mrd; |
Michael Neuling | bf99de3 | 2012-12-20 14:06:45 +0000 | [diff] [blame] | 756 | |
| 757 | dawr = brk->address; |
| 758 | |
| 759 | dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \ |
| 760 | << (63 - 58); //* read/write bits */ |
| 761 | dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \ |
| 762 | << (63 - 59); //* translate */ |
| 763 | dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \ |
| 764 | >> 3; //* PRIM bits */ |
Michael Neuling | 05d694e | 2013-01-24 15:02:58 +0000 | [diff] [blame] | 765 | /* dawr length is stored in field MDR bits 48:53. Matches range in |
| 766 | doublewords (64 bits) baised by -1 eg. 0b000000=1DW and |
| 767 | 0b111111=64DW. |
| 768 | brk->len is in bytes. |
| 769 | This aligns up to double word size, shifts and does the bias. |
| 770 | */ |
| 771 | mrd = ((brk->len + 7) >> 3) - 1; |
| 772 | dawrx |= (mrd & 0x3f) << (63 - 53); |
Michael Neuling | bf99de3 | 2012-12-20 14:06:45 +0000 | [diff] [blame] | 773 | |
| 774 | if (ppc_md.set_dawr) |
| 775 | return ppc_md.set_dawr(dawr, dawrx); |
| 776 | mtspr(SPRN_DAWR, dawr); |
| 777 | mtspr(SPRN_DAWRX, dawrx); |
| 778 | return 0; |
| 779 | } |
| 780 | |
Paul Gortmaker | 21f5850 | 2014-04-29 15:25:17 -0400 | [diff] [blame] | 781 | void __set_breakpoint(struct arch_hw_breakpoint *brk) |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 782 | { |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 783 | memcpy(this_cpu_ptr(¤t_brk), brk, sizeof(*brk)); |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 784 | |
Michael Neuling | bf99de3 | 2012-12-20 14:06:45 +0000 | [diff] [blame] | 785 | if (cpu_has_feature(CPU_FTR_DAWR)) |
Paul Gortmaker | 04c32a5 | 2014-04-29 15:25:16 -0400 | [diff] [blame] | 786 | set_dawr(brk); |
| 787 | else |
| 788 | set_dabr(brk); |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 789 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 790 | |
Paul Gortmaker | 21f5850 | 2014-04-29 15:25:17 -0400 | [diff] [blame] | 791 | void set_breakpoint(struct arch_hw_breakpoint *brk) |
| 792 | { |
| 793 | preempt_disable(); |
| 794 | __set_breakpoint(brk); |
| 795 | preempt_enable(); |
| 796 | } |
| 797 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 798 | #ifdef CONFIG_PPC64 |
| 799 | DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 800 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 801 | |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 802 | static inline bool hw_brk_match(struct arch_hw_breakpoint *a, |
| 803 | struct arch_hw_breakpoint *b) |
| 804 | { |
| 805 | if (a->address != b->address) |
| 806 | return false; |
| 807 | if (a->type != b->type) |
| 808 | return false; |
| 809 | if (a->len != b->len) |
| 810 | return false; |
| 811 | return true; |
| 812 | } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 813 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 814 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame^] | 815 | |
| 816 | static inline bool tm_enabled(struct task_struct *tsk) |
| 817 | { |
| 818 | return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM); |
| 819 | } |
| 820 | |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 821 | static void tm_reclaim_thread(struct thread_struct *thr, |
| 822 | struct thread_info *ti, uint8_t cause) |
| 823 | { |
Michael Neuling | 7f821fc | 2015-11-19 15:44:45 +1100 | [diff] [blame] | 824 | /* |
| 825 | * Use the current MSR TM suspended bit to track if we have |
| 826 | * checkpointed state outstanding. |
| 827 | * On signal delivery, we'd normally reclaim the checkpointed |
| 828 | * state to obtain stack pointer (see:get_tm_stackpointer()). |
| 829 | * This will then directly return to userspace without going |
| 830 | * through __switch_to(). However, if the stack frame is bad, |
| 831 | * we need to exit this thread which calls __switch_to() which |
| 832 | * will again attempt to reclaim the already saved tm state. |
| 833 | * Hence we need to check that we've not already reclaimed |
| 834 | * this state. |
| 835 | * We do this using the current MSR, rather tracking it in |
| 836 | * some specific thread_struct bit, as it has the additional |
Michael Ellerman | 027dfac | 2016-06-01 16:34:37 +1000 | [diff] [blame] | 837 | * benefit of checking for a potential TM bad thing exception. |
Michael Neuling | 7f821fc | 2015-11-19 15:44:45 +1100 | [diff] [blame] | 838 | */ |
| 839 | if (!MSR_TM_SUSPENDED(mfmsr())) |
| 840 | return; |
| 841 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 842 | giveup_all(container_of(thr, struct task_struct, thread)); |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 843 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 844 | tm_reclaim(thr, thr->ckpt_regs.msr, cause); |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 845 | } |
| 846 | |
| 847 | void tm_reclaim_current(uint8_t cause) |
| 848 | { |
| 849 | tm_enable(); |
| 850 | tm_reclaim_thread(¤t->thread, current_thread_info(), cause); |
| 851 | } |
| 852 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 853 | static inline void tm_reclaim_task(struct task_struct *tsk) |
| 854 | { |
| 855 | /* We have to work out if we're switching from/to a task that's in the |
| 856 | * middle of a transaction. |
| 857 | * |
| 858 | * In switching we need to maintain a 2nd register state as |
| 859 | * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the |
Cyril Bur | 000ec28 | 2016-09-23 16:18:25 +1000 | [diff] [blame] | 860 | * checkpointed (tbegin) state in ckpt_regs, ckfp_state and |
| 861 | * ckvr_state |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 862 | * |
| 863 | * We also context switch (save) TFHAR/TEXASR/TFIAR in here. |
| 864 | */ |
| 865 | struct thread_struct *thr = &tsk->thread; |
| 866 | |
| 867 | if (!thr->regs) |
| 868 | return; |
| 869 | |
| 870 | if (!MSR_TM_ACTIVE(thr->regs->msr)) |
| 871 | goto out_and_saveregs; |
| 872 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 873 | TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, " |
| 874 | "ccr=%lx, msr=%lx, trap=%lx)\n", |
| 875 | tsk->pid, thr->regs->nip, |
| 876 | thr->regs->ccr, thr->regs->msr, |
| 877 | thr->regs->trap); |
| 878 | |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 879 | tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED); |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 880 | |
| 881 | TM_DEBUG("--- tm_reclaim on pid %d complete\n", |
| 882 | tsk->pid); |
| 883 | |
| 884 | out_and_saveregs: |
| 885 | /* Always save the regs here, even if a transaction's not active. |
| 886 | * This context-switches a thread's TM info SPRs. We do it here to |
| 887 | * be consistent with the restore path (in recheckpoint) which |
| 888 | * cannot happen later in _switch(). |
| 889 | */ |
| 890 | tm_save_sprs(thr); |
| 891 | } |
| 892 | |
Michael Neuling | e6b8fd0 | 2014-04-04 20:19:48 +1100 | [diff] [blame] | 893 | extern void __tm_recheckpoint(struct thread_struct *thread, |
| 894 | unsigned long orig_msr); |
| 895 | |
| 896 | void tm_recheckpoint(struct thread_struct *thread, |
| 897 | unsigned long orig_msr) |
| 898 | { |
| 899 | unsigned long flags; |
| 900 | |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame^] | 901 | if (!(thread->regs->msr & MSR_TM)) |
| 902 | return; |
| 903 | |
Michael Neuling | e6b8fd0 | 2014-04-04 20:19:48 +1100 | [diff] [blame] | 904 | /* We really can't be interrupted here as the TEXASR registers can't |
| 905 | * change and later in the trecheckpoint code, we have a userspace R1. |
| 906 | * So let's hard disable over this region. |
| 907 | */ |
| 908 | local_irq_save(flags); |
| 909 | hard_irq_disable(); |
| 910 | |
| 911 | /* The TM SPRs are restored here, so that TEXASR.FS can be set |
| 912 | * before the trecheckpoint and no explosion occurs. |
| 913 | */ |
| 914 | tm_restore_sprs(thread); |
| 915 | |
| 916 | __tm_recheckpoint(thread, orig_msr); |
| 917 | |
| 918 | local_irq_restore(flags); |
| 919 | } |
| 920 | |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 921 | static inline void tm_recheckpoint_new_task(struct task_struct *new) |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 922 | { |
| 923 | unsigned long msr; |
| 924 | |
| 925 | if (!cpu_has_feature(CPU_FTR_TM)) |
| 926 | return; |
| 927 | |
| 928 | /* Recheckpoint the registers of the thread we're about to switch to. |
| 929 | * |
| 930 | * If the task was using FP, we non-lazily reload both the original and |
| 931 | * the speculative FP register states. This is because the kernel |
| 932 | * doesn't see if/when a TM rollback occurs, so if we take an FP |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 933 | * unavailable later, we are unable to determine which set of FP regs |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 934 | * need to be restored. |
| 935 | */ |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame^] | 936 | if (!tm_enabled(new)) |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 937 | return; |
| 938 | |
Michael Neuling | e6b8fd0 | 2014-04-04 20:19:48 +1100 | [diff] [blame] | 939 | if (!MSR_TM_ACTIVE(new->thread.regs->msr)){ |
| 940 | tm_restore_sprs(&new->thread); |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 941 | return; |
Michael Neuling | e6b8fd0 | 2014-04-04 20:19:48 +1100 | [diff] [blame] | 942 | } |
Anshuman Khandual | 829023d | 2015-07-06 16:24:10 +0530 | [diff] [blame] | 943 | msr = new->thread.ckpt_regs.msr; |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 944 | /* Recheckpoint to restore original checkpointed register state. */ |
| 945 | TM_DEBUG("*** tm_recheckpoint of pid %d " |
| 946 | "(new->msr 0x%lx, new->origmsr 0x%lx)\n", |
| 947 | new->pid, new->thread.regs->msr, msr); |
| 948 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 949 | tm_recheckpoint(&new->thread, msr); |
| 950 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 951 | /* |
| 952 | * The checkpointed state has been restored but the live state has |
| 953 | * not, ensure all the math functionality is turned off to trigger |
| 954 | * restore_math() to reload. |
| 955 | */ |
| 956 | new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX); |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 957 | |
| 958 | TM_DEBUG("*** tm_recheckpoint of pid %d complete " |
| 959 | "(kernel msr 0x%lx)\n", |
| 960 | new->pid, mfmsr()); |
| 961 | } |
| 962 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 963 | static inline void __switch_to_tm(struct task_struct *prev, |
| 964 | struct task_struct *new) |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 965 | { |
| 966 | if (cpu_has_feature(CPU_FTR_TM)) { |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame^] | 967 | if (tm_enabled(prev) || tm_enabled(new)) |
| 968 | tm_enable(); |
| 969 | |
| 970 | if (tm_enabled(prev)) { |
| 971 | prev->thread.load_tm++; |
| 972 | tm_reclaim_task(prev); |
| 973 | if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0) |
| 974 | prev->thread.regs->msr &= ~MSR_TM; |
| 975 | } |
| 976 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 977 | tm_recheckpoint_new_task(new); |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 978 | } |
| 979 | } |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 980 | |
| 981 | /* |
| 982 | * This is called if we are on the way out to userspace and the |
| 983 | * TIF_RESTORE_TM flag is set. It checks if we need to reload |
| 984 | * FP and/or vector state and does so if necessary. |
| 985 | * If userspace is inside a transaction (whether active or |
| 986 | * suspended) and FP/VMX/VSX instructions have ever been enabled |
| 987 | * inside that transaction, then we have to keep them enabled |
| 988 | * and keep the FP/VMX/VSX state loaded while ever the transaction |
| 989 | * continues. The reason is that if we didn't, and subsequently |
| 990 | * got a FP/VMX/VSX unavailable interrupt inside a transaction, |
| 991 | * we don't know whether it's the same transaction, and thus we |
| 992 | * don't know which of the checkpointed state and the transactional |
| 993 | * state to use. |
| 994 | */ |
| 995 | void restore_tm_state(struct pt_regs *regs) |
| 996 | { |
| 997 | unsigned long msr_diff; |
| 998 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 999 | /* |
| 1000 | * This is the only moment we should clear TIF_RESTORE_TM as |
| 1001 | * it is here that ckpt_regs.msr and pt_regs.msr become the same |
| 1002 | * again, anything else could lead to an incorrect ckpt_msr being |
| 1003 | * saved and therefore incorrect signal contexts. |
| 1004 | */ |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1005 | clear_thread_flag(TIF_RESTORE_TM); |
| 1006 | if (!MSR_TM_ACTIVE(regs->msr)) |
| 1007 | return; |
| 1008 | |
Anshuman Khandual | 829023d | 2015-07-06 16:24:10 +0530 | [diff] [blame] | 1009 | msr_diff = current->thread.ckpt_regs.msr & ~regs->msr; |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1010 | msr_diff &= MSR_FP | MSR_VEC | MSR_VSX; |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 1011 | |
Cyril Bur | dc16b55 | 2016-09-23 16:18:08 +1000 | [diff] [blame] | 1012 | /* Ensure that restore_math() will restore */ |
| 1013 | if (msr_diff & MSR_FP) |
| 1014 | current->thread.load_fp = 1; |
| 1015 | #ifdef CONFIG_ALIVEC |
| 1016 | if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC) |
| 1017 | current->thread.load_vec = 1; |
| 1018 | #endif |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 1019 | restore_math(regs); |
| 1020 | |
Paul Mackerras | d31626f | 2014-01-13 15:56:29 +1100 | [diff] [blame] | 1021 | regs->msr |= msr_diff; |
| 1022 | } |
| 1023 | |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 1024 | #else |
| 1025 | #define tm_recheckpoint_new_task(new) |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 1026 | #define __switch_to_tm(prev, new) |
Michael Neuling | fb09692 | 2013-02-13 16:21:37 +0000 | [diff] [blame] | 1027 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 1028 | |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1029 | static inline void save_sprs(struct thread_struct *t) |
| 1030 | { |
| 1031 | #ifdef CONFIG_ALTIVEC |
Oliver O'Halloran | 01d7c2a2 | 2016-03-08 09:08:47 +1100 | [diff] [blame] | 1032 | if (cpu_has_feature(CPU_FTR_ALTIVEC)) |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1033 | t->vrsave = mfspr(SPRN_VRSAVE); |
| 1034 | #endif |
| 1035 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 1036 | if (cpu_has_feature(CPU_FTR_DSCR)) |
| 1037 | t->dscr = mfspr(SPRN_DSCR); |
| 1038 | |
| 1039 | if (cpu_has_feature(CPU_FTR_ARCH_207S)) { |
| 1040 | t->bescr = mfspr(SPRN_BESCR); |
| 1041 | t->ebbhr = mfspr(SPRN_EBBHR); |
| 1042 | t->ebbrr = mfspr(SPRN_EBBRR); |
| 1043 | |
| 1044 | t->fscr = mfspr(SPRN_FSCR); |
| 1045 | |
| 1046 | /* |
| 1047 | * Note that the TAR is not available for use in the kernel. |
| 1048 | * (To provide this, the TAR should be backed up/restored on |
| 1049 | * exception entry/exit instead, and be in pt_regs. FIXME, |
| 1050 | * this should be in pt_regs anyway (for debug).) |
| 1051 | */ |
| 1052 | t->tar = mfspr(SPRN_TAR); |
| 1053 | } |
Jack Miller | bd3ea31 | 2016-06-09 12:31:09 +1000 | [diff] [blame] | 1054 | |
| 1055 | if (cpu_has_feature(CPU_FTR_ARCH_300)) { |
| 1056 | /* Conditionally save Load Monitor registers, if enabled */ |
| 1057 | if (t->fscr & FSCR_LM) { |
| 1058 | t->lmrr = mfspr(SPRN_LMRR); |
| 1059 | t->lmser = mfspr(SPRN_LMSER); |
| 1060 | } |
| 1061 | } |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1062 | #endif |
| 1063 | } |
| 1064 | |
| 1065 | static inline void restore_sprs(struct thread_struct *old_thread, |
| 1066 | struct thread_struct *new_thread) |
| 1067 | { |
| 1068 | #ifdef CONFIG_ALTIVEC |
| 1069 | if (cpu_has_feature(CPU_FTR_ALTIVEC) && |
| 1070 | old_thread->vrsave != new_thread->vrsave) |
| 1071 | mtspr(SPRN_VRSAVE, new_thread->vrsave); |
| 1072 | #endif |
| 1073 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 1074 | if (cpu_has_feature(CPU_FTR_DSCR)) { |
| 1075 | u64 dscr = get_paca()->dscr_default; |
Michael Neuling | b57bd2d | 2016-06-09 12:31:08 +1000 | [diff] [blame] | 1076 | if (new_thread->dscr_inherit) |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1077 | dscr = new_thread->dscr; |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1078 | |
| 1079 | if (old_thread->dscr != dscr) |
| 1080 | mtspr(SPRN_DSCR, dscr); |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1081 | } |
| 1082 | |
| 1083 | if (cpu_has_feature(CPU_FTR_ARCH_207S)) { |
| 1084 | if (old_thread->bescr != new_thread->bescr) |
| 1085 | mtspr(SPRN_BESCR, new_thread->bescr); |
| 1086 | if (old_thread->ebbhr != new_thread->ebbhr) |
| 1087 | mtspr(SPRN_EBBHR, new_thread->ebbhr); |
| 1088 | if (old_thread->ebbrr != new_thread->ebbrr) |
| 1089 | mtspr(SPRN_EBBRR, new_thread->ebbrr); |
| 1090 | |
Michael Neuling | b57bd2d | 2016-06-09 12:31:08 +1000 | [diff] [blame] | 1091 | if (old_thread->fscr != new_thread->fscr) |
| 1092 | mtspr(SPRN_FSCR, new_thread->fscr); |
| 1093 | |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1094 | if (old_thread->tar != new_thread->tar) |
| 1095 | mtspr(SPRN_TAR, new_thread->tar); |
| 1096 | } |
Jack Miller | bd3ea31 | 2016-06-09 12:31:09 +1000 | [diff] [blame] | 1097 | |
| 1098 | if (cpu_has_feature(CPU_FTR_ARCH_300)) { |
| 1099 | /* Conditionally restore Load Monitor registers, if enabled */ |
| 1100 | if (new_thread->fscr & FSCR_LM) { |
| 1101 | if (old_thread->lmrr != new_thread->lmrr) |
| 1102 | mtspr(SPRN_LMRR, new_thread->lmrr); |
| 1103 | if (old_thread->lmser != new_thread->lmser) |
| 1104 | mtspr(SPRN_LMSER, new_thread->lmser); |
| 1105 | } |
| 1106 | } |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1107 | #endif |
| 1108 | } |
| 1109 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1110 | struct task_struct *__switch_to(struct task_struct *prev, |
| 1111 | struct task_struct *new) |
| 1112 | { |
| 1113 | struct thread_struct *new_thread, *old_thread; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1114 | struct task_struct *last; |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1115 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 1116 | struct ppc64_tlb_batch *batch; |
| 1117 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1118 | |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 1119 | new_thread = &new->thread; |
| 1120 | old_thread = ¤t->thread; |
| 1121 | |
Michael Neuling | 7ba5fef | 2013-10-02 17:15:14 +1000 | [diff] [blame] | 1122 | WARN_ON(!irqs_disabled()); |
| 1123 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1124 | #ifdef CONFIG_PPC64 |
| 1125 | /* |
| 1126 | * Collect processor utilization data per process |
| 1127 | */ |
| 1128 | if (firmware_has_feature(FW_FEATURE_SPLPAR)) { |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 1129 | struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1130 | long unsigned start_tb, current_tb; |
| 1131 | start_tb = old_thread->start_tb; |
| 1132 | cu->current_tb = current_tb = mfspr(SPRN_PURR); |
| 1133 | old_thread->accum_tb += (current_tb - start_tb); |
| 1134 | new_thread->start_tb = current_tb; |
| 1135 | } |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1136 | #endif /* CONFIG_PPC64 */ |
| 1137 | |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1138 | #ifdef CONFIG_PPC_STD_MMU_64 |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 1139 | batch = this_cpu_ptr(&ppc64_tlb_batch); |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1140 | if (batch->active) { |
| 1141 | current_thread_info()->local_flags |= _TLF_LAZY_MMU; |
| 1142 | if (batch->index) |
| 1143 | __flush_tlb_pending(batch); |
| 1144 | batch->active = 0; |
| 1145 | } |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1146 | #endif /* CONFIG_PPC_STD_MMU_64 */ |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1147 | |
Anton Blanchard | f3d885c | 2015-10-29 11:44:10 +1100 | [diff] [blame] | 1148 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
| 1149 | switch_booke_debug_regs(&new->thread.debug); |
| 1150 | #else |
| 1151 | /* |
| 1152 | * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would |
| 1153 | * schedule DABR |
| 1154 | */ |
| 1155 | #ifndef CONFIG_HAVE_HW_BREAKPOINT |
| 1156 | if (unlikely(!hw_brk_match(this_cpu_ptr(¤t_brk), &new->thread.hw_brk))) |
| 1157 | __set_breakpoint(&new->thread.hw_brk); |
| 1158 | #endif /* CONFIG_HAVE_HW_BREAKPOINT */ |
| 1159 | #endif |
| 1160 | |
| 1161 | /* |
| 1162 | * We need to save SPRs before treclaim/trecheckpoint as these will |
| 1163 | * change a number of them. |
| 1164 | */ |
| 1165 | save_sprs(&prev->thread); |
| 1166 | |
Anton Blanchard | f3d885c | 2015-10-29 11:44:10 +1100 | [diff] [blame] | 1167 | /* Save FPU, Altivec, VSX and SPE state */ |
| 1168 | giveup_all(prev); |
| 1169 | |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 1170 | __switch_to_tm(prev, new); |
| 1171 | |
Anton Blanchard | 44387e9 | 2008-03-17 15:27:09 +1100 | [diff] [blame] | 1172 | /* |
| 1173 | * We can't take a PMU exception inside _switch() since there is a |
| 1174 | * window where the kernel stack SLB and the kernel stack are out |
| 1175 | * of sync. Hard disable here. |
| 1176 | */ |
| 1177 | hard_irq_disable(); |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1178 | |
Anton Blanchard | 20dbe67 | 2015-12-10 20:44:39 +1100 | [diff] [blame] | 1179 | /* |
| 1180 | * Call restore_sprs() before calling _switch(). If we move it after |
| 1181 | * _switch() then we miss out on calling it for new tasks. The reason |
| 1182 | * for this is we manually create a stack frame for new tasks that |
| 1183 | * directly returns through ret_from_fork() or |
| 1184 | * ret_from_kernel_thread(). See copy_thread() for details. |
| 1185 | */ |
Anton Blanchard | f3d885c | 2015-10-29 11:44:10 +1100 | [diff] [blame] | 1186 | restore_sprs(old_thread, new_thread); |
| 1187 | |
Anton Blanchard | 20dbe67 | 2015-12-10 20:44:39 +1100 | [diff] [blame] | 1188 | last = _switch(old_thread, new_thread); |
| 1189 | |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1190 | #ifdef CONFIG_PPC_STD_MMU_64 |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1191 | if (current_thread_info()->local_flags & _TLF_LAZY_MMU) { |
| 1192 | current_thread_info()->local_flags &= ~_TLF_LAZY_MMU; |
Christoph Lameter | 69111ba | 2014-10-21 15:23:25 -0500 | [diff] [blame] | 1193 | batch = this_cpu_ptr(&ppc64_tlb_batch); |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1194 | batch->active = 1; |
| 1195 | } |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 1196 | |
| 1197 | if (current_thread_info()->task->thread.regs) |
| 1198 | restore_math(current_thread_info()->task->thread.regs); |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1199 | #endif /* CONFIG_PPC_STD_MMU_64 */ |
Peter Zijlstra | d6bf29b | 2011-05-24 17:11:48 -0700 | [diff] [blame] | 1200 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1201 | return last; |
| 1202 | } |
| 1203 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1204 | static int instructions_to_print = 16; |
| 1205 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1206 | static void show_instructions(struct pt_regs *regs) |
| 1207 | { |
| 1208 | int i; |
| 1209 | unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 * |
| 1210 | sizeof(int)); |
| 1211 | |
| 1212 | printk("Instruction dump:"); |
| 1213 | |
| 1214 | for (i = 0; i < instructions_to_print; i++) { |
| 1215 | int instr; |
| 1216 | |
| 1217 | if (!(i % 8)) |
| 1218 | printk("\n"); |
| 1219 | |
Scott Wood | 0de2d82 | 2007-09-28 04:38:55 +1000 | [diff] [blame] | 1220 | #if !defined(CONFIG_BOOKE) |
| 1221 | /* If executing with the IMMU off, adjust pc rather |
| 1222 | * than print XXXXXXXX. |
| 1223 | */ |
| 1224 | if (!(regs->msr & MSR_IR)) |
| 1225 | pc = (unsigned long)phys_to_virt(pc); |
| 1226 | #endif |
| 1227 | |
Anton Blanchard | 00ae36d | 2006-10-13 12:17:16 +1000 | [diff] [blame] | 1228 | if (!__kernel_text_address(pc) || |
Anton Blanchard | 7b051f6 | 2014-10-13 20:27:15 +1100 | [diff] [blame] | 1229 | probe_kernel_address((unsigned int __user *)pc, instr)) { |
Ira Snyder | 40c8cef | 2012-01-06 12:34:07 +0000 | [diff] [blame] | 1230 | printk(KERN_CONT "XXXXXXXX "); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1231 | } else { |
| 1232 | if (regs->nip == pc) |
Ira Snyder | 40c8cef | 2012-01-06 12:34:07 +0000 | [diff] [blame] | 1233 | printk(KERN_CONT "<%08x> ", instr); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1234 | else |
Ira Snyder | 40c8cef | 2012-01-06 12:34:07 +0000 | [diff] [blame] | 1235 | printk(KERN_CONT "%08x ", instr); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1236 | } |
| 1237 | |
| 1238 | pc += sizeof(int); |
| 1239 | } |
| 1240 | |
| 1241 | printk("\n"); |
| 1242 | } |
| 1243 | |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1244 | struct regbit { |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1245 | unsigned long bit; |
| 1246 | const char *name; |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1247 | }; |
| 1248 | |
| 1249 | static struct regbit msr_bits[] = { |
Anton Blanchard | 3bfd0c9c | 2011-11-24 19:35:57 +0000 | [diff] [blame] | 1250 | #if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE) |
| 1251 | {MSR_SF, "SF"}, |
| 1252 | {MSR_HV, "HV"}, |
| 1253 | #endif |
| 1254 | {MSR_VEC, "VEC"}, |
| 1255 | {MSR_VSX, "VSX"}, |
| 1256 | #ifdef CONFIG_BOOKE |
| 1257 | {MSR_CE, "CE"}, |
| 1258 | #endif |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1259 | {MSR_EE, "EE"}, |
| 1260 | {MSR_PR, "PR"}, |
| 1261 | {MSR_FP, "FP"}, |
| 1262 | {MSR_ME, "ME"}, |
Anton Blanchard | 3bfd0c9c | 2011-11-24 19:35:57 +0000 | [diff] [blame] | 1263 | #ifdef CONFIG_BOOKE |
Kumar Gala | 1b98326 | 2008-11-19 04:39:53 +0000 | [diff] [blame] | 1264 | {MSR_DE, "DE"}, |
Anton Blanchard | 3bfd0c9c | 2011-11-24 19:35:57 +0000 | [diff] [blame] | 1265 | #else |
| 1266 | {MSR_SE, "SE"}, |
| 1267 | {MSR_BE, "BE"}, |
| 1268 | #endif |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1269 | {MSR_IR, "IR"}, |
| 1270 | {MSR_DR, "DR"}, |
Anton Blanchard | 3bfd0c9c | 2011-11-24 19:35:57 +0000 | [diff] [blame] | 1271 | {MSR_PMM, "PMM"}, |
| 1272 | #ifndef CONFIG_BOOKE |
| 1273 | {MSR_RI, "RI"}, |
| 1274 | {MSR_LE, "LE"}, |
| 1275 | #endif |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1276 | {0, NULL} |
| 1277 | }; |
| 1278 | |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1279 | static void print_bits(unsigned long val, struct regbit *bits, const char *sep) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1280 | { |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1281 | const char *s = ""; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1282 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1283 | for (; bits->bit; ++bits) |
| 1284 | if (val & bits->bit) { |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1285 | printk("%s%s", s, bits->name); |
| 1286 | s = sep; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1287 | } |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1288 | } |
| 1289 | |
| 1290 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1291 | static struct regbit msr_tm_bits[] = { |
| 1292 | {MSR_TS_T, "T"}, |
| 1293 | {MSR_TS_S, "S"}, |
| 1294 | {MSR_TM, "E"}, |
| 1295 | {0, NULL} |
| 1296 | }; |
| 1297 | |
| 1298 | static void print_tm_bits(unsigned long val) |
| 1299 | { |
| 1300 | /* |
| 1301 | * This only prints something if at least one of the TM bit is set. |
| 1302 | * Inside the TM[], the output means: |
| 1303 | * E: Enabled (bit 32) |
| 1304 | * S: Suspended (bit 33) |
| 1305 | * T: Transactional (bit 34) |
| 1306 | */ |
| 1307 | if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) { |
| 1308 | printk(",TM["); |
| 1309 | print_bits(val, msr_tm_bits, ""); |
| 1310 | printk("]"); |
| 1311 | } |
| 1312 | } |
| 1313 | #else |
| 1314 | static void print_tm_bits(unsigned long val) {} |
| 1315 | #endif |
| 1316 | |
| 1317 | static void print_msr_bits(unsigned long val) |
| 1318 | { |
| 1319 | printk("<"); |
| 1320 | print_bits(val, msr_bits, ","); |
| 1321 | print_tm_bits(val); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1322 | printk(">"); |
| 1323 | } |
| 1324 | |
| 1325 | #ifdef CONFIG_PPC64 |
anton@samba.org | f6f7dde | 2007-03-20 20:38:19 -0500 | [diff] [blame] | 1326 | #define REG "%016lx" |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1327 | #define REGS_PER_LINE 4 |
| 1328 | #define LAST_VOLATILE 13 |
| 1329 | #else |
anton@samba.org | f6f7dde | 2007-03-20 20:38:19 -0500 | [diff] [blame] | 1330 | #define REG "%08lx" |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1331 | #define REGS_PER_LINE 8 |
| 1332 | #define LAST_VOLATILE 12 |
| 1333 | #endif |
| 1334 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1335 | void show_regs(struct pt_regs * regs) |
| 1336 | { |
| 1337 | int i, trap; |
| 1338 | |
Tejun Heo | a43cb95 | 2013-04-30 15:27:17 -0700 | [diff] [blame] | 1339 | show_regs_print_info(KERN_DEFAULT); |
| 1340 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1341 | printk("NIP: "REG" LR: "REG" CTR: "REG"\n", |
| 1342 | regs->nip, regs->link, regs->ctr); |
| 1343 | printk("REGS: %p TRAP: %04lx %s (%s)\n", |
Serge E. Hallyn | 96b644b | 2006-10-02 02:18:13 -0700 | [diff] [blame] | 1344 | regs, regs->trap, print_tainted(), init_utsname()->release); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1345 | printk("MSR: "REG" ", regs->msr); |
Michael Neuling | 801c0b2 | 2015-11-20 15:15:32 +1100 | [diff] [blame] | 1346 | print_msr_bits(regs->msr); |
anton@samba.org | f6f7dde | 2007-03-20 20:38:19 -0500 | [diff] [blame] | 1347 | printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1348 | trap = TRAP(regs); |
Michael Neuling | 5115a02 | 2011-07-14 19:25:12 +0000 | [diff] [blame] | 1349 | if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR)) |
Anton Blanchard | 9db8bcf | 2013-11-15 15:48:38 +1100 | [diff] [blame] | 1350 | printk("CFAR: "REG" ", regs->orig_gpr3); |
Anton Blanchard | c540064 | 2013-11-15 15:41:19 +1100 | [diff] [blame] | 1351 | if (trap == 0x200 || trap == 0x300 || trap == 0x600) |
Kumar Gala | ba28c9a | 2011-10-06 02:53:38 +0000 | [diff] [blame] | 1352 | #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE) |
Anton Blanchard | 9db8bcf | 2013-11-15 15:48:38 +1100 | [diff] [blame] | 1353 | printk("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr); |
Kumar Gala | 1417078 | 2007-07-26 00:46:15 -0500 | [diff] [blame] | 1354 | #else |
Anton Blanchard | 9db8bcf | 2013-11-15 15:48:38 +1100 | [diff] [blame] | 1355 | printk("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr); |
| 1356 | #endif |
| 1357 | #ifdef CONFIG_PPC64 |
| 1358 | printk("SOFTE: %ld ", regs->softe); |
| 1359 | #endif |
| 1360 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Anton Blanchard | 6d888d1 | 2013-11-18 13:19:17 +1100 | [diff] [blame] | 1361 | if (MSR_TM_ACTIVE(regs->msr)) |
| 1362 | printk("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch); |
Kumar Gala | 1417078 | 2007-07-26 00:46:15 -0500 | [diff] [blame] | 1363 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1364 | |
| 1365 | for (i = 0; i < 32; i++) { |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1366 | if ((i % REGS_PER_LINE) == 0) |
Kumar Gala | a236719 | 2009-06-18 22:29:55 +0000 | [diff] [blame] | 1367 | printk("\nGPR%02d: ", i); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1368 | printk(REG " ", regs->gpr[i]); |
| 1369 | if (i == LAST_VOLATILE && !FULL_REGS(regs)) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1370 | break; |
| 1371 | } |
| 1372 | printk("\n"); |
| 1373 | #ifdef CONFIG_KALLSYMS |
| 1374 | /* |
| 1375 | * Lookup NIP late so we have the best change of getting the |
| 1376 | * above info out without failing |
| 1377 | */ |
Benjamin Herrenschmidt | 058c78f | 2008-07-07 13:44:31 +1000 | [diff] [blame] | 1378 | printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip); |
| 1379 | printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1380 | #endif |
| 1381 | show_stack(current, (unsigned long *) regs->gpr[1]); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1382 | if (!user_mode(regs)) |
| 1383 | show_instructions(regs); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1384 | } |
| 1385 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1386 | void flush_thread(void) |
| 1387 | { |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 1388 | #ifdef CONFIG_HAVE_HW_BREAKPOINT |
K.Prasad | 5aae8a5 | 2010-06-15 11:35:19 +0530 | [diff] [blame] | 1389 | flush_ptrace_hw_breakpoint(current); |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 1390 | #else /* CONFIG_HAVE_HW_BREAKPOINT */ |
Dave Kleikamp | 3bffb65 | 2010-02-08 11:51:18 +0000 | [diff] [blame] | 1391 | set_debug_reg_defaults(¤t->thread); |
K.Prasad | e0780b7 | 2011-02-10 04:44:35 +0000 | [diff] [blame] | 1392 | #endif /* CONFIG_HAVE_HW_BREAKPOINT */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1393 | } |
| 1394 | |
| 1395 | void |
| 1396 | release_thread(struct task_struct *t) |
| 1397 | { |
| 1398 | } |
| 1399 | |
| 1400 | /* |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 1401 | * this gets called so that we can store coprocessor state into memory and |
| 1402 | * copy the current task into the new thread. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1403 | */ |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 1404 | int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1405 | { |
Anton Blanchard | 579e633 | 2015-10-29 11:44:09 +1100 | [diff] [blame] | 1406 | flush_all_to_thread(src); |
Michael Neuling | 621b506 | 2014-03-03 14:21:40 +1100 | [diff] [blame] | 1407 | /* |
| 1408 | * Flush TM state out so we can copy it. __switch_to_tm() does this |
| 1409 | * flush but it removes the checkpointed state from the current CPU and |
| 1410 | * transitions the CPU out of TM mode. Hence we need to call |
| 1411 | * tm_recheckpoint_new_task() (on the same task) to restore the |
| 1412 | * checkpointed state back and the TM mode. |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame^] | 1413 | * |
| 1414 | * Can't pass dst because it isn't ready. Doesn't matter, passing |
| 1415 | * dst is only important for __switch_to() |
Michael Neuling | 621b506 | 2014-03-03 14:21:40 +1100 | [diff] [blame] | 1416 | */ |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 1417 | __switch_to_tm(src, src); |
Michael Ellerman | 330a1eb | 2013-06-28 18:15:16 +1000 | [diff] [blame] | 1418 | |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 1419 | *dst = *src; |
Michael Ellerman | 330a1eb | 2013-06-28 18:15:16 +1000 | [diff] [blame] | 1420 | |
| 1421 | clear_task_ebb(dst); |
| 1422 | |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 1423 | return 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1424 | } |
| 1425 | |
Michael Ellerman | cec1548 | 2014-07-10 12:29:21 +1000 | [diff] [blame] | 1426 | static void setup_ksp_vsid(struct task_struct *p, unsigned long sp) |
| 1427 | { |
| 1428 | #ifdef CONFIG_PPC_STD_MMU_64 |
| 1429 | unsigned long sp_vsid; |
| 1430 | unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp; |
| 1431 | |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1432 | if (radix_enabled()) |
| 1433 | return; |
| 1434 | |
Michael Ellerman | cec1548 | 2014-07-10 12:29:21 +1000 | [diff] [blame] | 1435 | if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) |
| 1436 | sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T) |
| 1437 | << SLB_VSID_SHIFT_1T; |
| 1438 | else |
| 1439 | sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M) |
| 1440 | << SLB_VSID_SHIFT; |
| 1441 | sp_vsid |= SLB_VSID_KERNEL | llp; |
| 1442 | p->thread.ksp_vsid = sp_vsid; |
| 1443 | #endif |
| 1444 | } |
| 1445 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1446 | /* |
| 1447 | * Copy a thread.. |
| 1448 | */ |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1449 | |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1450 | /* |
| 1451 | * Copy architecture-specific thread state |
| 1452 | */ |
Alexey Dobriyan | 6f2c55b | 2009-04-02 16:56:59 -0700 | [diff] [blame] | 1453 | int copy_thread(unsigned long clone_flags, unsigned long usp, |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1454 | unsigned long kthread_arg, struct task_struct *p) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1455 | { |
| 1456 | struct pt_regs *childregs, *kregs; |
| 1457 | extern void ret_from_fork(void); |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1458 | extern void ret_from_kernel_thread(void); |
| 1459 | void (*f)(void); |
Al Viro | 0cec6fd | 2006-01-12 01:06:02 -0800 | [diff] [blame] | 1460 | unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE; |
Michael Ellerman | 5d31a96 | 2016-03-24 22:04:04 +1100 | [diff] [blame] | 1461 | struct thread_info *ti = task_thread_info(p); |
| 1462 | |
| 1463 | klp_init_thread_info(ti); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1464 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1465 | /* Copy registers */ |
| 1466 | sp -= sizeof(struct pt_regs); |
| 1467 | childregs = (struct pt_regs *) sp; |
Al Viro | ab75819 | 2012-10-21 22:33:39 -0400 | [diff] [blame] | 1468 | if (unlikely(p->flags & PF_KTHREAD)) { |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1469 | /* kernel thread */ |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1470 | memset(childregs, 0, sizeof(struct pt_regs)); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1471 | childregs->gpr[1] = sp + sizeof(struct pt_regs); |
Anton Blanchard | 7cedd60 | 2014-02-04 16:08:51 +1100 | [diff] [blame] | 1472 | /* function */ |
| 1473 | if (usp) |
| 1474 | childregs->gpr[14] = ppc_function_entry((void *)usp); |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1475 | #ifdef CONFIG_PPC64 |
Al Viro | b5e2fc1 | 2006-01-12 01:06:01 -0800 | [diff] [blame] | 1476 | clear_tsk_thread_flag(p, TIF_32BIT); |
Al Viro | 138d1ce | 2012-10-11 08:41:43 -0400 | [diff] [blame] | 1477 | childregs->softe = 1; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1478 | #endif |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1479 | childregs->gpr[15] = kthread_arg; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1480 | p->thread.regs = NULL; /* no user register state */ |
Al Viro | 138d1ce | 2012-10-11 08:41:43 -0400 | [diff] [blame] | 1481 | ti->flags |= _TIF_RESTOREALL; |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1482 | f = ret_from_kernel_thread; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1483 | } else { |
Alex Dowad | 6eca893 | 2015-03-13 20:14:46 +0200 | [diff] [blame] | 1484 | /* user thread */ |
Al Viro | afa86fc | 2012-10-22 22:51:14 -0400 | [diff] [blame] | 1485 | struct pt_regs *regs = current_pt_regs(); |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1486 | CHECK_FULL_REGS(regs); |
| 1487 | *childregs = *regs; |
Al Viro | ea516b1 | 2012-10-21 22:28:43 -0400 | [diff] [blame] | 1488 | if (usp) |
| 1489 | childregs->gpr[1] = usp; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1490 | p->thread.regs = childregs; |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1491 | childregs->gpr[3] = 0; /* Result from fork() */ |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1492 | if (clone_flags & CLONE_SETTLS) { |
| 1493 | #ifdef CONFIG_PPC64 |
Denis Kirjanov | 9904b00 | 2010-07-29 22:04:39 +0000 | [diff] [blame] | 1494 | if (!is_32bit_task()) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1495 | childregs->gpr[13] = childregs->gpr[6]; |
| 1496 | else |
| 1497 | #endif |
| 1498 | childregs->gpr[2] = childregs->gpr[6]; |
| 1499 | } |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 1500 | |
| 1501 | f = ret_from_fork; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1502 | } |
Cyril Bur | d272f66 | 2016-02-29 17:53:46 +1100 | [diff] [blame] | 1503 | childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1504 | sp -= STACK_FRAME_OVERHEAD; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1505 | |
| 1506 | /* |
| 1507 | * The way this works is that at some point in the future |
| 1508 | * some task will call _switch to switch to the new task. |
| 1509 | * That will pop off the stack frame created below and start |
| 1510 | * the new task running at ret_from_fork. The new task will |
| 1511 | * do some house keeping and then return from the fork or clone |
| 1512 | * system call, using the stack frame created above. |
| 1513 | */ |
Li Zhong | af945cf | 2013-05-06 22:44:41 +0000 | [diff] [blame] | 1514 | ((unsigned long *)sp)[0] = 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1515 | sp -= sizeof(struct pt_regs); |
| 1516 | kregs = (struct pt_regs *) sp; |
| 1517 | sp -= STACK_FRAME_OVERHEAD; |
| 1518 | p->thread.ksp = sp; |
Benjamin Herrenschmidt | cbc9565 | 2013-09-24 15:17:21 +1000 | [diff] [blame] | 1519 | #ifdef CONFIG_PPC32 |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 1520 | p->thread.ksp_limit = (unsigned long)task_stack_page(p) + |
| 1521 | _ALIGN_UP(sizeof(struct thread_info), 16); |
Benjamin Herrenschmidt | cbc9565 | 2013-09-24 15:17:21 +1000 | [diff] [blame] | 1522 | #endif |
Oleg Nesterov | 28d170ab | 2013-04-21 06:47:59 +0000 | [diff] [blame] | 1523 | #ifdef CONFIG_HAVE_HW_BREAKPOINT |
| 1524 | p->thread.ptrace_bps[0] = NULL; |
| 1525 | #endif |
| 1526 | |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 1527 | p->thread.fp_save_area = NULL; |
| 1528 | #ifdef CONFIG_ALTIVEC |
| 1529 | p->thread.vr_save_area = NULL; |
| 1530 | #endif |
| 1531 | |
Michael Ellerman | cec1548 | 2014-07-10 12:29:21 +1000 | [diff] [blame] | 1532 | setup_ksp_vsid(p, sp); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1533 | |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1534 | #ifdef CONFIG_PPC64 |
| 1535 | if (cpu_has_feature(CPU_FTR_DSCR)) { |
Anton Blanchard | 1021cb2 | 2012-09-03 16:49:47 +0000 | [diff] [blame] | 1536 | p->thread.dscr_inherit = current->thread.dscr_inherit; |
Anton Blanchard | db1231dc | 2015-12-09 20:11:47 +1100 | [diff] [blame] | 1537 | p->thread.dscr = mfspr(SPRN_DSCR); |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1538 | } |
Haren Myneni | 9277924 | 2012-12-06 21:49:56 +0000 | [diff] [blame] | 1539 | if (cpu_has_feature(CPU_FTR_HAS_PPR)) |
| 1540 | p->thread.ppr = INIT_PPR; |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 1541 | #endif |
Anton Blanchard | 7cedd60 | 2014-02-04 16:08:51 +1100 | [diff] [blame] | 1542 | kregs->nip = ppc_function_entry(f); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1543 | return 0; |
| 1544 | } |
| 1545 | |
| 1546 | /* |
| 1547 | * Set up a thread for executing a new program |
| 1548 | */ |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1549 | void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1550 | { |
Michael Ellerman | 90eac72 | 2005-10-21 16:01:33 +1000 | [diff] [blame] | 1551 | #ifdef CONFIG_PPC64 |
| 1552 | unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */ |
| 1553 | #endif |
| 1554 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1555 | /* |
| 1556 | * If we exec out of a kernel thread then thread.regs will not be |
| 1557 | * set. Do it now. |
| 1558 | */ |
| 1559 | if (!current->thread.regs) { |
Al Viro | 0cec6fd | 2006-01-12 01:06:02 -0800 | [diff] [blame] | 1560 | struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE; |
| 1561 | current->thread.regs = regs - 1; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1562 | } |
| 1563 | |
Cyril Bur | 8e96a87 | 2016-06-17 14:58:34 +1000 | [diff] [blame] | 1564 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 1565 | /* |
| 1566 | * Clear any transactional state, we're exec()ing. The cause is |
| 1567 | * not important as there will never be a recheckpoint so it's not |
| 1568 | * user visible. |
| 1569 | */ |
| 1570 | if (MSR_TM_SUSPENDED(mfmsr())) |
| 1571 | tm_reclaim_current(0); |
| 1572 | #endif |
| 1573 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1574 | memset(regs->gpr, 0, sizeof(regs->gpr)); |
| 1575 | regs->ctr = 0; |
| 1576 | regs->link = 0; |
| 1577 | regs->xer = 0; |
| 1578 | regs->ccr = 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1579 | regs->gpr[1] = sp; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1580 | |
Roland McGrath | 474f819 | 2007-09-24 16:52:44 -0700 | [diff] [blame] | 1581 | /* |
| 1582 | * We have just cleared all the nonvolatile GPRs, so make |
| 1583 | * FULL_REGS(regs) return true. This is necessary to allow |
| 1584 | * ptrace to examine the thread immediately after exec. |
| 1585 | */ |
| 1586 | regs->trap &= ~1UL; |
| 1587 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1588 | #ifdef CONFIG_PPC32 |
| 1589 | regs->mq = 0; |
| 1590 | regs->nip = start; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1591 | regs->msr = MSR_USER; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1592 | #else |
Denis Kirjanov | 9904b00 | 2010-07-29 22:04:39 +0000 | [diff] [blame] | 1593 | if (!is_32bit_task()) { |
Rusty Russell | 94af3ab | 2013-11-20 22:15:02 +1100 | [diff] [blame] | 1594 | unsigned long entry; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1595 | |
Rusty Russell | 94af3ab | 2013-11-20 22:15:02 +1100 | [diff] [blame] | 1596 | if (is_elf2_task()) { |
| 1597 | /* Look ma, no function descriptors! */ |
| 1598 | entry = start; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1599 | |
Rusty Russell | 94af3ab | 2013-11-20 22:15:02 +1100 | [diff] [blame] | 1600 | /* |
| 1601 | * Ulrich says: |
| 1602 | * The latest iteration of the ABI requires that when |
| 1603 | * calling a function (at its global entry point), |
| 1604 | * the caller must ensure r12 holds the entry point |
| 1605 | * address (so that the function can quickly |
| 1606 | * establish addressability). |
| 1607 | */ |
| 1608 | regs->gpr[12] = start; |
| 1609 | /* Make sure that's restored on entry to userspace. */ |
| 1610 | set_thread_flag(TIF_RESTOREALL); |
| 1611 | } else { |
| 1612 | unsigned long toc; |
| 1613 | |
| 1614 | /* start is a relocated pointer to the function |
| 1615 | * descriptor for the elf _start routine. The first |
| 1616 | * entry in the function descriptor is the entry |
| 1617 | * address of _start and the second entry is the TOC |
| 1618 | * value we need to use. |
| 1619 | */ |
| 1620 | __get_user(entry, (unsigned long __user *)start); |
| 1621 | __get_user(toc, (unsigned long __user *)start+1); |
| 1622 | |
| 1623 | /* Check whether the e_entry function descriptor entries |
| 1624 | * need to be relocated before we can use them. |
| 1625 | */ |
| 1626 | if (load_addr != 0) { |
| 1627 | entry += load_addr; |
| 1628 | toc += load_addr; |
| 1629 | } |
| 1630 | regs->gpr[2] = toc; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1631 | } |
| 1632 | regs->nip = entry; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1633 | regs->msr = MSR_USER64; |
Stephen Rothwell | d4bf9a7 | 2005-10-13 13:40:54 +1000 | [diff] [blame] | 1634 | } else { |
| 1635 | regs->nip = start; |
| 1636 | regs->gpr[2] = 0; |
| 1637 | regs->msr = MSR_USER32; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1638 | } |
| 1639 | #endif |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 1640 | #ifdef CONFIG_VSX |
| 1641 | current->thread.used_vsr = 0; |
| 1642 | #endif |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 1643 | memset(¤t->thread.fp_state, 0, sizeof(current->thread.fp_state)); |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 1644 | current->thread.fp_save_area = NULL; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1645 | #ifdef CONFIG_ALTIVEC |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 1646 | memset(¤t->thread.vr_state, 0, sizeof(current->thread.vr_state)); |
| 1647 | current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */ |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 1648 | current->thread.vr_save_area = NULL; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1649 | current->thread.vrsave = 0; |
| 1650 | current->thread.used_vr = 0; |
| 1651 | #endif /* CONFIG_ALTIVEC */ |
| 1652 | #ifdef CONFIG_SPE |
| 1653 | memset(current->thread.evr, 0, sizeof(current->thread.evr)); |
| 1654 | current->thread.acc = 0; |
| 1655 | current->thread.spefscr = 0; |
| 1656 | current->thread.used_spe = 0; |
| 1657 | #endif /* CONFIG_SPE */ |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1658 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Michael Neuling | bc2a940 | 2013-02-13 16:21:40 +0000 | [diff] [blame] | 1659 | current->thread.tm_tfhar = 0; |
| 1660 | current->thread.tm_texasr = 0; |
| 1661 | current->thread.tm_tfiar = 0; |
| 1662 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1663 | } |
Anton Blanchard | e1802b0 | 2014-08-20 08:00:02 +1000 | [diff] [blame] | 1664 | EXPORT_SYMBOL(start_thread); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1665 | |
| 1666 | #define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \ |
| 1667 | | PR_FP_EXC_RES | PR_FP_EXC_INV) |
| 1668 | |
| 1669 | int set_fpexc_mode(struct task_struct *tsk, unsigned int val) |
| 1670 | { |
| 1671 | struct pt_regs *regs = tsk->thread.regs; |
| 1672 | |
| 1673 | /* This is a bit hairy. If we are an SPE enabled processor |
| 1674 | * (have embedded fp) we store the IEEE exception enable flags in |
| 1675 | * fpexc_mode. fpexc_mode is also used for setting FP exception |
| 1676 | * mode (asyn, precise, disabled) for 'Classic' FP. */ |
| 1677 | if (val & PR_FP_EXC_SW_ENABLE) { |
| 1678 | #ifdef CONFIG_SPE |
Kumar Gala | 5e14d21 | 2007-09-13 01:44:20 -0500 | [diff] [blame] | 1679 | if (cpu_has_feature(CPU_FTR_SPE)) { |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 1680 | /* |
| 1681 | * When the sticky exception bits are set |
| 1682 | * directly by userspace, it must call prctl |
| 1683 | * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE |
| 1684 | * in the existing prctl settings) or |
| 1685 | * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in |
| 1686 | * the bits being set). <fenv.h> functions |
| 1687 | * saving and restoring the whole |
| 1688 | * floating-point environment need to do so |
| 1689 | * anyway to restore the prctl settings from |
| 1690 | * the saved environment. |
| 1691 | */ |
| 1692 | tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR); |
Kumar Gala | 5e14d21 | 2007-09-13 01:44:20 -0500 | [diff] [blame] | 1693 | tsk->thread.fpexc_mode = val & |
| 1694 | (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT); |
| 1695 | return 0; |
| 1696 | } else { |
| 1697 | return -EINVAL; |
| 1698 | } |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1699 | #else |
| 1700 | return -EINVAL; |
| 1701 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1702 | } |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1703 | |
| 1704 | /* on a CONFIG_SPE this does not hurt us. The bits that |
| 1705 | * __pack_fe01 use do not overlap with bits used for |
| 1706 | * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits |
| 1707 | * on CONFIG_SPE implementations are reserved so writing to |
| 1708 | * them does not change anything */ |
| 1709 | if (val > PR_FP_EXC_PRECISE) |
| 1710 | return -EINVAL; |
| 1711 | tsk->thread.fpexc_mode = __pack_fe01(val); |
| 1712 | if (regs != NULL && (regs->msr & MSR_FP) != 0) |
| 1713 | regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1)) |
| 1714 | | tsk->thread.fpexc_mode; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1715 | return 0; |
| 1716 | } |
| 1717 | |
| 1718 | int get_fpexc_mode(struct task_struct *tsk, unsigned long adr) |
| 1719 | { |
| 1720 | unsigned int val; |
| 1721 | |
| 1722 | if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE) |
| 1723 | #ifdef CONFIG_SPE |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 1724 | if (cpu_has_feature(CPU_FTR_SPE)) { |
| 1725 | /* |
| 1726 | * When the sticky exception bits are set |
| 1727 | * directly by userspace, it must call prctl |
| 1728 | * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE |
| 1729 | * in the existing prctl settings) or |
| 1730 | * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in |
| 1731 | * the bits being set). <fenv.h> functions |
| 1732 | * saving and restoring the whole |
| 1733 | * floating-point environment need to do so |
| 1734 | * anyway to restore the prctl settings from |
| 1735 | * the saved environment. |
| 1736 | */ |
| 1737 | tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR); |
Kumar Gala | 5e14d21 | 2007-09-13 01:44:20 -0500 | [diff] [blame] | 1738 | val = tsk->thread.fpexc_mode; |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 1739 | } else |
Kumar Gala | 5e14d21 | 2007-09-13 01:44:20 -0500 | [diff] [blame] | 1740 | return -EINVAL; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1741 | #else |
| 1742 | return -EINVAL; |
| 1743 | #endif |
| 1744 | else |
| 1745 | val = __unpack_fe01(tsk->thread.fpexc_mode); |
| 1746 | return put_user(val, (unsigned int __user *) adr); |
| 1747 | } |
| 1748 | |
Paul Mackerras | fab5db9 | 2006-06-07 16:14:40 +1000 | [diff] [blame] | 1749 | int set_endian(struct task_struct *tsk, unsigned int val) |
| 1750 | { |
| 1751 | struct pt_regs *regs = tsk->thread.regs; |
| 1752 | |
| 1753 | if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) || |
| 1754 | (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE))) |
| 1755 | return -EINVAL; |
| 1756 | |
| 1757 | if (regs == NULL) |
| 1758 | return -EINVAL; |
| 1759 | |
| 1760 | if (val == PR_ENDIAN_BIG) |
| 1761 | regs->msr &= ~MSR_LE; |
| 1762 | else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE) |
| 1763 | regs->msr |= MSR_LE; |
| 1764 | else |
| 1765 | return -EINVAL; |
| 1766 | |
| 1767 | return 0; |
| 1768 | } |
| 1769 | |
| 1770 | int get_endian(struct task_struct *tsk, unsigned long adr) |
| 1771 | { |
| 1772 | struct pt_regs *regs = tsk->thread.regs; |
| 1773 | unsigned int val; |
| 1774 | |
| 1775 | if (!cpu_has_feature(CPU_FTR_PPC_LE) && |
| 1776 | !cpu_has_feature(CPU_FTR_REAL_LE)) |
| 1777 | return -EINVAL; |
| 1778 | |
| 1779 | if (regs == NULL) |
| 1780 | return -EINVAL; |
| 1781 | |
| 1782 | if (regs->msr & MSR_LE) { |
| 1783 | if (cpu_has_feature(CPU_FTR_REAL_LE)) |
| 1784 | val = PR_ENDIAN_LITTLE; |
| 1785 | else |
| 1786 | val = PR_ENDIAN_PPC_LITTLE; |
| 1787 | } else |
| 1788 | val = PR_ENDIAN_BIG; |
| 1789 | |
| 1790 | return put_user(val, (unsigned int __user *)adr); |
| 1791 | } |
| 1792 | |
Paul Mackerras | e9370ae | 2006-06-07 16:15:39 +1000 | [diff] [blame] | 1793 | int set_unalign_ctl(struct task_struct *tsk, unsigned int val) |
| 1794 | { |
| 1795 | tsk->thread.align_ctl = val; |
| 1796 | return 0; |
| 1797 | } |
| 1798 | |
| 1799 | int get_unalign_ctl(struct task_struct *tsk, unsigned long adr) |
| 1800 | { |
| 1801 | return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr); |
| 1802 | } |
| 1803 | |
Paul Mackerras | bb72c48 | 2007-02-19 11:42:42 +1100 | [diff] [blame] | 1804 | static inline int valid_irq_stack(unsigned long sp, struct task_struct *p, |
| 1805 | unsigned long nbytes) |
| 1806 | { |
| 1807 | unsigned long stack_page; |
| 1808 | unsigned long cpu = task_cpu(p); |
| 1809 | |
| 1810 | /* |
| 1811 | * Avoid crashing if the stack has overflowed and corrupted |
| 1812 | * task_cpu(p), which is in the thread_info struct. |
| 1813 | */ |
| 1814 | if (cpu < NR_CPUS && cpu_possible(cpu)) { |
| 1815 | stack_page = (unsigned long) hardirq_ctx[cpu]; |
| 1816 | if (sp >= stack_page + sizeof(struct thread_struct) |
| 1817 | && sp <= stack_page + THREAD_SIZE - nbytes) |
| 1818 | return 1; |
| 1819 | |
| 1820 | stack_page = (unsigned long) softirq_ctx[cpu]; |
| 1821 | if (sp >= stack_page + sizeof(struct thread_struct) |
| 1822 | && sp <= stack_page + THREAD_SIZE - nbytes) |
| 1823 | return 1; |
| 1824 | } |
| 1825 | return 0; |
| 1826 | } |
| 1827 | |
Anton Blanchard | 2f25194 | 2006-03-27 11:46:18 +1100 | [diff] [blame] | 1828 | int validate_sp(unsigned long sp, struct task_struct *p, |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1829 | unsigned long nbytes) |
| 1830 | { |
Al Viro | 0cec6fd | 2006-01-12 01:06:02 -0800 | [diff] [blame] | 1831 | unsigned long stack_page = (unsigned long)task_stack_page(p); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1832 | |
| 1833 | if (sp >= stack_page + sizeof(struct thread_struct) |
| 1834 | && sp <= stack_page + THREAD_SIZE - nbytes) |
| 1835 | return 1; |
| 1836 | |
Paul Mackerras | bb72c48 | 2007-02-19 11:42:42 +1100 | [diff] [blame] | 1837 | return valid_irq_stack(sp, p, nbytes); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1838 | } |
| 1839 | |
Anton Blanchard | 2f25194 | 2006-03-27 11:46:18 +1100 | [diff] [blame] | 1840 | EXPORT_SYMBOL(validate_sp); |
| 1841 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1842 | unsigned long get_wchan(struct task_struct *p) |
| 1843 | { |
| 1844 | unsigned long ip, sp; |
| 1845 | int count = 0; |
| 1846 | |
| 1847 | if (!p || p == current || p->state == TASK_RUNNING) |
| 1848 | return 0; |
| 1849 | |
| 1850 | sp = p->thread.ksp; |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1851 | if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD)) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1852 | return 0; |
| 1853 | |
| 1854 | do { |
| 1855 | sp = *(unsigned long *)sp; |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1856 | if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD)) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1857 | return 0; |
| 1858 | if (count > 0) { |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1859 | ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE]; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1860 | if (!in_sched_functions(ip)) |
| 1861 | return ip; |
| 1862 | } |
| 1863 | } while (count++ < 16); |
| 1864 | return 0; |
| 1865 | } |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1866 | |
Johannes Berg | c4d04be | 2008-11-20 03:24:07 +0000 | [diff] [blame] | 1867 | static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1868 | |
| 1869 | void show_stack(struct task_struct *tsk, unsigned long *stack) |
| 1870 | { |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1871 | unsigned long sp, ip, lr, newsp; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1872 | int count = 0; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1873 | int firstframe = 1; |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1874 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER |
| 1875 | int curr_frame = current->curr_ret_stack; |
| 1876 | extern void return_to_handler(void); |
Steven Rostedt | 9135c3c | 2009-09-15 08:20:15 -0700 | [diff] [blame] | 1877 | unsigned long rth = (unsigned long)return_to_handler; |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1878 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1879 | |
| 1880 | sp = (unsigned long) stack; |
| 1881 | if (tsk == NULL) |
| 1882 | tsk = current; |
| 1883 | if (sp == 0) { |
| 1884 | if (tsk == current) |
Anton Blanchard | acf620e | 2014-10-13 19:41:39 +1100 | [diff] [blame] | 1885 | sp = current_stack_pointer(); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1886 | else |
| 1887 | sp = tsk->thread.ksp; |
| 1888 | } |
| 1889 | |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1890 | lr = 0; |
| 1891 | printk("Call Trace:\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1892 | do { |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1893 | if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD)) |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1894 | return; |
| 1895 | |
| 1896 | stack = (unsigned long *) sp; |
| 1897 | newsp = stack[0]; |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1898 | ip = stack[STACK_FRAME_LR_SAVE]; |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1899 | if (!firstframe || ip != lr) { |
Benjamin Herrenschmidt | 058c78f | 2008-07-07 13:44:31 +1000 | [diff] [blame] | 1900 | printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip); |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1901 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER |
Anton Blanchard | 7d56c65 | 2014-09-17 17:07:03 +1000 | [diff] [blame] | 1902 | if ((ip == rth) && curr_frame >= 0) { |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1903 | printk(" (%pS)", |
| 1904 | (void *)current->ret_stack[curr_frame].ret); |
| 1905 | curr_frame--; |
| 1906 | } |
| 1907 | #endif |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1908 | if (firstframe) |
| 1909 | printk(" (unreliable)"); |
| 1910 | printk("\n"); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1911 | } |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1912 | firstframe = 0; |
| 1913 | |
| 1914 | /* |
| 1915 | * See if this is an exception frame. |
| 1916 | * We look for the "regshere" marker in the current frame. |
| 1917 | */ |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 1918 | if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE) |
| 1919 | && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) { |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1920 | struct pt_regs *regs = (struct pt_regs *) |
| 1921 | (sp + STACK_FRAME_OVERHEAD); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1922 | lr = regs->link; |
Paul Mackerras | 9be9be2 | 2014-06-12 16:53:08 +1000 | [diff] [blame] | 1923 | printk("--- interrupt: %lx at %pS\n LR = %pS\n", |
Benjamin Herrenschmidt | 058c78f | 2008-07-07 13:44:31 +1000 | [diff] [blame] | 1924 | regs->trap, (void *)regs->nip, (void *)lr); |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1925 | firstframe = 1; |
| 1926 | } |
| 1927 | |
| 1928 | sp = newsp; |
| 1929 | } while (count++ < kstack_depth_to_print); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1930 | } |
Paul Mackerras | 06d67d5 | 2005-10-10 22:29:05 +1000 | [diff] [blame] | 1931 | |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1932 | #ifdef CONFIG_PPC64 |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 1933 | /* Called with hard IRQs off */ |
Michael Ellerman | 0e37739 | 2013-06-13 21:04:56 +1000 | [diff] [blame] | 1934 | void notrace __ppc64_runlatch_on(void) |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1935 | { |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 1936 | struct thread_info *ti = current_thread_info(); |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1937 | unsigned long ctrl; |
| 1938 | |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 1939 | ctrl = mfspr(SPRN_CTRLF); |
| 1940 | ctrl |= CTRL_RUNLATCH; |
| 1941 | mtspr(SPRN_CTRLT, ctrl); |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1942 | |
Benjamin Herrenschmidt | fae2e0f | 2012-04-11 10:42:15 +1000 | [diff] [blame] | 1943 | ti->local_flags |= _TLF_RUNLATCH; |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1944 | } |
| 1945 | |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 1946 | /* Called with hard IRQs off */ |
Michael Ellerman | 0e37739 | 2013-06-13 21:04:56 +1000 | [diff] [blame] | 1947 | void notrace __ppc64_runlatch_off(void) |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1948 | { |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 1949 | struct thread_info *ti = current_thread_info(); |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1950 | unsigned long ctrl; |
| 1951 | |
Benjamin Herrenschmidt | fae2e0f | 2012-04-11 10:42:15 +1000 | [diff] [blame] | 1952 | ti->local_flags &= ~_TLF_RUNLATCH; |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1953 | |
Anton Blanchard | 4138d65 | 2010-08-06 03:28:19 +0000 | [diff] [blame] | 1954 | ctrl = mfspr(SPRN_CTRLF); |
| 1955 | ctrl &= ~CTRL_RUNLATCH; |
| 1956 | mtspr(SPRN_CTRLT, ctrl); |
Anton Blanchard | cb2c9b2 | 2006-02-13 14:48:35 +1100 | [diff] [blame] | 1957 | } |
Benjamin Herrenschmidt | fe1952f | 2012-03-01 12:45:27 +1100 | [diff] [blame] | 1958 | #endif /* CONFIG_PPC64 */ |
Benjamin Herrenschmidt | f6a6168 | 2008-04-18 16:56:17 +1000 | [diff] [blame] | 1959 | |
Anton Blanchard | d839088 | 2009-02-22 01:50:03 +0000 | [diff] [blame] | 1960 | unsigned long arch_align_stack(unsigned long sp) |
| 1961 | { |
| 1962 | if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space) |
| 1963 | sp -= get_random_int() & ~PAGE_MASK; |
| 1964 | return sp & ~0xf; |
| 1965 | } |
Anton Blanchard | 912f9ee | 2009-02-22 01:50:04 +0000 | [diff] [blame] | 1966 | |
| 1967 | static inline unsigned long brk_rnd(void) |
| 1968 | { |
| 1969 | unsigned long rnd = 0; |
| 1970 | |
| 1971 | /* 8MB for 32bit, 1GB for 64bit */ |
| 1972 | if (is_32bit_task()) |
Daniel Cashman | 5ef11c3 | 2016-02-26 15:19:37 -0800 | [diff] [blame] | 1973 | rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT))); |
Anton Blanchard | 912f9ee | 2009-02-22 01:50:04 +0000 | [diff] [blame] | 1974 | else |
Daniel Cashman | 5ef11c3 | 2016-02-26 15:19:37 -0800 | [diff] [blame] | 1975 | rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT))); |
Anton Blanchard | 912f9ee | 2009-02-22 01:50:04 +0000 | [diff] [blame] | 1976 | |
| 1977 | return rnd << PAGE_SHIFT; |
| 1978 | } |
| 1979 | |
| 1980 | unsigned long arch_randomize_brk(struct mm_struct *mm) |
| 1981 | { |
Anton Blanchard | 8bbde7a | 2009-09-21 16:52:35 +0000 | [diff] [blame] | 1982 | unsigned long base = mm->brk; |
| 1983 | unsigned long ret; |
| 1984 | |
Kumar Gala | ce7a35c | 2009-10-16 07:05:17 +0000 | [diff] [blame] | 1985 | #ifdef CONFIG_PPC_STD_MMU_64 |
Anton Blanchard | 8bbde7a | 2009-09-21 16:52:35 +0000 | [diff] [blame] | 1986 | /* |
| 1987 | * If we are using 1TB segments and we are allowed to randomise |
| 1988 | * the heap, we can put it above 1TB so it is backed by a 1TB |
| 1989 | * segment. Otherwise the heap will be in the bottom 1TB |
| 1990 | * which always uses 256MB segments and this may result in a |
Aneesh Kumar K.V | caca285 | 2016-04-29 23:26:07 +1000 | [diff] [blame] | 1991 | * performance penalty. We don't need to worry about radix. For |
| 1992 | * radix, mmu_highuser_ssize remains unchanged from 256MB. |
Anton Blanchard | 8bbde7a | 2009-09-21 16:52:35 +0000 | [diff] [blame] | 1993 | */ |
| 1994 | if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T)) |
| 1995 | base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T); |
| 1996 | #endif |
| 1997 | |
| 1998 | ret = PAGE_ALIGN(base + brk_rnd()); |
Anton Blanchard | 912f9ee | 2009-02-22 01:50:04 +0000 | [diff] [blame] | 1999 | |
| 2000 | if (ret < mm->brk) |
| 2001 | return mm->brk; |
| 2002 | |
| 2003 | return ret; |
| 2004 | } |
Anton Blanchard | 501cb16 | 2009-02-22 01:50:07 +0000 | [diff] [blame] | 2005 | |