blob: fad4bf6f15f612839ba6779b7a0affe28b961dd6 [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070018#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020019#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080020#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020021#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010022#include <linux/wait.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#include <asm/irq.h>
25#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010026#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010028struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040029struct module;
David Howells57a58a92006-10-05 13:06:34 +010030struct irq_desc;
Thomas Gleixner78129572011-02-10 15:14:20 +010031struct irq_data;
Harvey Harrisonec701582008-02-08 04:19:55 -080032typedef void (*irq_flow_handler_t)(unsigned int irq,
David Howells7d12e782006-10-05 14:55:46 +010033 struct irq_desc *desc);
Thomas Gleixner78129572011-02-10 15:14:20 +010034typedef void (*irq_preflow_handler_t)(struct irq_data *data);
David Howells57a58a92006-10-05 13:06:34 +010035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036/*
37 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070038 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010039 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070040 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010041 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000049 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010055 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020060 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010061 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090066 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010067 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
71 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010072 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010073 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
74 * it from the spurious interrupt detection
75 * mechanism and from core side polling.
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010077enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000086 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010087
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010088 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070089
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010090 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090098 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010099 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100100 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100101};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800102
Thomas Gleixner44247182010-09-28 10:40:18 +0200103#define IRQF_MODIFY_MASK \
104 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100105 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100106 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
107 IRQ_IS_POLLED)
Thomas Gleixner44247182010-09-28 10:40:18 +0200108
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100109#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
110
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100111/*
112 * Return value for chip->irq_set_affinity()
113 *
114 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
115 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
116 */
117enum {
118 IRQ_SET_MASK_OK = 0,
119 IRQ_SET_MASK_OK_NOCOPY,
120};
121
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700122struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600123struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700124
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700125/**
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000126 * struct irq_data - per irq and irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000127 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000128 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600129 * @hwirq: hardware interrupt number, local to the interrupt domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000130 * @node: node index useful for balancing
Randy Dunlap30398bf2011-03-18 09:33:56 -0700131 * @state_use_accessors: status information for irq chip functions.
Thomas Gleixner91c49912011-02-03 20:48:29 +0100132 * Use accessor functions to deal with it
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000133 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600134 * @domain: Interrupt translation domain; responsible for mapping
135 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800136 * @parent_data: pointer to parent struct irq_data to support hierarchy
137 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000138 * @handler_data: per-IRQ data for the irq_chip methods
139 * @chip_data: platform-specific per-chip private data for the chip
140 * methods, to allow shared chip implementations
141 * @msi_desc: MSI descriptor
142 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000143 *
144 * The fields here need to overlay the ones in irq_desc until we
145 * cleaned up the direct references and switched everything over to
146 * irq_data.
147 */
148struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000149 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000150 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600151 unsigned long hwirq;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000152 unsigned int node;
Thomas Gleixner91c49912011-02-03 20:48:29 +0100153 unsigned int state_use_accessors;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000154 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600155 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800156#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
157 struct irq_data *parent_data;
158#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000159 void *handler_data;
160 void *chip_data;
161 struct msi_desc *msi_desc;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000162 cpumask_var_t affinity;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000163};
164
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100165/*
166 * Bit masks for irq_data.state
167 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100168 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100169 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100170 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
171 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100172 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100173 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100174 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
175 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100176 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
177 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200178 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
179 * IRQD_IRQ_MASKED - Masked state of the interrupt
180 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200181 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100182 */
183enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100184 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100185 IRQD_SETAFFINITY_PENDING = (1 << 8),
186 IRQD_NO_BALANCING = (1 << 10),
187 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100188 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100189 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100190 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100191 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200192 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200193 IRQD_IRQ_MASKED = (1 << 17),
194 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200195 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100196};
197
198static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
199{
200 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
201}
202
Thomas Gleixnera0056772011-02-08 17:11:03 +0100203static inline bool irqd_is_per_cpu(struct irq_data *d)
204{
205 return d->state_use_accessors & IRQD_PER_CPU;
206}
207
208static inline bool irqd_can_balance(struct irq_data *d)
209{
210 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
211}
212
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100213static inline bool irqd_affinity_was_set(struct irq_data *d)
214{
215 return d->state_use_accessors & IRQD_AFFINITY_SET;
216}
217
Thomas Gleixneree38c042011-03-28 17:11:13 +0200218static inline void irqd_mark_affinity_was_set(struct irq_data *d)
219{
220 d->state_use_accessors |= IRQD_AFFINITY_SET;
221}
222
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100223static inline u32 irqd_get_trigger_type(struct irq_data *d)
224{
225 return d->state_use_accessors & IRQD_TRIGGER_MASK;
226}
227
228/*
229 * Must only be called inside irq_chip.irq_set_type() functions.
230 */
231static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
232{
233 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
234 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
235}
236
237static inline bool irqd_is_level_type(struct irq_data *d)
238{
239 return d->state_use_accessors & IRQD_LEVEL;
240}
241
Thomas Gleixner7f942262011-02-10 19:46:26 +0100242static inline bool irqd_is_wakeup_set(struct irq_data *d)
243{
244 return d->state_use_accessors & IRQD_WAKEUP_STATE;
245}
246
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100247static inline bool irqd_can_move_in_process_context(struct irq_data *d)
248{
249 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
250}
251
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200252static inline bool irqd_irq_disabled(struct irq_data *d)
253{
254 return d->state_use_accessors & IRQD_IRQ_DISABLED;
255}
256
Thomas Gleixner32f41252011-03-28 14:10:52 +0200257static inline bool irqd_irq_masked(struct irq_data *d)
258{
259 return d->state_use_accessors & IRQD_IRQ_MASKED;
260}
261
262static inline bool irqd_irq_inprogress(struct irq_data *d)
263{
264 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
265}
266
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200267static inline bool irqd_is_wakeup_armed(struct irq_data *d)
268{
269 return d->state_use_accessors & IRQD_WAKEUP_ARMED;
270}
271
272
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200273/*
274 * Functions for chained handlers which can be enabled/disabled by the
275 * standard disable_irq/enable_irq calls. Must be called with
276 * irq_desc->lock held.
277 */
278static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
279{
280 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
281}
282
283static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
284{
285 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
286}
287
Grant Likelya699e4e2012-04-03 07:11:04 -0600288static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
289{
290 return d->hwirq;
291}
292
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000293/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700294 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700295 *
296 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000297 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
298 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
299 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
300 * @irq_disable: disable the interrupt
301 * @irq_ack: start of a new interrupt
302 * @irq_mask: mask an interrupt source
303 * @irq_mask_ack: ack and mask an interrupt source
304 * @irq_unmask: unmask an interrupt source
305 * @irq_eoi: end of interrupt
306 * @irq_set_affinity: set the CPU affinity on SMP machines
307 * @irq_retrigger: resend an IRQ to the CPU
308 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
309 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
310 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
311 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700312 * @irq_cpu_online: configure an interrupt source for a secondary CPU
313 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200314 * @irq_suspend: function called from core code on suspend once per chip
315 * @irq_resume: function called from core code on resume once per chip
316 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000317 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100318 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100319 * @irq_request_resources: optional to request resources before calling
320 * any other callback related to this irq
321 * @irq_release_resources: optional to release resources acquired with
322 * irq_request_resources
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100323 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700325struct irq_chip {
326 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000327 unsigned int (*irq_startup)(struct irq_data *data);
328 void (*irq_shutdown)(struct irq_data *data);
329 void (*irq_enable)(struct irq_data *data);
330 void (*irq_disable)(struct irq_data *data);
331
332 void (*irq_ack)(struct irq_data *data);
333 void (*irq_mask)(struct irq_data *data);
334 void (*irq_mask_ack)(struct irq_data *data);
335 void (*irq_unmask)(struct irq_data *data);
336 void (*irq_eoi)(struct irq_data *data);
337
338 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
339 int (*irq_retrigger)(struct irq_data *data);
340 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
341 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
342
343 void (*irq_bus_lock)(struct irq_data *data);
344 void (*irq_bus_sync_unlock)(struct irq_data *data);
345
David Daney0fdb4b22011-03-25 12:38:49 -0700346 void (*irq_cpu_online)(struct irq_data *data);
347 void (*irq_cpu_offline)(struct irq_data *data);
348
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200349 void (*irq_suspend)(struct irq_data *data);
350 void (*irq_resume)(struct irq_data *data);
351 void (*irq_pm_shutdown)(struct irq_data *data);
352
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000353 void (*irq_calc_mask)(struct irq_data *data);
354
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100355 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100356 int (*irq_request_resources)(struct irq_data *data);
357 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100358
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100359 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360};
361
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100362/*
363 * irq_chip specific flags
364 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100365 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
366 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100367 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200368 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
369 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530370 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100371 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100372 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100373 */
374enum {
375 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100376 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100377 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200378 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530379 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200380 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100381 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100382};
383
Thomas Gleixnere1447102010-10-01 16:03:45 +0200384/* This include will go away once we isolated irq_desc usage to core code */
385#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200386
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700387/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700388 * Pick up the arch-dependent methods:
389 */
390#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200392#ifndef NR_IRQS_LEGACY
393# define NR_IRQS_LEGACY 0
394#endif
395
Thomas Gleixner1318a482010-09-27 21:01:37 +0200396#ifndef ARCH_IRQ_INIT_FLAGS
397# define ARCH_IRQ_INIT_FLAGS 0
398#endif
399
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100400#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200401
Thomas Gleixnere1447102010-10-01 16:03:45 +0200402struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700403extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900404extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100405extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
406extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
David Daney0fdb4b22011-03-25 12:38:49 -0700408extern void irq_cpu_online(void);
409extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000410extern int irq_set_affinity_locked(struct irq_data *data,
411 const struct cpumask *cpumask, bool force);
David Daney0fdb4b22011-03-25 12:38:49 -0700412
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200413#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100414void irq_move_irq(struct irq_data *data);
415void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200416#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100417static inline void irq_move_irq(struct irq_data *data) { }
418static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200419#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700423#ifdef CONFIG_HARDIRQS_SW_RESEND
424int irq_set_parent(int irq, int parent_irq);
425#else
426static inline int irq_set_parent(int irq, int parent_irq)
427{
428 return 0;
429}
430#endif
431
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700432/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700433 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100434 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700435 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800436extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
437extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
438extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200439extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800440extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
441extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100442extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800443extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100444extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700445
Jiang Liu85f08c12014-11-06 22:20:16 +0800446#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
447extern void irq_chip_ack_parent(struct irq_data *data);
448extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800449extern void irq_chip_mask_parent(struct irq_data *data);
450extern void irq_chip_unmask_parent(struct irq_data *data);
451extern void irq_chip_eoi_parent(struct irq_data *data);
452extern int irq_chip_set_affinity_parent(struct irq_data *data,
453 const struct cpumask *dest,
454 bool force);
Jiang Liu85f08c12014-11-06 22:20:16 +0800455#endif
456
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700457/* Handling of unhandled and spurious interrupts: */
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700458extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
Thomas Gleixnerbedd30d2008-09-30 23:14:27 +0200459 irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700461
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700462/* Enable/disable irq debugging output: */
463extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700465/* Checks whether the interrupt can be requested by request_irq(): */
466extern int can_request_irq(unsigned int irq, unsigned long irqflags);
467
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100468/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700469extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100470extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700471
472extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100473irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700474 irq_flow_handler_t handle, const char *name);
475
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100476static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
477 irq_flow_handler_t handle)
478{
479 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
480}
481
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100482extern int irq_set_percpu_devid(unsigned int irq);
483
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700484extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100485__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700486 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700487
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700488static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100489irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700490{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100491 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700492}
493
494/*
495 * Set a highlevel chained flow handler for a given IRQ.
496 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900497 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700498 */
499static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100500irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700501{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100502 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700503}
504
Thomas Gleixner44247182010-09-28 10:40:18 +0200505void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
506
507static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
508{
509 irq_modify_status(irq, 0, set);
510}
511
512static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
513{
514 irq_modify_status(irq, clr, 0);
515}
516
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100517static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200518{
519 irq_modify_status(irq, 0, IRQ_NOPROBE);
520}
521
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100522static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200523{
524 irq_modify_status(irq, IRQ_NOPROBE, 0);
525}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800526
Paul Mundt7f1b1242011-04-07 06:01:44 +0900527static inline void irq_set_nothread(unsigned int irq)
528{
529 irq_modify_status(irq, 0, IRQ_NOTHREAD);
530}
531
532static inline void irq_set_thread(unsigned int irq)
533{
534 irq_modify_status(irq, IRQ_NOTHREAD, 0);
535}
536
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100537static inline void irq_set_nested_thread(unsigned int irq, bool nest)
538{
539 if (nest)
540 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
541 else
542 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
543}
544
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100545static inline void irq_set_percpu_devid_flags(unsigned int irq)
546{
547 irq_set_status_flags(irq,
548 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
549 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
550}
551
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700552/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100553extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
554extern int irq_set_handler_data(unsigned int irq, void *data);
555extern int irq_set_chip_data(unsigned int irq, void *data);
556extern int irq_set_irq_type(unsigned int irq, unsigned int type);
557extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100558extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
559 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200560extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700561
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100562static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200563{
564 struct irq_data *d = irq_get_irq_data(irq);
565 return d ? d->chip : NULL;
566}
567
568static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
569{
570 return d->chip;
571}
572
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100573static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200574{
575 struct irq_data *d = irq_get_irq_data(irq);
576 return d ? d->chip_data : NULL;
577}
578
579static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
580{
581 return d->chip_data;
582}
583
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100584static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200585{
586 struct irq_data *d = irq_get_irq_data(irq);
587 return d ? d->handler_data : NULL;
588}
589
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100590static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200591{
592 return d->handler_data;
593}
594
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100595static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200596{
597 struct irq_data *d = irq_get_irq_data(irq);
598 return d ? d->msi_desc : NULL;
599}
600
601static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
602{
603 return d->msi_desc;
604}
605
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200606static inline u32 irq_get_trigger_type(unsigned int irq)
607{
608 struct irq_data *d = irq_get_irq_data(irq);
609 return d ? irqd_get_trigger_type(d) : 0;
610}
611
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200612unsigned int arch_dynirq_lower_bound(unsigned int from);
613
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200614int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
615 struct module *owner);
616
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400617/* use macros to avoid needing export.h for THIS_MODULE */
618#define irq_alloc_descs(irq, from, cnt, node) \
619 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
620
621#define irq_alloc_desc(node) \
622 irq_alloc_descs(-1, 0, 1, node)
623
624#define irq_alloc_desc_at(at, node) \
625 irq_alloc_descs(at, at, 1, node)
626
627#define irq_alloc_desc_from(from, node) \
628 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200629
Alexander Gordeev51906e72012-11-19 16:01:29 +0100630#define irq_alloc_descs_from(from, cnt, node) \
631 irq_alloc_descs(-1, from, cnt, node)
632
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200633void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200634static inline void irq_free_desc(unsigned int irq)
635{
636 irq_free_descs(irq, 1);
637}
638
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000639#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
640unsigned int irq_alloc_hwirqs(int cnt, int node);
641static inline unsigned int irq_alloc_hwirq(int node)
642{
643 return irq_alloc_hwirqs(1, node);
644}
645void irq_free_hwirqs(unsigned int from, int cnt);
646static inline void irq_free_hwirq(unsigned int irq)
647{
648 return irq_free_hwirqs(irq, 1);
649}
650int arch_setup_hwirq(unsigned int irq, int node);
651void arch_teardown_hwirq(unsigned int irq);
652#endif
653
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000654#ifdef CONFIG_GENERIC_IRQ_LEGACY
655void irq_init_desc(unsigned int irq);
656#endif
657
Thomas Gleixner7d828062011-04-03 11:42:53 +0200658#ifndef irq_reg_writel
659# define irq_reg_writel(val, addr) writel(val, addr)
660#endif
661#ifndef irq_reg_readl
662# define irq_reg_readl(addr) readl(addr)
663#endif
664
665/**
666 * struct irq_chip_regs - register offsets for struct irq_gci
667 * @enable: Enable register offset to reg_base
668 * @disable: Disable register offset to reg_base
669 * @mask: Mask register offset to reg_base
670 * @ack: Ack register offset to reg_base
671 * @eoi: Eoi register offset to reg_base
672 * @type: Type configuration register offset to reg_base
673 * @polarity: Polarity configuration register offset to reg_base
674 */
675struct irq_chip_regs {
676 unsigned long enable;
677 unsigned long disable;
678 unsigned long mask;
679 unsigned long ack;
680 unsigned long eoi;
681 unsigned long type;
682 unsigned long polarity;
683};
684
685/**
686 * struct irq_chip_type - Generic interrupt chip instance for a flow type
687 * @chip: The real interrupt chip which provides the callbacks
688 * @regs: Register offsets for this chip
689 * @handler: Flow handler associated with this chip
690 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000691 * @mask_cache_priv: Cached mask register private to the chip type
692 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200693 *
694 * A irq_generic_chip can have several instances of irq_chip_type when
695 * it requires different functions and register offsets for different
696 * flow types.
697 */
698struct irq_chip_type {
699 struct irq_chip chip;
700 struct irq_chip_regs regs;
701 irq_flow_handler_t handler;
702 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000703 u32 mask_cache_priv;
704 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200705};
706
707/**
708 * struct irq_chip_generic - Generic irq chip data structure
709 * @lock: Lock to protect register and cache data access
710 * @reg_base: Register base address (virtual)
711 * @irq_base: Interrupt base nr for this chip
712 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000713 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200714 * @type_cache: Cached type register
715 * @polarity_cache: Cached polarity register
716 * @wake_enabled: Interrupt can wakeup from suspend
717 * @wake_active: Interrupt is marked as an wakeup from suspend source
718 * @num_ct: Number of available irq_chip_type instances (usually 1)
719 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000720 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100721 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000722 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200723 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200724 * @chip_types: Array of interrupt irq_chip_types
725 *
726 * Note, that irq_chip_generic can have multiple irq_chip_type
727 * implementations which can be associated to a particular irq line of
728 * an irq_chip_generic instance. That allows to share and protect
729 * state in an irq_chip_generic instance when we need to implement
730 * different flow mechanisms (level/edge) for it.
731 */
732struct irq_chip_generic {
733 raw_spinlock_t lock;
734 void __iomem *reg_base;
735 unsigned int irq_base;
736 unsigned int irq_cnt;
737 u32 mask_cache;
738 u32 type_cache;
739 u32 polarity_cache;
740 u32 wake_enabled;
741 u32 wake_active;
742 unsigned int num_ct;
743 void *private;
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000744 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100745 unsigned long unused;
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000746 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200747 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200748 struct irq_chip_type chip_types[0];
749};
750
751/**
752 * enum irq_gc_flags - Initialization flags for generic irq chips
753 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
754 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
755 * irq chips which need to call irq_set_wake() on
756 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000757 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000758 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Thomas Gleixner7d828062011-04-03 11:42:53 +0200759 */
760enum irq_gc_flags {
761 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
762 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000763 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000764 IRQ_GC_NO_MASK = 1 << 3,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200765};
766
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000767/*
768 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
769 * @irqs_per_chip: Number of interrupts per chip
770 * @num_chips: Number of chips
771 * @irq_flags_to_set: IRQ* flags to set on irq setup
772 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
773 * @gc_flags: Generic chip specific setup flags
774 * @gc: Array of pointers to generic interrupt chips
775 */
776struct irq_domain_chip_generic {
777 unsigned int irqs_per_chip;
778 unsigned int num_chips;
779 unsigned int irq_flags_to_clear;
780 unsigned int irq_flags_to_set;
781 enum irq_gc_flags gc_flags;
782 struct irq_chip_generic *gc[0];
783};
784
Thomas Gleixner7d828062011-04-03 11:42:53 +0200785/* Generic chip callback functions */
786void irq_gc_noop(struct irq_data *d);
787void irq_gc_mask_disable_reg(struct irq_data *d);
788void irq_gc_mask_set_bit(struct irq_data *d);
789void irq_gc_mask_clr_bit(struct irq_data *d);
790void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400791void irq_gc_ack_set_bit(struct irq_data *d);
792void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200793void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
794void irq_gc_eoi(struct irq_data *d);
795int irq_gc_set_wake(struct irq_data *d, unsigned int on);
796
797/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200798int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
799 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200800struct irq_chip_generic *
801irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
802 void __iomem *reg_base, irq_flow_handler_t handler);
803void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
804 enum irq_gc_flags flags, unsigned int clr,
805 unsigned int set);
806int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200807void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
808 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200809
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000810struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
811int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
812 int num_ct, const char *name,
813 irq_flow_handler_t handler,
814 unsigned int clr, unsigned int set,
815 enum irq_gc_flags flags);
816
817
Thomas Gleixner7d828062011-04-03 11:42:53 +0200818static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
819{
820 return container_of(d->chip, struct irq_chip_type, chip);
821}
822
823#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
824
825#ifdef CONFIG_SMP
826static inline void irq_gc_lock(struct irq_chip_generic *gc)
827{
828 raw_spin_lock(&gc->lock);
829}
830
831static inline void irq_gc_unlock(struct irq_chip_generic *gc)
832{
833 raw_spin_unlock(&gc->lock);
834}
835#else
836static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
837static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
838#endif
839
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700840#endif /* _LINUX_IRQ_H */