blob: d612d03460ae25a77b78fde1d55508ece6f396c0 [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020025
Rob Clark16ea9752013-01-08 15:04:28 -060026#include "tilcdc_drv.h"
27#include "tilcdc_regs.h"
28#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060029#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020030#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060031
32#include "drm_fb_helper.h"
33
34static LIST_HEAD(module_list);
35
36void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
37 const struct tilcdc_module_ops *funcs)
38{
39 mod->name = name;
40 mod->funcs = funcs;
41 INIT_LIST_HEAD(&mod->list);
42 list_add(&mod->list, &module_list);
43}
44
45void tilcdc_module_cleanup(struct tilcdc_module *mod)
46{
47 list_del(&mod->list);
48}
49
50static struct of_device_id tilcdc_of_match[];
51
52static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020053 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060054{
55 return drm_fb_cma_create(dev, file_priv, mode_cmd);
56}
57
58static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
59{
60 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010061 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060062}
63
Jyri Sarhaedc43302015-12-30 17:40:24 +020064int tilcdc_atomic_check(struct drm_device *dev,
65 struct drm_atomic_state *state)
66{
67 int ret;
68
69 ret = drm_atomic_helper_check_modeset(dev, state);
70 if (ret)
71 return ret;
72
73 ret = drm_atomic_helper_check_planes(dev, state);
74 if (ret)
75 return ret;
76
77 /*
78 * tilcdc ->atomic_check can update ->mode_changed if pixel format
79 * changes, hence will we check modeset changes again.
80 */
81 ret = drm_atomic_helper_check_modeset(dev, state);
82 if (ret)
83 return ret;
84
85 return ret;
86}
87
88static int tilcdc_commit(struct drm_device *dev,
89 struct drm_atomic_state *state,
90 bool async)
91{
92 int ret;
93
94 ret = drm_atomic_helper_prepare_planes(dev, state);
95 if (ret)
96 return ret;
97
98 drm_atomic_helper_swap_state(state, true);
99
100 /*
101 * Everything below can be run asynchronously without the need to grab
102 * any modeset locks at all under one condition: It must be guaranteed
103 * that the asynchronous work has either been cancelled (if the driver
104 * supports it, which at least requires that the framebuffers get
105 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
106 * before the new state gets committed on the software side with
107 * drm_atomic_helper_swap_state().
108 *
109 * This scheme allows new atomic state updates to be prepared and
110 * checked in parallel to the asynchronous completion of the previous
111 * update. Which is important since compositors need to figure out the
112 * composition of the next frame right after having submitted the
113 * current layout.
114 */
115
116 drm_atomic_helper_commit_modeset_disables(dev, state);
117
118 drm_atomic_helper_commit_planes(dev, state, false);
119
120 drm_atomic_helper_commit_modeset_enables(dev, state);
121
122 drm_atomic_helper_wait_for_vblanks(dev, state);
123
124 drm_atomic_helper_cleanup_planes(dev, state);
125
126 drm_atomic_state_free(state);
127
128 return 0;
129}
130
Rob Clark16ea9752013-01-08 15:04:28 -0600131static const struct drm_mode_config_funcs mode_config_funcs = {
132 .fb_create = tilcdc_fb_create,
133 .output_poll_changed = tilcdc_fb_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200134 .atomic_check = tilcdc_atomic_check,
135 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600136};
137
138static int modeset_init(struct drm_device *dev)
139{
140 struct tilcdc_drm_private *priv = dev->dev_private;
141 struct tilcdc_module *mod;
142
143 drm_mode_config_init(dev);
144
145 priv->crtc = tilcdc_crtc_create(dev);
146
147 list_for_each_entry(mod, &module_list, list) {
148 DBG("loading module: %s", mod->name);
149 mod->funcs->modeset_init(mod, dev);
150 }
151
Rob Clark16ea9752013-01-08 15:04:28 -0600152 dev->mode_config.min_width = 0;
153 dev->mode_config.min_height = 0;
154 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
155 dev->mode_config.max_height = 2048;
156 dev->mode_config.funcs = &mode_config_funcs;
157
158 return 0;
159}
160
161#ifdef CONFIG_CPU_FREQ
162static int cpufreq_transition(struct notifier_block *nb,
163 unsigned long val, void *data)
164{
165 struct tilcdc_drm_private *priv = container_of(nb,
166 struct tilcdc_drm_private, freq_transition);
167 if (val == CPUFREQ_POSTCHANGE) {
168 if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) {
169 priv->lcd_fck_rate = clk_get_rate(priv->clk);
170 tilcdc_crtc_update_clk(priv->crtc);
171 }
172 }
173
174 return 0;
175}
176#endif
177
178/*
179 * DRM operations:
180 */
181
182static int tilcdc_unload(struct drm_device *dev)
183{
184 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600185
Tomi Valkeinen1aea1e72015-10-19 14:15:26 +0300186 tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF);
187
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200188 tilcdc_remove_external_encoders(dev);
189
Guido Martínez3a490122014-06-17 11:17:07 -0300190 drm_fbdev_cma_fini(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -0600191 drm_kms_helper_poll_fini(dev);
192 drm_mode_config_cleanup(dev);
193 drm_vblank_cleanup(dev);
194
Rob Clark16ea9752013-01-08 15:04:28 -0600195 drm_irq_uninstall(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600196
197#ifdef CONFIG_CPU_FREQ
198 cpufreq_unregister_notifier(&priv->freq_transition,
199 CPUFREQ_TRANSITION_NOTIFIER);
200#endif
201
202 if (priv->clk)
203 clk_put(priv->clk);
204
205 if (priv->mmio)
206 iounmap(priv->mmio);
207
208 flush_workqueue(priv->wq);
209 destroy_workqueue(priv->wq);
210
211 dev->dev_private = NULL;
212
213 pm_runtime_disable(dev->dev);
214
Rob Clark16ea9752013-01-08 15:04:28 -0600215 return 0;
216}
217
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300218static size_t tilcdc_num_regs(void);
219
Rob Clark16ea9752013-01-08 15:04:28 -0600220static int tilcdc_load(struct drm_device *dev, unsigned long flags)
221{
222 struct platform_device *pdev = dev->platformdev;
223 struct device_node *node = pdev->dev.of_node;
224 struct tilcdc_drm_private *priv;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500225 struct tilcdc_module *mod;
Rob Clark16ea9752013-01-08 15:04:28 -0600226 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500227 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600228 int ret;
229
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200230 priv = devm_kzalloc(dev->dev, sizeof(*priv), GFP_KERNEL);
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300231 if (priv)
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200232 priv->saved_register =
233 devm_kcalloc(dev->dev, tilcdc_num_regs(),
234 sizeof(*priv->saved_register), GFP_KERNEL);
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300235 if (!priv || !priv->saved_register) {
Rob Clark16ea9752013-01-08 15:04:28 -0600236 dev_err(dev->dev, "failed to allocate private data\n");
237 return -ENOMEM;
238 }
239
240 dev->dev_private = priv;
241
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200242 priv->is_componentized =
243 tilcdc_get_external_components(dev->dev, NULL) > 0;
244
Rob Clark16ea9752013-01-08 15:04:28 -0600245 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300246 if (!priv->wq) {
247 ret = -ENOMEM;
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200248 goto fail_unset_priv;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300249 }
Rob Clark16ea9752013-01-08 15:04:28 -0600250
251 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
252 if (!res) {
253 dev_err(dev->dev, "failed to get memory resource\n");
254 ret = -EINVAL;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300255 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600256 }
257
258 priv->mmio = ioremap_nocache(res->start, resource_size(res));
259 if (!priv->mmio) {
260 dev_err(dev->dev, "failed to ioremap\n");
261 ret = -ENOMEM;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300262 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600263 }
264
265 priv->clk = clk_get(dev->dev, "fck");
266 if (IS_ERR(priv->clk)) {
267 dev_err(dev->dev, "failed to get functional clock\n");
268 ret = -ENODEV;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300269 goto fail_iounmap;
Rob Clark16ea9752013-01-08 15:04:28 -0600270 }
271
Rob Clark16ea9752013-01-08 15:04:28 -0600272#ifdef CONFIG_CPU_FREQ
273 priv->lcd_fck_rate = clk_get_rate(priv->clk);
274 priv->freq_transition.notifier_call = cpufreq_transition;
275 ret = cpufreq_register_notifier(&priv->freq_transition,
276 CPUFREQ_TRANSITION_NOTIFIER);
277 if (ret) {
278 dev_err(dev->dev, "failed to register cpufreq notifier\n");
Darren Etheridge3d193062014-01-15 15:52:36 -0600279 goto fail_put_clk;
Rob Clark16ea9752013-01-08 15:04:28 -0600280 }
281#endif
282
283 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500284 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
285
286 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
287
288 if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
289 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
290
291 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
292
293 if (of_property_read_u32(node, "ti,max-pixelclock",
294 &priv->max_pixelclock))
295 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
296
297 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600298
299 pm_runtime_enable(dev->dev);
300
301 /* Determine LCD IP Version */
302 pm_runtime_get_sync(dev->dev);
303 switch (tilcdc_read(dev, LCDC_PID_REG)) {
304 case 0x4c100102:
305 priv->rev = 1;
306 break;
307 case 0x4f200800:
308 case 0x4f201000:
309 priv->rev = 2;
310 break;
311 default:
312 dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
313 "defaulting to LCD revision 1\n",
314 tilcdc_read(dev, LCDC_PID_REG));
315 priv->rev = 1;
316 break;
317 }
318
319 pm_runtime_put_sync(dev->dev);
320
321 ret = modeset_init(dev);
322 if (ret < 0) {
323 dev_err(dev->dev, "failed to initialize mode setting\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300324 goto fail_cpufreq_unregister;
Rob Clark16ea9752013-01-08 15:04:28 -0600325 }
326
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200327 platform_set_drvdata(pdev, dev);
328
329 if (priv->is_componentized) {
330 ret = component_bind_all(dev->dev, dev);
331 if (ret < 0)
332 goto fail_mode_config_cleanup;
333
334 ret = tilcdc_add_external_encoders(dev, &bpp);
335 if (ret < 0)
336 goto fail_component_cleanup;
337 }
338
339 if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
340 dev_err(dev->dev, "no encoders/connectors found\n");
341 ret = -ENXIO;
342 goto fail_external_cleanup;
343 }
344
Rob Clark16ea9752013-01-08 15:04:28 -0600345 ret = drm_vblank_init(dev, 1);
346 if (ret < 0) {
347 dev_err(dev->dev, "failed to initialize vblank\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200348 goto fail_external_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600349 }
350
Daniel Vetterbb0f1b5c2013-11-03 21:09:27 +0100351 ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600352 if (ret < 0) {
353 dev_err(dev->dev, "failed to install IRQ handler\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300354 goto fail_vblank_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600355 }
356
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500357 list_for_each_entry(mod, &module_list, list) {
358 DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp);
359 bpp = mod->preferred_bpp;
360 if (bpp > 0)
361 break;
362 }
363
Maxime Ripard4314e192016-01-14 16:24:56 +0100364 drm_helper_disable_unused_functions(dev);
Jyri Sarha522a76f2015-12-29 17:27:32 +0200365
366 drm_mode_config_reset(dev);
367
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500368 priv->fbdev = drm_fbdev_cma_init(dev, bpp,
Rob Clark16ea9752013-01-08 15:04:28 -0600369 dev->mode_config.num_crtc,
370 dev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300371 if (IS_ERR(priv->fbdev)) {
372 ret = PTR_ERR(priv->fbdev);
373 goto fail_irq_uninstall;
374 }
Rob Clark16ea9752013-01-08 15:04:28 -0600375
376 drm_kms_helper_poll_init(dev);
377
378 return 0;
379
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300380fail_irq_uninstall:
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300381 drm_irq_uninstall(dev);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300382
383fail_vblank_cleanup:
384 drm_vblank_cleanup(dev);
385
386fail_mode_config_cleanup:
387 drm_mode_config_cleanup(dev);
388
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200389fail_component_cleanup:
390 if (priv->is_componentized)
391 component_unbind_all(dev->dev, dev);
392
393fail_external_cleanup:
394 tilcdc_remove_external_encoders(dev);
395
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300396fail_cpufreq_unregister:
397 pm_runtime_disable(dev->dev);
398#ifdef CONFIG_CPU_FREQ
399 cpufreq_unregister_notifier(&priv->freq_transition,
400 CPUFREQ_TRANSITION_NOTIFIER);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300401
402fail_put_clk:
Grygorii Strashko7974dff2015-02-25 18:19:43 +0200403#endif
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300404 clk_put(priv->clk);
405
406fail_iounmap:
407 iounmap(priv->mmio);
408
409fail_free_wq:
410 flush_workqueue(priv->wq);
411 destroy_workqueue(priv->wq);
412
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200413fail_unset_priv:
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300414 dev->dev_private = NULL;
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200415
Rob Clark16ea9752013-01-08 15:04:28 -0600416 return ret;
417}
418
Rob Clark16ea9752013-01-08 15:04:28 -0600419static void tilcdc_lastclose(struct drm_device *dev)
420{
421 struct tilcdc_drm_private *priv = dev->dev_private;
422 drm_fbdev_cma_restore_mode(priv->fbdev);
423}
424
Daniel Vettere9f0d762013-12-11 11:34:42 +0100425static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600426{
427 struct drm_device *dev = arg;
428 struct tilcdc_drm_private *priv = dev->dev_private;
429 return tilcdc_crtc_irq(priv->crtc);
430}
431
Thierry Reding88e72712015-09-24 18:35:31 +0200432static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600433{
Rob Clark16ea9752013-01-08 15:04:28 -0600434 return 0;
435}
436
Thierry Reding88e72712015-09-24 18:35:31 +0200437static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600438{
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300439 return;
Rob Clark16ea9752013-01-08 15:04:28 -0600440}
441
442#if defined(CONFIG_DEBUG_FS) || defined(CONFIG_PM_SLEEP)
443static const struct {
444 const char *name;
445 uint8_t rev;
446 uint8_t save;
447 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530448} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600449#define REG(rev, save, reg) { #reg, rev, save, reg }
450 /* exists in revision 1: */
451 REG(1, false, LCDC_PID_REG),
452 REG(1, true, LCDC_CTRL_REG),
453 REG(1, false, LCDC_STAT_REG),
454 REG(1, true, LCDC_RASTER_CTRL_REG),
455 REG(1, true, LCDC_RASTER_TIMING_0_REG),
456 REG(1, true, LCDC_RASTER_TIMING_1_REG),
457 REG(1, true, LCDC_RASTER_TIMING_2_REG),
458 REG(1, true, LCDC_DMA_CTRL_REG),
459 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
460 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
461 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
462 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
463 /* new in revision 2: */
464 REG(2, false, LCDC_RAW_STAT_REG),
465 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200466 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600467 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
468 REG(2, false, LCDC_END_OF_INT_IND_REG),
469 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600470#undef REG
471};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300472
473static size_t tilcdc_num_regs(void)
474{
475 return ARRAY_SIZE(registers);
476}
477#else
478static size_t tilcdc_num_regs(void)
479{
480 return 0;
481}
Rob Clark16ea9752013-01-08 15:04:28 -0600482#endif
483
484#ifdef CONFIG_DEBUG_FS
485static int tilcdc_regs_show(struct seq_file *m, void *arg)
486{
487 struct drm_info_node *node = (struct drm_info_node *) m->private;
488 struct drm_device *dev = node->minor->dev;
489 struct tilcdc_drm_private *priv = dev->dev_private;
490 unsigned i;
491
492 pm_runtime_get_sync(dev->dev);
493
494 seq_printf(m, "revision: %d\n", priv->rev);
495
496 for (i = 0; i < ARRAY_SIZE(registers); i++)
497 if (priv->rev >= registers[i].rev)
498 seq_printf(m, "%s:\t %08x\n", registers[i].name,
499 tilcdc_read(dev, registers[i].reg));
500
501 pm_runtime_put_sync(dev->dev);
502
503 return 0;
504}
505
506static int tilcdc_mm_show(struct seq_file *m, void *arg)
507{
508 struct drm_info_node *node = (struct drm_info_node *) m->private;
509 struct drm_device *dev = node->minor->dev;
Daniel Vetterb04a5902013-12-11 14:24:46 +0100510 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clark16ea9752013-01-08 15:04:28 -0600511}
512
513static struct drm_info_list tilcdc_debugfs_list[] = {
514 { "regs", tilcdc_regs_show, 0 },
515 { "mm", tilcdc_mm_show, 0 },
516 { "fb", drm_fb_cma_debugfs_show, 0 },
517};
518
519static int tilcdc_debugfs_init(struct drm_minor *minor)
520{
521 struct drm_device *dev = minor->dev;
522 struct tilcdc_module *mod;
523 int ret;
524
525 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
526 ARRAY_SIZE(tilcdc_debugfs_list),
527 minor->debugfs_root, minor);
528
529 list_for_each_entry(mod, &module_list, list)
530 if (mod->funcs->debugfs_init)
531 mod->funcs->debugfs_init(mod, minor);
532
533 if (ret) {
534 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
535 return ret;
536 }
537
538 return ret;
539}
540
541static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
542{
543 struct tilcdc_module *mod;
544 drm_debugfs_remove_files(tilcdc_debugfs_list,
545 ARRAY_SIZE(tilcdc_debugfs_list), minor);
546
547 list_for_each_entry(mod, &module_list, list)
548 if (mod->funcs->debugfs_cleanup)
549 mod->funcs->debugfs_cleanup(mod, minor);
550}
551#endif
552
553static const struct file_operations fops = {
554 .owner = THIS_MODULE,
555 .open = drm_open,
556 .release = drm_release,
557 .unlocked_ioctl = drm_ioctl,
558#ifdef CONFIG_COMPAT
559 .compat_ioctl = drm_compat_ioctl,
560#endif
561 .poll = drm_poll,
562 .read = drm_read,
Rob Clark16ea9752013-01-08 15:04:28 -0600563 .llseek = no_llseek,
564 .mmap = drm_gem_cma_mmap,
565};
566
567static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300568 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300569 DRIVER_PRIME | DRIVER_ATOMIC),
Rob Clark16ea9752013-01-08 15:04:28 -0600570 .load = tilcdc_load,
571 .unload = tilcdc_unload,
Rob Clark16ea9752013-01-08 15:04:28 -0600572 .lastclose = tilcdc_lastclose,
573 .irq_handler = tilcdc_irq,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300574 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clark16ea9752013-01-08 15:04:28 -0600575 .enable_vblank = tilcdc_enable_vblank,
576 .disable_vblank = tilcdc_disable_vblank,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200577 .gem_free_object_unlocked = drm_gem_cma_free_object,
Rob Clark16ea9752013-01-08 15:04:28 -0600578 .gem_vm_ops = &drm_gem_cma_vm_ops,
579 .dumb_create = drm_gem_cma_dumb_create,
580 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200581 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300582
583 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
584 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
585 .gem_prime_import = drm_gem_prime_import,
586 .gem_prime_export = drm_gem_prime_export,
587 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
588 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
589 .gem_prime_vmap = drm_gem_cma_prime_vmap,
590 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
591 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600592#ifdef CONFIG_DEBUG_FS
593 .debugfs_init = tilcdc_debugfs_init,
594 .debugfs_cleanup = tilcdc_debugfs_cleanup,
595#endif
596 .fops = &fops,
597 .name = "tilcdc",
598 .desc = "TI LCD Controller DRM",
599 .date = "20121205",
600 .major = 1,
601 .minor = 0,
602};
603
604/*
605 * Power management:
606 */
607
608#ifdef CONFIG_PM_SLEEP
609static int tilcdc_pm_suspend(struct device *dev)
610{
611 struct drm_device *ddev = dev_get_drvdata(dev);
612 struct tilcdc_drm_private *priv = ddev->dev_private;
613 unsigned i, n = 0;
614
615 drm_kms_helper_poll_disable(ddev);
616
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000617 /* Select sleep pin state */
618 pinctrl_pm_select_sleep_state(dev);
619
620 if (pm_runtime_suspended(dev)) {
621 priv->ctx_valid = false;
622 return 0;
623 }
624
Darren Etheridge614b3cfe2014-09-25 00:59:32 +0000625 /* Disable the LCDC controller, to avoid locking up the PRCM */
Jyri Sarha8fe56162016-06-14 11:43:30 +0300626 priv->saved_dpms_state = tilcdc_crtc_current_dpms_state(priv->crtc);
Darren Etheridge614b3cfe2014-09-25 00:59:32 +0000627 tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF);
628
Rob Clark16ea9752013-01-08 15:04:28 -0600629 /* Save register state: */
630 for (i = 0; i < ARRAY_SIZE(registers); i++)
631 if (registers[i].save && (priv->rev >= registers[i].rev))
632 priv->saved_register[n++] = tilcdc_read(ddev, registers[i].reg);
633
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000634 priv->ctx_valid = true;
Dave Gerlach416a07f2014-07-29 06:27:58 +0000635
Rob Clark16ea9752013-01-08 15:04:28 -0600636 return 0;
637}
638
639static int tilcdc_pm_resume(struct device *dev)
640{
641 struct drm_device *ddev = dev_get_drvdata(dev);
642 struct tilcdc_drm_private *priv = ddev->dev_private;
643 unsigned i, n = 0;
644
Dave Gerlach416a07f2014-07-29 06:27:58 +0000645 /* Select default pin state */
646 pinctrl_pm_select_default_state(dev);
647
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000648 if (priv->ctx_valid == true) {
649 /* Restore register state: */
650 for (i = 0; i < ARRAY_SIZE(registers); i++)
651 if (registers[i].save &&
652 (priv->rev >= registers[i].rev))
653 tilcdc_write(ddev, registers[i].reg,
654 priv->saved_register[n++]);
655 }
Rob Clark16ea9752013-01-08 15:04:28 -0600656
Jyri Sarha8fe56162016-06-14 11:43:30 +0300657 tilcdc_crtc_dpms(priv->crtc, priv->saved_dpms_state);
658
Rob Clark16ea9752013-01-08 15:04:28 -0600659 drm_kms_helper_poll_enable(ddev);
660
661 return 0;
662}
663#endif
664
665static const struct dev_pm_ops tilcdc_pm_ops = {
666 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
667};
668
669/*
670 * Platform driver:
671 */
672
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200673static int tilcdc_bind(struct device *dev)
674{
675 return drm_platform_init(&tilcdc_driver, to_platform_device(dev));
676}
677
678static void tilcdc_unbind(struct device *dev)
679{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300680 struct drm_device *ddev = dev_get_drvdata(dev);
681
682 /* Check if a subcomponent has already triggered the unloading. */
683 if (!ddev->dev_private)
684 return;
685
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200686 drm_put_dev(dev_get_drvdata(dev));
687}
688
689static const struct component_master_ops tilcdc_comp_ops = {
690 .bind = tilcdc_bind,
691 .unbind = tilcdc_unbind,
692};
693
Rob Clark16ea9752013-01-08 15:04:28 -0600694static int tilcdc_pdev_probe(struct platform_device *pdev)
695{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200696 struct component_match *match = NULL;
697 int ret;
698
Rob Clark16ea9752013-01-08 15:04:28 -0600699 /* bail out early if no DT data: */
700 if (!pdev->dev.of_node) {
701 dev_err(&pdev->dev, "device-tree data is missing\n");
702 return -ENXIO;
703 }
704
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200705 ret = tilcdc_get_external_components(&pdev->dev, &match);
706 if (ret < 0)
707 return ret;
708 else if (ret == 0)
709 return drm_platform_init(&tilcdc_driver, pdev);
710 else
711 return component_master_add_with_match(&pdev->dev,
712 &tilcdc_comp_ops,
713 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600714}
715
716static int tilcdc_pdev_remove(struct platform_device *pdev)
717{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300718 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200719
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300720 ret = tilcdc_get_external_components(&pdev->dev, NULL);
721 if (ret < 0)
722 return ret;
723 else if (ret == 0)
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200724 drm_put_dev(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300725 else
726 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600727
728 return 0;
729}
730
731static struct of_device_id tilcdc_of_match[] = {
732 { .compatible = "ti,am33xx-tilcdc", },
733 { },
734};
735MODULE_DEVICE_TABLE(of, tilcdc_of_match);
736
737static struct platform_driver tilcdc_platform_driver = {
738 .probe = tilcdc_pdev_probe,
739 .remove = tilcdc_pdev_remove,
740 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600741 .name = "tilcdc",
742 .pm = &tilcdc_pm_ops,
743 .of_match_table = tilcdc_of_match,
744 },
745};
746
747static int __init tilcdc_drm_init(void)
748{
749 DBG("init");
750 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600751 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600752 return platform_driver_register(&tilcdc_platform_driver);
753}
754
755static void __exit tilcdc_drm_fini(void)
756{
757 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600758 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300759 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300760 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600761}
762
Guido Martínez2023d842014-06-17 11:17:11 -0300763module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600764module_exit(tilcdc_drm_fini);
765
766MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
767MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
768MODULE_LICENSE("GPL");