blob: f9d1cca28cce96da853b92ce0e793b05b4583a7d [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080045#include <linux/pkeys.h>
Christophe Leroyfb2d9502018-10-06 16:51:14 +000046#include <linux/seq_buf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047
48#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
50#include <asm/processor.h>
51#include <asm/mmu.h>
52#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110053#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110054#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010056#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010057#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000058#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010059#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100060#ifdef CONFIG_PPC64
61#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053062#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100063#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110064#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110065#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053067#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100068#include <asm/asm-prototypes.h>
Christophe Leroyc9386bf2018-10-09 16:46:25 +110069#include <asm/stacktrace.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110070
Luis Machadod6a61bf2008-07-24 02:10:41 +100071#include <linux/kprobes.h>
72#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100073
Michael Neuling8b3c34c2013-02-13 16:21:32 +000074/* Transactional Memory debug */
75#ifdef TM_DEBUG_SW
76#define TM_DEBUG(x...) printk(KERN_INFO x)
77#else
78#define TM_DEBUG(x...) do { } while(0)
79#endif
80
Paul Mackerras14cf11a2005-09-26 16:04:21 +100081extern unsigned long _get_SP(void);
82
Paul Mackerrasd31626f2014-01-13 15:56:29 +110083#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110084/*
85 * Are we running in "Suspend disabled" mode? If so we have to block any
86 * sigreturn that would get us into suspended state, and we also warn in some
87 * other paths that we should never reach with suspend disabled.
88 */
89bool tm_suspend_disabled __ro_after_init = false;
90
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110091static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110092{
93 /*
94 * If we are saving the current thread's registers, and the
95 * thread is in a transactional state, set the TIF_RESTORE_TM
96 * bit so that we know to restore the registers before
97 * returning to userspace.
98 */
99 if (tsk == current && tsk->thread.regs &&
100 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
101 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530102 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103 set_thread_flag(TIF_RESTORE_TM);
104 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100105}
Cyril Burdc16b552016-09-23 16:18:08 +1000106
Cyril Bura7771172017-11-02 14:09:03 +1100107static bool tm_active_with_fp(struct task_struct *tsk)
108{
Breno Leitao5c784c82018-08-16 14:21:07 -0300109 return MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
Cyril Bura7771172017-11-02 14:09:03 +1100110 (tsk->thread.ckpt_regs.msr & MSR_FP);
111}
112
113static bool tm_active_with_altivec(struct task_struct *tsk)
114{
Breno Leitao5c784c82018-08-16 14:21:07 -0300115 return MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
Cyril Bura7771172017-11-02 14:09:03 +1100116 (tsk->thread.ckpt_regs.msr & MSR_VEC);
117}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100118#else
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100119static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100120static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
121static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100122#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
123
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100124bool strict_msr_control;
125EXPORT_SYMBOL(strict_msr_control);
126
127static int __init enable_strict_msr_control(char *str)
128{
129 strict_msr_control = true;
130 pr_info("Enabling strict facility control\n");
131
132 return 0;
133}
134early_param("ppc_strict_facility_enable", enable_strict_msr_control);
135
Cyril Bur3cee0702016-09-23 16:18:10 +1000136unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100137{
138 unsigned long oldmsr = mfmsr();
139 unsigned long newmsr;
140
141 newmsr = oldmsr | bits;
142
143#ifdef CONFIG_VSX
144 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
145 newmsr |= MSR_VSX;
146#endif
147
148 if (oldmsr != newmsr)
149 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000150
151 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100152}
Simon Guod1c72112018-05-23 15:01:44 +0800153EXPORT_SYMBOL_GPL(msr_check_and_set);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100154
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100155void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100156{
157 unsigned long oldmsr = mfmsr();
158 unsigned long newmsr;
159
160 newmsr = oldmsr & ~bits;
161
162#ifdef CONFIG_VSX
163 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
164 newmsr &= ~MSR_VSX;
165#endif
166
167 if (oldmsr != newmsr)
168 mtmsr_isync(newmsr);
169}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100170EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100171
Kevin Hao037f0ee2013-07-14 17:02:05 +0800172#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100173static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100174{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000175 unsigned long msr;
176
Cyril Bur87924682016-02-29 17:53:49 +1100177 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000178 msr = tsk->thread.regs->msr;
179 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100180#ifdef CONFIG_VSX
181 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000182 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100183#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000184 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100185}
186
Anton Blanchard98da5812015-10-29 11:44:01 +1100187void giveup_fpu(struct task_struct *tsk)
188{
Anton Blanchard98da5812015-10-29 11:44:01 +1100189 check_if_tm_restore_required(tsk);
190
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100191 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100192 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100193 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100194}
195EXPORT_SYMBOL(giveup_fpu);
196
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000197/*
198 * Make sure the floating-point register state in the
199 * the thread_struct is up to date for task tsk.
200 */
201void flush_fp_to_thread(struct task_struct *tsk)
202{
203 if (tsk->thread.regs) {
204 /*
205 * We need to disable preemption here because if we didn't,
206 * another process could get scheduled after the regs->msr
207 * test but before we have finished saving the FP registers
208 * to the thread_struct. That process could take over the
209 * FPU, and then when we get scheduled again we would store
210 * bogus values for the remaining FP registers.
211 */
212 preempt_disable();
213 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214 /*
215 * This should only ever be called for current or
216 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100217 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218 * there is something wrong if a stopped child appears
219 * to still have its FP state in the CPU registers.
220 */
221 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100222 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000223 }
224 preempt_enable();
225 }
226}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000227EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000228
229void enable_kernel_fp(void)
230{
Cyril Bure909fb82016-09-23 16:18:11 +1000231 unsigned long cpumsr;
232
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000233 WARN_ON(preemptible());
234
Cyril Bure909fb82016-09-23 16:18:11 +1000235 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100236
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100237 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
238 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000239 /*
240 * If a thread has already been reclaimed then the
241 * checkpointed registers are on the CPU but have definitely
242 * been saved by the reclaim code. Don't need to and *cannot*
243 * giveup as this would save to the 'live' structure not the
244 * checkpointed structure.
245 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300246 if (!MSR_TM_ACTIVE(cpumsr) &&
247 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000248 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100249 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100250 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251}
252EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100253
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000254static int restore_fp(struct task_struct *tsk)
255{
Cyril Bura7771172017-11-02 14:09:03 +1100256 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100257 load_fp_state(&current->thread.fp_state);
258 current->thread.load_fp++;
259 return 1;
260 }
261 return 0;
262}
263#else
264static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100265#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000266
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100268#define loadvec(thr) ((thr).load_vec)
269
Cyril Bur6f515d82016-02-29 17:53:50 +1100270static void __giveup_altivec(struct task_struct *tsk)
271{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000272 unsigned long msr;
273
Cyril Bur6f515d82016-02-29 17:53:50 +1100274 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000275 msr = tsk->thread.regs->msr;
276 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100277#ifdef CONFIG_VSX
278 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000279 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100280#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000281 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100282}
283
Anton Blanchard98da5812015-10-29 11:44:01 +1100284void giveup_altivec(struct task_struct *tsk)
285{
Anton Blanchard98da5812015-10-29 11:44:01 +1100286 check_if_tm_restore_required(tsk);
287
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100288 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100289 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100290 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100291}
292EXPORT_SYMBOL(giveup_altivec);
293
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294void enable_kernel_altivec(void)
295{
Cyril Bure909fb82016-09-23 16:18:11 +1000296 unsigned long cpumsr;
297
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298 WARN_ON(preemptible());
299
Cyril Bure909fb82016-09-23 16:18:11 +1000300 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100301
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100302 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
303 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000304 /*
305 * If a thread has already been reclaimed then the
306 * checkpointed registers are on the CPU but have definitely
307 * been saved by the reclaim code. Don't need to and *cannot*
308 * giveup as this would save to the 'live' structure not the
309 * checkpointed structure.
310 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300311 if (!MSR_TM_ACTIVE(cpumsr) &&
312 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000313 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100314 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100315 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000316}
317EXPORT_SYMBOL(enable_kernel_altivec);
318
319/*
320 * Make sure the VMX/Altivec register state in the
321 * the thread_struct is up to date for task tsk.
322 */
323void flush_altivec_to_thread(struct task_struct *tsk)
324{
325 if (tsk->thread.regs) {
326 preempt_disable();
327 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000328 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100329 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330 }
331 preempt_enable();
332 }
333}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000334EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100335
336static int restore_altivec(struct task_struct *tsk)
337{
Cyril Burdc16b552016-09-23 16:18:08 +1000338 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100339 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100340 load_vr_state(&tsk->thread.vr_state);
341 tsk->thread.used_vr = 1;
342 tsk->thread.load_vec++;
343
344 return 1;
345 }
346 return 0;
347}
348#else
349#define loadvec(thr) 0
350static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000351#endif /* CONFIG_ALTIVEC */
352
Michael Neulingce48b212008-06-25 14:07:18 +1000353#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100354static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100355{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000356 unsigned long msr = tsk->thread.regs->msr;
357
358 /*
359 * We should never be ssetting MSR_VSX without also setting
360 * MSR_FP and MSR_VEC
361 */
362 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
363
364 /* __giveup_fpu will clear MSR_VSX */
365 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100366 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000367 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100368 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100369}
370
371static void giveup_vsx(struct task_struct *tsk)
372{
373 check_if_tm_restore_required(tsk);
374
375 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100376 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100377 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100378}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100379
Michael Neulingce48b212008-06-25 14:07:18 +1000380void enable_kernel_vsx(void)
381{
Cyril Bure909fb82016-09-23 16:18:11 +1000382 unsigned long cpumsr;
383
Michael Neulingce48b212008-06-25 14:07:18 +1000384 WARN_ON(preemptible());
385
Cyril Bure909fb82016-09-23 16:18:11 +1000386 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100387
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000388 if (current->thread.regs &&
389 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100390 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000391 /*
392 * If a thread has already been reclaimed then the
393 * checkpointed registers are on the CPU but have definitely
394 * been saved by the reclaim code. Don't need to and *cannot*
395 * giveup as this would save to the 'live' structure not the
396 * checkpointed structure.
397 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300398 if (!MSR_TM_ACTIVE(cpumsr) &&
399 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000400 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100401 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100402 }
Michael Neulingce48b212008-06-25 14:07:18 +1000403}
404EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000405
406void flush_vsx_to_thread(struct task_struct *tsk)
407{
408 if (tsk->thread.regs) {
409 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000410 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000411 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000412 giveup_vsx(tsk);
413 }
414 preempt_enable();
415 }
416}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000417EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100418
419static int restore_vsx(struct task_struct *tsk)
420{
421 if (cpu_has_feature(CPU_FTR_VSX)) {
422 tsk->thread.used_vsr = 1;
423 return 1;
424 }
425
426 return 0;
427}
428#else
429static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000430#endif /* CONFIG_VSX */
431
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000432#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100433void giveup_spe(struct task_struct *tsk)
434{
Anton Blanchard98da5812015-10-29 11:44:01 +1100435 check_if_tm_restore_required(tsk);
436
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100437 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100438 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100439 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100440}
441EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000442
443void enable_kernel_spe(void)
444{
445 WARN_ON(preemptible());
446
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100447 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100448
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100449 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
450 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100451 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100452 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000453}
454EXPORT_SYMBOL(enable_kernel_spe);
455
456void flush_spe_to_thread(struct task_struct *tsk)
457{
458 if (tsk->thread.regs) {
459 preempt_disable();
460 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000461 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500462 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500463 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000464 }
465 preempt_enable();
466 }
467}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000468#endif /* CONFIG_SPE */
469
Anton Blanchardc2085052015-10-29 11:44:08 +1100470static unsigned long msr_all_available;
471
472static int __init init_msr_all_available(void)
473{
474#ifdef CONFIG_PPC_FPU
475 msr_all_available |= MSR_FP;
476#endif
477#ifdef CONFIG_ALTIVEC
478 if (cpu_has_feature(CPU_FTR_ALTIVEC))
479 msr_all_available |= MSR_VEC;
480#endif
481#ifdef CONFIG_VSX
482 if (cpu_has_feature(CPU_FTR_VSX))
483 msr_all_available |= MSR_VSX;
484#endif
485#ifdef CONFIG_SPE
486 if (cpu_has_feature(CPU_FTR_SPE))
487 msr_all_available |= MSR_SPE;
488#endif
489
490 return 0;
491}
492early_initcall(init_msr_all_available);
493
494void giveup_all(struct task_struct *tsk)
495{
496 unsigned long usermsr;
497
498 if (!tsk->thread.regs)
499 return;
500
501 usermsr = tsk->thread.regs->msr;
502
503 if ((usermsr & msr_all_available) == 0)
504 return;
505
506 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000507 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100508
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000509 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
510
Anton Blanchardc2085052015-10-29 11:44:08 +1100511#ifdef CONFIG_PPC_FPU
512 if (usermsr & MSR_FP)
513 __giveup_fpu(tsk);
514#endif
515#ifdef CONFIG_ALTIVEC
516 if (usermsr & MSR_VEC)
517 __giveup_altivec(tsk);
518#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100519#ifdef CONFIG_SPE
520 if (usermsr & MSR_SPE)
521 __giveup_spe(tsk);
522#endif
523
524 msr_check_and_clear(msr_all_available);
525}
526EXPORT_SYMBOL(giveup_all);
527
Cyril Bur70fe3d92016-02-29 17:53:47 +1100528void restore_math(struct pt_regs *regs)
529{
530 unsigned long msr;
531
Breno Leitao5c784c82018-08-16 14:21:07 -0300532 if (!MSR_TM_ACTIVE(regs->msr) &&
Cyril Burdc16b552016-09-23 16:18:08 +1000533 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100534 return;
535
536 msr = regs->msr;
537 msr_check_and_set(msr_all_available);
538
539 /*
540 * Only reload if the bit is not set in the user MSR, the bit BEING set
541 * indicates that the registers are hot
542 */
543 if ((!(msr & MSR_FP)) && restore_fp(current))
544 msr |= MSR_FP | current->thread.fpexc_mode;
545
546 if ((!(msr & MSR_VEC)) && restore_altivec(current))
547 msr |= MSR_VEC;
548
549 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
550 restore_vsx(current)) {
551 msr |= MSR_VSX;
552 }
553
554 msr_check_and_clear(msr_all_available);
555
556 regs->msr = msr;
557}
558
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100559static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100560{
561 unsigned long usermsr;
562
563 if (!tsk->thread.regs)
564 return;
565
566 usermsr = tsk->thread.regs->msr;
567
568 if ((usermsr & msr_all_available) == 0)
569 return;
570
571 msr_check_and_set(msr_all_available);
572
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000573 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100574
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000575 if (usermsr & MSR_FP)
576 save_fpu(tsk);
577
578 if (usermsr & MSR_VEC)
579 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100580
581 if (usermsr & MSR_SPE)
582 __giveup_spe(tsk);
583
584 msr_check_and_clear(msr_all_available);
Ram Paic76662e2018-07-17 06:51:05 -0700585 thread_pkey_regs_save(&tsk->thread);
Cyril Burde2a20a2016-02-29 17:53:48 +1100586}
587
Anton Blanchard579e6332015-10-29 11:44:09 +1100588void flush_all_to_thread(struct task_struct *tsk)
589{
590 if (tsk->thread.regs) {
591 preempt_disable();
592 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100593 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100594
595#ifdef CONFIG_SPE
596 if (tsk->thread.regs->msr & MSR_SPE)
597 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
598#endif
599
600 preempt_enable();
601 }
602}
603EXPORT_SYMBOL(flush_all_to_thread);
604
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000605#ifdef CONFIG_PPC_ADV_DEBUG_REGS
606void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600607 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000608{
Eric W. Biederman47355042018-01-16 16:12:38 -0600609 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000610 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
611 11, SIGSEGV) == NOTIFY_STOP)
612 return;
613
614 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600615 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
616 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000617}
618#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000619void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000620 unsigned long error_code)
621{
622 siginfo_t info;
623
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000624 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000625 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
626 11, SIGSEGV) == NOTIFY_STOP)
627 return;
628
Michael Neuling9422de32012-12-20 14:06:44 +0000629 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000630 return;
631
Michael Neuling9422de32012-12-20 14:06:44 +0000632 /* Clear the breakpoint */
633 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000634
635 /* Deliver the signal to userspace */
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500636 clear_siginfo(&info);
Luis Machadod6a61bf2008-07-24 02:10:41 +1000637 info.si_signo = SIGTRAP;
638 info.si_errno = 0;
639 info.si_code = TRAP_HWBKPT;
640 info.si_addr = (void __user *)address;
641 force_sig_info(SIGTRAP, &info, current);
642}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000643#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000644
Michael Neuling9422de32012-12-20 14:06:44 +0000645static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100646
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000647#ifdef CONFIG_PPC_ADV_DEBUG_REGS
648/*
649 * Set the debug registers back to their default "safe" values.
650 */
651static void set_debug_reg_defaults(struct thread_struct *thread)
652{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530653 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000654#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530655 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000656#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530657 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000658#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530659 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000660#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530661 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000662#ifdef CONFIG_BOOKE
663 /*
664 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
665 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530666 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000667 DBCR1_IAC3US | DBCR1_IAC4US;
668 /*
669 * Force Data Address Compare User/Supervisor bits to be User-only
670 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
671 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530672 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000673#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530674 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000675#endif
676}
677
Scott Woodf5f97212013-11-22 15:52:29 -0600678static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000679{
Scott Wood6cecf762013-05-13 14:14:53 +0000680 /*
681 * We could have inherited MSR_DE from userspace, since
682 * it doesn't get cleared on exception entry. Make sure
683 * MSR_DE is clear before we enable any debug events.
684 */
685 mtmsr(mfmsr() & ~MSR_DE);
686
Scott Woodf5f97212013-11-22 15:52:29 -0600687 mtspr(SPRN_IAC1, debug->iac1);
688 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000689#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600690 mtspr(SPRN_IAC3, debug->iac3);
691 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000692#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600693 mtspr(SPRN_DAC1, debug->dac1);
694 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000695#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600696 mtspr(SPRN_DVC1, debug->dvc1);
697 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000698#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600699 mtspr(SPRN_DBCR0, debug->dbcr0);
700 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000701#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600702 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000703#endif
704}
705/*
706 * Unless neither the old or new thread are making use of the
707 * debug registers, set the debug registers from the values
708 * stored in the new thread.
709 */
Scott Woodf5f97212013-11-22 15:52:29 -0600710void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000711{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530712 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600713 || (new_debug->dbcr0 & DBCR0_IDM))
714 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000715}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530716EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000717#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000718#ifndef CONFIG_HAVE_HW_BREAKPOINT
Christophe Leroyb5ac51d2018-07-05 16:25:05 +0000719static void set_breakpoint(struct arch_hw_breakpoint *brk)
720{
721 preempt_disable();
722 __set_breakpoint(brk);
723 preempt_enable();
724}
725
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000726static void set_debug_reg_defaults(struct thread_struct *thread)
727{
Michael Neuling9422de32012-12-20 14:06:44 +0000728 thread->hw_brk.address = 0;
729 thread->hw_brk.type = 0;
Nicholas Piggin252988c2018-04-01 15:50:36 +1000730 if (ppc_breakpoint_available())
731 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000732}
K.Prasade0780b72011-02-10 04:44:35 +0000733#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000734#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
735
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000736#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000737static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
738{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000739 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000740#ifdef CONFIG_PPC_47x
741 isync();
742#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000743 return 0;
744}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000745#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000746static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
747{
Michael Ellermancab0af92005-11-03 15:30:49 +1100748 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000749 if (cpu_has_feature(CPU_FTR_DABRX))
750 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100751 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000752}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100753#elif defined(CONFIG_PPC_8xx)
754static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
755{
756 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
757 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
758 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
759
760 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
761 lctrl1 |= 0xa0000;
762 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
763 lctrl1 |= 0xf0000;
764 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
765 lctrl2 = 0;
766
767 mtspr(SPRN_LCTRL2, 0);
768 mtspr(SPRN_CMPE, addr);
769 mtspr(SPRN_CMPF, addr + 4);
770 mtspr(SPRN_LCTRL1, lctrl1);
771 mtspr(SPRN_LCTRL2, lctrl2);
772
773 return 0;
774}
Michael Neuling9422de32012-12-20 14:06:44 +0000775#else
776static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
777{
778 return -EINVAL;
779}
780#endif
781
782static inline int set_dabr(struct arch_hw_breakpoint *brk)
783{
784 unsigned long dabr, dabrx;
785
786 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
787 dabrx = ((brk->type >> 3) & 0x7);
788
789 if (ppc_md.set_dabr)
790 return ppc_md.set_dabr(dabr, dabrx);
791
792 return __set_dabr(dabr, dabrx);
793}
794
Michael Neulingbf99de32012-12-20 14:06:45 +0000795static inline int set_dawr(struct arch_hw_breakpoint *brk)
796{
Michael Neuling05d694e2013-01-24 15:02:58 +0000797 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000798
799 dawr = brk->address;
800
801 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
802 << (63 - 58); //* read/write bits */
803 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
804 << (63 - 59); //* translate */
805 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
806 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000807 /* dawr length is stored in field MDR bits 48:53. Matches range in
808 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
809 0b111111=64DW.
810 brk->len is in bytes.
811 This aligns up to double word size, shifts and does the bias.
812 */
813 mrd = ((brk->len + 7) >> 3) - 1;
814 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000815
816 if (ppc_md.set_dawr)
817 return ppc_md.set_dawr(dawr, dawrx);
818 mtspr(SPRN_DAWR, dawr);
819 mtspr(SPRN_DAWRX, dawrx);
820 return 0;
821}
822
Paul Gortmaker21f58502014-04-29 15:25:17 -0400823void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000824{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500825 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000826
Michael Neulingbf99de32012-12-20 14:06:45 +0000827 if (cpu_has_feature(CPU_FTR_DAWR))
Nicholas Piggin252988c2018-04-01 15:50:36 +1000828 // Power8 or later
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400829 set_dawr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000830 else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
831 // Power7 or earlier
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400832 set_dabr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000833 else
834 // Shouldn't happen due to higher level checks
835 WARN_ON_ONCE(1);
Michael Neuling9422de32012-12-20 14:06:44 +0000836}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000837
Michael Neuling404b27d2018-03-27 15:37:17 +1100838/* Check if we have DAWR or DABR hardware */
839bool ppc_breakpoint_available(void)
840{
841 if (cpu_has_feature(CPU_FTR_DAWR))
842 return true; /* POWER8 DAWR */
843 if (cpu_has_feature(CPU_FTR_ARCH_207S))
844 return false; /* POWER9 with DAWR disabled */
845 /* DABR: Everything but POWER8 and POWER9 */
846 return true;
847}
848EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
849
Michael Neuling9422de32012-12-20 14:06:44 +0000850static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
851 struct arch_hw_breakpoint *b)
852{
853 if (a->address != b->address)
854 return false;
855 if (a->type != b->type)
856 return false;
857 if (a->len != b->len)
858 return false;
859 return true;
860}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100861
Michael Neulingfb096922013-02-13 16:21:37 +0000862#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000863
864static inline bool tm_enabled(struct task_struct *tsk)
865{
866 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
867}
868
Cyril Buredd00b82018-02-01 12:07:46 +1100869static void tm_reclaim_thread(struct thread_struct *thr, uint8_t cause)
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100870{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100871 /*
872 * Use the current MSR TM suspended bit to track if we have
873 * checkpointed state outstanding.
874 * On signal delivery, we'd normally reclaim the checkpointed
875 * state to obtain stack pointer (see:get_tm_stackpointer()).
876 * This will then directly return to userspace without going
877 * through __switch_to(). However, if the stack frame is bad,
878 * we need to exit this thread which calls __switch_to() which
879 * will again attempt to reclaim the already saved tm state.
880 * Hence we need to check that we've not already reclaimed
881 * this state.
882 * We do this using the current MSR, rather tracking it in
883 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000884 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100885 */
886 if (!MSR_TM_SUSPENDED(mfmsr()))
887 return;
888
Cyril Bur91381b92017-11-02 14:09:04 +1100889 giveup_all(container_of(thr, struct task_struct, thread));
890
Cyril Bureb5c3f12017-11-02 14:09:05 +1100891 tm_reclaim(thr, cause);
892
Michael Neulingf48e91e2017-05-08 17:16:26 +1000893 /*
894 * If we are in a transaction and FP is off then we can't have
895 * used FP inside that transaction. Hence the checkpointed
896 * state is the same as the live state. We need to copy the
897 * live state to the checkpointed state so that when the
898 * transaction is restored, the checkpointed state is correct
899 * and the aborted transaction sees the correct state. We use
900 * ckpt_regs.msr here as that's what tm_reclaim will use to
901 * determine if it's going to write the checkpointed state or
902 * not. So either this will write the checkpointed registers,
903 * or reclaim will. Similarly for VMX.
904 */
905 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
906 memcpy(&thr->ckfp_state, &thr->fp_state,
907 sizeof(struct thread_fp_state));
908 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
909 memcpy(&thr->ckvr_state, &thr->vr_state,
910 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100911}
912
913void tm_reclaim_current(uint8_t cause)
914{
915 tm_enable();
Cyril Buredd00b82018-02-01 12:07:46 +1100916 tm_reclaim_thread(&current->thread, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100917}
918
Michael Neulingfb096922013-02-13 16:21:37 +0000919static inline void tm_reclaim_task(struct task_struct *tsk)
920{
921 /* We have to work out if we're switching from/to a task that's in the
922 * middle of a transaction.
923 *
924 * In switching we need to maintain a 2nd register state as
925 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000926 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
927 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000928 *
929 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
930 */
931 struct thread_struct *thr = &tsk->thread;
932
933 if (!thr->regs)
934 return;
935
936 if (!MSR_TM_ACTIVE(thr->regs->msr))
937 goto out_and_saveregs;
938
Michael Neuling92fb8692017-10-12 21:17:19 +1100939 WARN_ON(tm_suspend_disabled);
940
Michael Neulingfb096922013-02-13 16:21:37 +0000941 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
942 "ccr=%lx, msr=%lx, trap=%lx)\n",
943 tsk->pid, thr->regs->nip,
944 thr->regs->ccr, thr->regs->msr,
945 thr->regs->trap);
946
Cyril Buredd00b82018-02-01 12:07:46 +1100947 tm_reclaim_thread(thr, TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000948
949 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
950 tsk->pid);
951
952out_and_saveregs:
953 /* Always save the regs here, even if a transaction's not active.
954 * This context-switches a thread's TM info SPRs. We do it here to
955 * be consistent with the restore path (in recheckpoint) which
956 * cannot happen later in _switch().
957 */
958 tm_save_sprs(thr);
959}
960
Cyril Bureb5c3f12017-11-02 14:09:05 +1100961extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100962
Cyril Bureb5c3f12017-11-02 14:09:05 +1100963void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100964{
965 unsigned long flags;
966
Cyril Bur5d176f72016-09-14 18:02:16 +1000967 if (!(thread->regs->msr & MSR_TM))
968 return;
969
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100970 /* We really can't be interrupted here as the TEXASR registers can't
971 * change and later in the trecheckpoint code, we have a userspace R1.
972 * So let's hard disable over this region.
973 */
974 local_irq_save(flags);
975 hard_irq_disable();
976
977 /* The TM SPRs are restored here, so that TEXASR.FS can be set
978 * before the trecheckpoint and no explosion occurs.
979 */
980 tm_restore_sprs(thread);
981
Cyril Bureb5c3f12017-11-02 14:09:05 +1100982 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100983
984 local_irq_restore(flags);
985}
986
Michael Neulingbc2a9402013-02-13 16:21:40 +0000987static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000988{
Michael Neulingfb096922013-02-13 16:21:37 +0000989 if (!cpu_has_feature(CPU_FTR_TM))
990 return;
991
992 /* Recheckpoint the registers of the thread we're about to switch to.
993 *
994 * If the task was using FP, we non-lazily reload both the original and
995 * the speculative FP register states. This is because the kernel
996 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000997 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000998 * need to be restored.
999 */
Cyril Bur5d176f72016-09-14 18:02:16 +10001000 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +00001001 return;
1002
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001003 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
1004 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001005 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +11001006 }
Michael Neulingfb096922013-02-13 16:21:37 +00001007 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001008 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1009 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +00001010
Cyril Bureb5c3f12017-11-02 14:09:05 +11001011 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001012
Cyril Burdc310662016-09-23 16:18:24 +10001013 /*
1014 * The checkpointed state has been restored but the live state has
1015 * not, ensure all the math functionality is turned off to trigger
1016 * restore_math() to reload.
1017 */
1018 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001019
1020 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1021 "(kernel msr 0x%lx)\n",
1022 new->pid, mfmsr());
1023}
1024
Cyril Burdc310662016-09-23 16:18:24 +10001025static inline void __switch_to_tm(struct task_struct *prev,
1026 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001027{
1028 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001029 if (tm_enabled(prev) || tm_enabled(new))
1030 tm_enable();
1031
1032 if (tm_enabled(prev)) {
1033 prev->thread.load_tm++;
1034 tm_reclaim_task(prev);
1035 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1036 prev->thread.regs->msr &= ~MSR_TM;
1037 }
1038
Cyril Burdc310662016-09-23 16:18:24 +10001039 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001040 }
1041}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001042
1043/*
1044 * This is called if we are on the way out to userspace and the
1045 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1046 * FP and/or vector state and does so if necessary.
1047 * If userspace is inside a transaction (whether active or
1048 * suspended) and FP/VMX/VSX instructions have ever been enabled
1049 * inside that transaction, then we have to keep them enabled
1050 * and keep the FP/VMX/VSX state loaded while ever the transaction
1051 * continues. The reason is that if we didn't, and subsequently
1052 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1053 * we don't know whether it's the same transaction, and thus we
1054 * don't know which of the checkpointed state and the transactional
1055 * state to use.
1056 */
1057void restore_tm_state(struct pt_regs *regs)
1058{
1059 unsigned long msr_diff;
1060
Cyril Burdc310662016-09-23 16:18:24 +10001061 /*
1062 * This is the only moment we should clear TIF_RESTORE_TM as
1063 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1064 * again, anything else could lead to an incorrect ckpt_msr being
1065 * saved and therefore incorrect signal contexts.
1066 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001067 clear_thread_flag(TIF_RESTORE_TM);
1068 if (!MSR_TM_ACTIVE(regs->msr))
1069 return;
1070
Anshuman Khandual829023d2015-07-06 16:24:10 +05301071 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001072 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001073
Cyril Burdc16b552016-09-23 16:18:08 +10001074 /* Ensure that restore_math() will restore */
1075 if (msr_diff & MSR_FP)
1076 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001077#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001078 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1079 current->thread.load_vec = 1;
1080#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001081 restore_math(regs);
1082
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001083 regs->msr |= msr_diff;
1084}
1085
Michael Neulingfb096922013-02-13 16:21:37 +00001086#else
1087#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001088#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001089#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001090
Anton Blanchard152d5232015-10-29 11:43:55 +11001091static inline void save_sprs(struct thread_struct *t)
1092{
1093#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001094 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001095 t->vrsave = mfspr(SPRN_VRSAVE);
1096#endif
1097#ifdef CONFIG_PPC_BOOK3S_64
1098 if (cpu_has_feature(CPU_FTR_DSCR))
1099 t->dscr = mfspr(SPRN_DSCR);
1100
1101 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1102 t->bescr = mfspr(SPRN_BESCR);
1103 t->ebbhr = mfspr(SPRN_EBBHR);
1104 t->ebbrr = mfspr(SPRN_EBBRR);
1105
1106 t->fscr = mfspr(SPRN_FSCR);
1107
1108 /*
1109 * Note that the TAR is not available for use in the kernel.
1110 * (To provide this, the TAR should be backed up/restored on
1111 * exception entry/exit instead, and be in pt_regs. FIXME,
1112 * this should be in pt_regs anyway (for debug).)
1113 */
1114 t->tar = mfspr(SPRN_TAR);
1115 }
1116#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001117
1118 thread_pkey_regs_save(t);
Anton Blanchard152d5232015-10-29 11:43:55 +11001119}
1120
1121static inline void restore_sprs(struct thread_struct *old_thread,
1122 struct thread_struct *new_thread)
1123{
1124#ifdef CONFIG_ALTIVEC
1125 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1126 old_thread->vrsave != new_thread->vrsave)
1127 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1128#endif
1129#ifdef CONFIG_PPC_BOOK3S_64
1130 if (cpu_has_feature(CPU_FTR_DSCR)) {
1131 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001132 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001133 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001134
1135 if (old_thread->dscr != dscr)
1136 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001137 }
1138
1139 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1140 if (old_thread->bescr != new_thread->bescr)
1141 mtspr(SPRN_BESCR, new_thread->bescr);
1142 if (old_thread->ebbhr != new_thread->ebbhr)
1143 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1144 if (old_thread->ebbrr != new_thread->ebbrr)
1145 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1146
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001147 if (old_thread->fscr != new_thread->fscr)
1148 mtspr(SPRN_FSCR, new_thread->fscr);
1149
Anton Blanchard152d5232015-10-29 11:43:55 +11001150 if (old_thread->tar != new_thread->tar)
1151 mtspr(SPRN_TAR, new_thread->tar);
1152 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001153
Alastair D'Silva3449f192018-05-11 16:12:58 +10001154 if (cpu_has_feature(CPU_FTR_P9_TIDR) &&
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001155 old_thread->tidr != new_thread->tidr)
1156 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001157#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001158
1159 thread_pkey_regs_restore(new_thread, old_thread);
Anton Blanchard152d5232015-10-29 11:43:55 +11001160}
1161
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001162#ifdef CONFIG_PPC_BOOK3S_64
1163#define CP_SIZE 128
1164static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1165#endif
1166
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001167struct task_struct *__switch_to(struct task_struct *prev,
1168 struct task_struct *new)
1169{
1170 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001171 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001172#ifdef CONFIG_PPC_BOOK3S_64
1173 struct ppc64_tlb_batch *batch;
1174#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001175
Anton Blanchard152d5232015-10-29 11:43:55 +11001176 new_thread = &new->thread;
1177 old_thread = &current->thread;
1178
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001179 WARN_ON(!irqs_disabled());
1180
Michael Ellerman4e003742017-10-19 15:08:43 +11001181#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001182 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001183 if (batch->active) {
1184 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1185 if (batch->index)
1186 __flush_tlb_pending(batch);
1187 batch->active = 0;
1188 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001189#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001190
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001191#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1192 switch_booke_debug_regs(&new->thread.debug);
1193#else
1194/*
1195 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1196 * schedule DABR
1197 */
1198#ifndef CONFIG_HAVE_HW_BREAKPOINT
1199 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1200 __set_breakpoint(&new->thread.hw_brk);
1201#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1202#endif
1203
1204 /*
1205 * We need to save SPRs before treclaim/trecheckpoint as these will
1206 * change a number of them.
1207 */
1208 save_sprs(&prev->thread);
1209
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001210 /* Save FPU, Altivec, VSX and SPE state */
1211 giveup_all(prev);
1212
Cyril Burdc310662016-09-23 16:18:24 +10001213 __switch_to_tm(prev, new);
1214
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001215 if (!radix_enabled()) {
1216 /*
1217 * We can't take a PMU exception inside _switch() since there
1218 * is a window where the kernel stack SLB and the kernel stack
1219 * are out of sync. Hard disable here.
1220 */
1221 hard_irq_disable();
1222 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001223
Anton Blanchard20dbe672015-12-10 20:44:39 +11001224 /*
1225 * Call restore_sprs() before calling _switch(). If we move it after
1226 * _switch() then we miss out on calling it for new tasks. The reason
1227 * for this is we manually create a stack frame for new tasks that
1228 * directly returns through ret_from_fork() or
1229 * ret_from_kernel_thread(). See copy_thread() for details.
1230 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001231 restore_sprs(old_thread, new_thread);
1232
Anton Blanchard20dbe672015-12-10 20:44:39 +11001233 last = _switch(old_thread, new_thread);
1234
Michael Ellerman4e003742017-10-19 15:08:43 +11001235#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001236 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1237 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001238 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001239 batch->active = 1;
1240 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001241
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001242 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001243 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001244
1245 /*
1246 * The copy-paste buffer can only store into foreign real
1247 * addresses, so unprivileged processes can not see the
1248 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001249 * mappings. If the new process has the foreign real address
1250 * mappings, we must issue a cp_abort to clear any state and
1251 * prevent snooping, corruption or a covert channel.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001252 */
Nicholas Piggin2bf10712018-07-05 18:47:00 +10001253 if (current_thread_info()->task->thread.used_vas)
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001254 asm volatile(PPC_CP_ABORT);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001255 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001256#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001257
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001258 return last;
1259}
1260
Christophe Leroydf131022018-10-06 16:51:16 +00001261#define NR_INSN_TO_PRINT 16
Paul Mackerras06d67d52005-10-10 22:29:05 +10001262
Paul Mackerras06d67d52005-10-10 22:29:05 +10001263static void show_instructions(struct pt_regs *regs)
1264{
1265 int i;
Christophe Leroydf131022018-10-06 16:51:16 +00001266 unsigned long pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Paul Mackerras06d67d52005-10-10 22:29:05 +10001267
1268 printk("Instruction dump:");
1269
Christophe Leroydf131022018-10-06 16:51:16 +00001270 for (i = 0; i < NR_INSN_TO_PRINT; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001271 int instr;
1272
1273 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001274 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001275
Scott Wood0de2d822007-09-28 04:38:55 +10001276#if !defined(CONFIG_BOOKE)
1277 /* If executing with the IMMU off, adjust pc rather
1278 * than print XXXXXXXX.
1279 */
1280 if (!(regs->msr & MSR_IR))
1281 pc = (unsigned long)phys_to_virt(pc);
1282#endif
1283
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001284 if (!__kernel_text_address(pc) ||
Christophe Leroy3b35bd42018-10-06 16:51:12 +00001285 probe_kernel_address((const void *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001286 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001287 } else {
1288 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001289 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001290 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001291 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001292 }
1293
1294 pc += sizeof(int);
1295 }
1296
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001297 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001298}
1299
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001300void show_user_instructions(struct pt_regs *regs)
1301{
1302 unsigned long pc;
Christophe Leroydf131022018-10-06 16:51:16 +00001303 int n = NR_INSN_TO_PRINT;
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001304 struct seq_buf s;
1305 char buf[96]; /* enough for 8 times 9 + 2 chars */
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001306
Christophe Leroydf131022018-10-06 16:51:16 +00001307 pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001308
Michael Ellermana932ed32018-10-05 16:43:55 +10001309 /*
1310 * Make sure the NIP points at userspace, not kernel text/data or
1311 * elsewhere.
1312 */
Christophe Leroydf131022018-10-06 16:51:16 +00001313 if (!__access_ok(pc, NR_INSN_TO_PRINT * sizeof(int), USER_DS)) {
Michael Ellermana932ed32018-10-05 16:43:55 +10001314 pr_info("%s[%d]: Bad NIP, not dumping instructions.\n",
1315 current->comm, current->pid);
1316 return;
1317 }
1318
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001319 seq_buf_init(&s, buf, sizeof(buf));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001320
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001321 while (n) {
1322 int i;
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001323
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001324 seq_buf_clear(&s);
1325
1326 for (i = 0; i < 8 && n; i++, n--, pc += sizeof(int)) {
1327 int instr;
1328
1329 if (probe_kernel_address((const void *)pc, instr)) {
1330 seq_buf_printf(&s, "XXXXXXXX ");
1331 continue;
1332 }
1333 seq_buf_printf(&s, regs->nip == pc ? "<%08x> " : "%08x ", instr);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001334 }
1335
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001336 if (!seq_buf_has_overflowed(&s))
1337 pr_info("%s[%d]: code: %s\n", current->comm,
1338 current->pid, s.buffer);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001339 }
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001340}
1341
Michael Neuling801c0b22015-11-20 15:15:32 +11001342struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001343 unsigned long bit;
1344 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001345};
1346
1347static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001348#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1349 {MSR_SF, "SF"},
1350 {MSR_HV, "HV"},
1351#endif
1352 {MSR_VEC, "VEC"},
1353 {MSR_VSX, "VSX"},
1354#ifdef CONFIG_BOOKE
1355 {MSR_CE, "CE"},
1356#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001357 {MSR_EE, "EE"},
1358 {MSR_PR, "PR"},
1359 {MSR_FP, "FP"},
1360 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001361#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001362 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001363#else
1364 {MSR_SE, "SE"},
1365 {MSR_BE, "BE"},
1366#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001367 {MSR_IR, "IR"},
1368 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001369 {MSR_PMM, "PMM"},
1370#ifndef CONFIG_BOOKE
1371 {MSR_RI, "RI"},
1372 {MSR_LE, "LE"},
1373#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001374 {0, NULL}
1375};
1376
Michael Neuling801c0b22015-11-20 15:15:32 +11001377static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001378{
Michael Neuling801c0b22015-11-20 15:15:32 +11001379 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001380
Paul Mackerras06d67d52005-10-10 22:29:05 +10001381 for (; bits->bit; ++bits)
1382 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001383 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001384 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001385 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001386}
1387
1388#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1389static struct regbit msr_tm_bits[] = {
1390 {MSR_TS_T, "T"},
1391 {MSR_TS_S, "S"},
1392 {MSR_TM, "E"},
1393 {0, NULL}
1394};
1395
1396static void print_tm_bits(unsigned long val)
1397{
1398/*
1399 * This only prints something if at least one of the TM bit is set.
1400 * Inside the TM[], the output means:
1401 * E: Enabled (bit 32)
1402 * S: Suspended (bit 33)
1403 * T: Transactional (bit 34)
1404 */
1405 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001406 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001407 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001408 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001409 }
1410}
1411#else
1412static void print_tm_bits(unsigned long val) {}
1413#endif
1414
1415static void print_msr_bits(unsigned long val)
1416{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001417 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001418 print_bits(val, msr_bits, ",");
1419 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001420 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001421}
1422
1423#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001424#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001425#define REGS_PER_LINE 4
1426#define LAST_VOLATILE 13
1427#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001428#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001429#define REGS_PER_LINE 8
1430#define LAST_VOLATILE 12
1431#endif
1432
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001433void show_regs(struct pt_regs * regs)
1434{
1435 int i, trap;
1436
Tejun Heoa43cb952013-04-30 15:27:17 -07001437 show_regs_print_info(KERN_DEFAULT);
1438
Michael Ellermana6036102017-08-23 23:56:24 +10001439 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001440 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001441 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001442 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001443 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001444 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001445 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001446 trap = TRAP(regs);
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001447 if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001448 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001449 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001450#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001451 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001452#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001453 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001454#endif
1455#ifdef CONFIG_PPC64
Nicholas Piggin3130a7b2018-05-10 11:04:24 +10001456 pr_cont("IRQMASK: %lx ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001457#endif
1458#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001459 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001460 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001461#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001462
1463 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001464 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001465 pr_cont("\nGPR%02d: ", i);
1466 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001467 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001468 break;
1469 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001470 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001471#ifdef CONFIG_KALLSYMS
1472 /*
1473 * Lookup NIP late so we have the best change of getting the
1474 * above info out without failing
1475 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001476 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1477 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001478#endif
1479 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001480 if (!user_mode(regs))
1481 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001482}
1483
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001484void flush_thread(void)
1485{
K.Prasade0780b72011-02-10 04:44:35 +00001486#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301487 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001488#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001489 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001490#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001491}
1492
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001493int set_thread_uses_vas(void)
1494{
1495#ifdef CONFIG_PPC_BOOK3S_64
1496 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1497 return -EINVAL;
1498
1499 current->thread.used_vas = 1;
1500
1501 /*
1502 * Even a process that has no foreign real address mapping can use
1503 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1504 * to clear any pending COPY and prevent a covert channel.
1505 *
1506 * __switch_to() will issue CP_ABORT on future context switches.
1507 */
1508 asm volatile(PPC_CP_ABORT);
1509
1510#endif /* CONFIG_PPC_BOOK3S_64 */
1511 return 0;
1512}
1513
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001514#ifdef CONFIG_PPC64
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001515/**
1516 * Assign a TIDR (thread ID) for task @t and set it in the thread
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001517 * structure. For now, we only support setting TIDR for 'current' task.
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001518 *
1519 * Since the TID value is a truncated form of it PID, it is possible
1520 * (but unlikely) for 2 threads to have the same TID. In the unlikely event
1521 * that 2 threads share the same TID and are waiting, one of the following
1522 * cases will happen:
1523 *
1524 * 1. The correct thread is running, the wrong thread is not
1525 * In this situation, the correct thread is woken and proceeds to pass it's
1526 * condition check.
1527 *
1528 * 2. Neither threads are running
1529 * In this situation, neither thread will be woken. When scheduled, the waiting
1530 * threads will execute either a wait, which will return immediately, followed
1531 * by a condition check, which will pass for the correct thread and fail
1532 * for the wrong thread, or they will execute the condition check immediately.
1533 *
1534 * 3. The wrong thread is running, the correct thread is not
1535 * The wrong thread will be woken, but will fail it's condition check and
1536 * re-execute wait. The correct thread, when scheduled, will execute either
1537 * it's condition check (which will pass), or wait, which returns immediately
1538 * when called the first time after the thread is scheduled, followed by it's
1539 * condition check (which will pass).
1540 *
1541 * 4. Both threads are running
1542 * Both threads will be woken. The wrong thread will fail it's condition check
1543 * and execute another wait, while the correct thread will pass it's condition
1544 * check.
1545 *
1546 * @t: the task to set the thread ID for
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001547 */
1548int set_thread_tidr(struct task_struct *t)
1549{
Alastair D'Silva3449f192018-05-11 16:12:58 +10001550 if (!cpu_has_feature(CPU_FTR_P9_TIDR))
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001551 return -EINVAL;
1552
1553 if (t != current)
1554 return -EINVAL;
1555
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301556 if (t->thread.tidr)
1557 return 0;
1558
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001559 t->thread.tidr = (u16)task_pid_nr(t);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001560 mtspr(SPRN_TIDR, t->thread.tidr);
1561
1562 return 0;
1563}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001564EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001565
1566#endif /* CONFIG_PPC64 */
1567
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001568void
1569release_thread(struct task_struct *t)
1570{
1571}
1572
1573/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001574 * this gets called so that we can store coprocessor state into memory and
1575 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001576 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001577int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001578{
Anton Blanchard579e6332015-10-29 11:44:09 +11001579 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001580 /*
1581 * Flush TM state out so we can copy it. __switch_to_tm() does this
1582 * flush but it removes the checkpointed state from the current CPU and
1583 * transitions the CPU out of TM mode. Hence we need to call
1584 * tm_recheckpoint_new_task() (on the same task) to restore the
1585 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001586 *
1587 * Can't pass dst because it isn't ready. Doesn't matter, passing
1588 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001589 */
Cyril Burdc310662016-09-23 16:18:24 +10001590 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001591
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001592 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001593
1594 clear_task_ebb(dst);
1595
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001596 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001597}
1598
Michael Ellermancec15482014-07-10 12:29:21 +10001599static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1600{
Michael Ellerman4e003742017-10-19 15:08:43 +11001601#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001602 unsigned long sp_vsid;
1603 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1604
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001605 if (radix_enabled())
1606 return;
1607
Michael Ellermancec15482014-07-10 12:29:21 +10001608 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1609 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1610 << SLB_VSID_SHIFT_1T;
1611 else
1612 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1613 << SLB_VSID_SHIFT;
1614 sp_vsid |= SLB_VSID_KERNEL | llp;
1615 p->thread.ksp_vsid = sp_vsid;
1616#endif
1617}
1618
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001619/*
1620 * Copy a thread..
1621 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001622
Alex Dowad6eca8932015-03-13 20:14:46 +02001623/*
1624 * Copy architecture-specific thread state
1625 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001626int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001627 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001628{
1629 struct pt_regs *childregs, *kregs;
1630 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001631 extern void ret_from_kernel_thread(void);
1632 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001633 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001634 struct thread_info *ti = task_thread_info(p);
1635
1636 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001637
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001638 /* Copy registers */
1639 sp -= sizeof(struct pt_regs);
1640 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001641 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001642 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001643 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001644 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001645 /* function */
1646 if (usp)
1647 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001648#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001649 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301650 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001651#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001652 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001653 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001654 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001655 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001656 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001657 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001658 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001659 CHECK_FULL_REGS(regs);
1660 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001661 if (usp)
1662 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001663 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001664 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001665 if (clone_flags & CLONE_SETTLS) {
1666#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001667 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001668 childregs->gpr[13] = childregs->gpr[6];
1669 else
1670#endif
1671 childregs->gpr[2] = childregs->gpr[6];
1672 }
Al Viro58254e12012-09-12 18:32:42 -04001673
1674 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001675 }
Cyril Burd272f662016-02-29 17:53:46 +11001676 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001677 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001678
1679 /*
1680 * The way this works is that at some point in the future
1681 * some task will call _switch to switch to the new task.
1682 * That will pop off the stack frame created below and start
1683 * the new task running at ret_from_fork. The new task will
1684 * do some house keeping and then return from the fork or clone
1685 * system call, using the stack frame created above.
1686 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001687 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001688 sp -= sizeof(struct pt_regs);
1689 kregs = (struct pt_regs *) sp;
1690 sp -= STACK_FRAME_OVERHEAD;
1691 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001692#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001693 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1694 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001695#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001696#ifdef CONFIG_HAVE_HW_BREAKPOINT
1697 p->thread.ptrace_bps[0] = NULL;
1698#endif
1699
Paul Mackerras18461962013-09-10 20:21:10 +10001700 p->thread.fp_save_area = NULL;
1701#ifdef CONFIG_ALTIVEC
1702 p->thread.vr_save_area = NULL;
1703#endif
1704
Michael Ellermancec15482014-07-10 12:29:21 +10001705 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001706
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001707#ifdef CONFIG_PPC64
1708 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001709 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001710 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001711 }
Haren Myneni92779242012-12-06 21:49:56 +00001712 if (cpu_has_feature(CPU_FTR_HAS_PPR))
Nicholas Piggin4c2de742018-10-13 00:15:16 +11001713 childregs->ppr = DEFAULT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001714
1715 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001716#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001717 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001718 return 0;
1719}
1720
1721/*
1722 * Set up a thread for executing a new program
1723 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001724void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001725{
Michael Ellerman90eac722005-10-21 16:01:33 +10001726#ifdef CONFIG_PPC64
1727 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1728#endif
1729
Paul Mackerras06d67d52005-10-10 22:29:05 +10001730 /*
1731 * If we exec out of a kernel thread then thread.regs will not be
1732 * set. Do it now.
1733 */
1734 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001735 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1736 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001737 }
1738
Cyril Bur8e96a872016-06-17 14:58:34 +10001739#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1740 /*
1741 * Clear any transactional state, we're exec()ing. The cause is
1742 * not important as there will never be a recheckpoint so it's not
1743 * user visible.
1744 */
1745 if (MSR_TM_SUSPENDED(mfmsr()))
1746 tm_reclaim_current(0);
1747#endif
1748
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001749 memset(regs->gpr, 0, sizeof(regs->gpr));
1750 regs->ctr = 0;
1751 regs->link = 0;
1752 regs->xer = 0;
1753 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001754 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001755
Roland McGrath474f8192007-09-24 16:52:44 -07001756 /*
1757 * We have just cleared all the nonvolatile GPRs, so make
1758 * FULL_REGS(regs) return true. This is necessary to allow
1759 * ptrace to examine the thread immediately after exec.
1760 */
1761 regs->trap &= ~1UL;
1762
Paul Mackerras06d67d52005-10-10 22:29:05 +10001763#ifdef CONFIG_PPC32
1764 regs->mq = 0;
1765 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001766 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001767#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001768 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001769 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001770
Rusty Russell94af3ab2013-11-20 22:15:02 +11001771 if (is_elf2_task()) {
1772 /* Look ma, no function descriptors! */
1773 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001774
Rusty Russell94af3ab2013-11-20 22:15:02 +11001775 /*
1776 * Ulrich says:
1777 * The latest iteration of the ABI requires that when
1778 * calling a function (at its global entry point),
1779 * the caller must ensure r12 holds the entry point
1780 * address (so that the function can quickly
1781 * establish addressability).
1782 */
1783 regs->gpr[12] = start;
1784 /* Make sure that's restored on entry to userspace. */
1785 set_thread_flag(TIF_RESTOREALL);
1786 } else {
1787 unsigned long toc;
1788
1789 /* start is a relocated pointer to the function
1790 * descriptor for the elf _start routine. The first
1791 * entry in the function descriptor is the entry
1792 * address of _start and the second entry is the TOC
1793 * value we need to use.
1794 */
1795 __get_user(entry, (unsigned long __user *)start);
1796 __get_user(toc, (unsigned long __user *)start+1);
1797
1798 /* Check whether the e_entry function descriptor entries
1799 * need to be relocated before we can use them.
1800 */
1801 if (load_addr != 0) {
1802 entry += load_addr;
1803 toc += load_addr;
1804 }
1805 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001806 }
1807 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001808 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001809 } else {
1810 regs->nip = start;
1811 regs->gpr[2] = 0;
1812 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001813 }
1814#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001815#ifdef CONFIG_VSX
1816 current->thread.used_vsr = 0;
1817#endif
Breno Leitao11958922017-06-02 18:43:30 -03001818 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001819 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001820 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001821#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001822 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1823 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001824 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001825 current->thread.vrsave = 0;
1826 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001827 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001828#endif /* CONFIG_ALTIVEC */
1829#ifdef CONFIG_SPE
1830 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1831 current->thread.acc = 0;
1832 current->thread.spefscr = 0;
1833 current->thread.used_spe = 0;
1834#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001835#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001836 current->thread.tm_tfhar = 0;
1837 current->thread.tm_texasr = 0;
1838 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001839 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001840#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -08001841
1842 thread_pkey_regs_init(&current->thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001843}
Anton Blancharde1802b02014-08-20 08:00:02 +10001844EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001845
1846#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1847 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1848
1849int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1850{
1851 struct pt_regs *regs = tsk->thread.regs;
1852
1853 /* This is a bit hairy. If we are an SPE enabled processor
1854 * (have embedded fp) we store the IEEE exception enable flags in
1855 * fpexc_mode. fpexc_mode is also used for setting FP exception
1856 * mode (asyn, precise, disabled) for 'Classic' FP. */
1857 if (val & PR_FP_EXC_SW_ENABLE) {
1858#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001859 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001860 /*
1861 * When the sticky exception bits are set
1862 * directly by userspace, it must call prctl
1863 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1864 * in the existing prctl settings) or
1865 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1866 * the bits being set). <fenv.h> functions
1867 * saving and restoring the whole
1868 * floating-point environment need to do so
1869 * anyway to restore the prctl settings from
1870 * the saved environment.
1871 */
1872 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001873 tsk->thread.fpexc_mode = val &
1874 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1875 return 0;
1876 } else {
1877 return -EINVAL;
1878 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001879#else
1880 return -EINVAL;
1881#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001882 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001883
1884 /* on a CONFIG_SPE this does not hurt us. The bits that
1885 * __pack_fe01 use do not overlap with bits used for
1886 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1887 * on CONFIG_SPE implementations are reserved so writing to
1888 * them does not change anything */
1889 if (val > PR_FP_EXC_PRECISE)
1890 return -EINVAL;
1891 tsk->thread.fpexc_mode = __pack_fe01(val);
1892 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1893 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1894 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001895 return 0;
1896}
1897
1898int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1899{
1900 unsigned int val;
1901
1902 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1903#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001904 if (cpu_has_feature(CPU_FTR_SPE)) {
1905 /*
1906 * When the sticky exception bits are set
1907 * directly by userspace, it must call prctl
1908 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1909 * in the existing prctl settings) or
1910 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1911 * the bits being set). <fenv.h> functions
1912 * saving and restoring the whole
1913 * floating-point environment need to do so
1914 * anyway to restore the prctl settings from
1915 * the saved environment.
1916 */
1917 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001918 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001919 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001920 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001921#else
1922 return -EINVAL;
1923#endif
1924 else
1925 val = __unpack_fe01(tsk->thread.fpexc_mode);
1926 return put_user(val, (unsigned int __user *) adr);
1927}
1928
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001929int set_endian(struct task_struct *tsk, unsigned int val)
1930{
1931 struct pt_regs *regs = tsk->thread.regs;
1932
1933 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1934 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1935 return -EINVAL;
1936
1937 if (regs == NULL)
1938 return -EINVAL;
1939
1940 if (val == PR_ENDIAN_BIG)
1941 regs->msr &= ~MSR_LE;
1942 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1943 regs->msr |= MSR_LE;
1944 else
1945 return -EINVAL;
1946
1947 return 0;
1948}
1949
1950int get_endian(struct task_struct *tsk, unsigned long adr)
1951{
1952 struct pt_regs *regs = tsk->thread.regs;
1953 unsigned int val;
1954
1955 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1956 !cpu_has_feature(CPU_FTR_REAL_LE))
1957 return -EINVAL;
1958
1959 if (regs == NULL)
1960 return -EINVAL;
1961
1962 if (regs->msr & MSR_LE) {
1963 if (cpu_has_feature(CPU_FTR_REAL_LE))
1964 val = PR_ENDIAN_LITTLE;
1965 else
1966 val = PR_ENDIAN_PPC_LITTLE;
1967 } else
1968 val = PR_ENDIAN_BIG;
1969
1970 return put_user(val, (unsigned int __user *)adr);
1971}
1972
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001973int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1974{
1975 tsk->thread.align_ctl = val;
1976 return 0;
1977}
1978
1979int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1980{
1981 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1982}
1983
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001984static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1985 unsigned long nbytes)
1986{
1987 unsigned long stack_page;
1988 unsigned long cpu = task_cpu(p);
1989
1990 /*
1991 * Avoid crashing if the stack has overflowed and corrupted
1992 * task_cpu(p), which is in the thread_info struct.
1993 */
1994 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1995 stack_page = (unsigned long) hardirq_ctx[cpu];
1996 if (sp >= stack_page + sizeof(struct thread_struct)
1997 && sp <= stack_page + THREAD_SIZE - nbytes)
1998 return 1;
1999
2000 stack_page = (unsigned long) softirq_ctx[cpu];
2001 if (sp >= stack_page + sizeof(struct thread_struct)
2002 && sp <= stack_page + THREAD_SIZE - nbytes)
2003 return 1;
2004 }
2005 return 0;
2006}
2007
Anton Blanchard2f251942006-03-27 11:46:18 +11002008int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002009 unsigned long nbytes)
2010{
Al Viro0cec6fd2006-01-12 01:06:02 -08002011 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002012
2013 if (sp >= stack_page + sizeof(struct thread_struct)
2014 && sp <= stack_page + THREAD_SIZE - nbytes)
2015 return 1;
2016
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002017 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002018}
2019
Anton Blanchard2f251942006-03-27 11:46:18 +11002020EXPORT_SYMBOL(validate_sp);
2021
Paul Mackerras06d67d52005-10-10 22:29:05 +10002022unsigned long get_wchan(struct task_struct *p)
2023{
2024 unsigned long ip, sp;
2025 int count = 0;
2026
2027 if (!p || p == current || p->state == TASK_RUNNING)
2028 return 0;
2029
2030 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002031 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002032 return 0;
2033
2034 do {
2035 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302036 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2037 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002038 return 0;
2039 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002040 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002041 if (!in_sched_functions(ip))
2042 return ip;
2043 }
2044 } while (count++ < 16);
2045 return 0;
2046}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002047
Johannes Bergc4d04be2008-11-20 03:24:07 +00002048static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002049
2050void show_stack(struct task_struct *tsk, unsigned long *stack)
2051{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002052 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002053 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002054 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002055#ifdef CONFIG_FUNCTION_GRAPH_TRACER
2056 int curr_frame = current->curr_ret_stack;
2057 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07002058 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08002059#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002060
2061 sp = (unsigned long) stack;
2062 if (tsk == NULL)
2063 tsk = current;
2064 if (sp == 0) {
2065 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11002066 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002067 else
2068 sp = tsk->thread.ksp;
2069 }
2070
Paul Mackerras06d67d52005-10-10 22:29:05 +10002071 lr = 0;
2072 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002073 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002074 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002075 return;
2076
2077 stack = (unsigned long *) sp;
2078 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002079 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002080 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002081 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002082#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10002083 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002084 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08002085 (void *)current->ret_stack[curr_frame].ret);
2086 curr_frame--;
2087 }
2088#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002089 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002090 pr_cont(" (unreliable)");
2091 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002092 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002093 firstframe = 0;
2094
2095 /*
2096 * See if this is an exception frame.
2097 * We look for the "regshere" marker in the current frame.
2098 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002099 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2100 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002101 struct pt_regs *regs = (struct pt_regs *)
2102 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002103 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10002104 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002105 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002106 firstframe = 1;
2107 }
2108
2109 sp = newsp;
2110 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002111}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002112
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002113#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002114/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002115void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002116{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002117 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002118
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002119 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2120 /*
2121 * Least significant bit (RUN) is the only writable bit of
2122 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2123 * earliest ISA where this is the case, but it's convenient.
2124 */
2125 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2126 } else {
2127 unsigned long ctrl;
2128
2129 /*
2130 * Some architectures (e.g., Cell) have writable fields other
2131 * than RUN, so do the read-modify-write.
2132 */
2133 ctrl = mfspr(SPRN_CTRLF);
2134 ctrl |= CTRL_RUNLATCH;
2135 mtspr(SPRN_CTRLT, ctrl);
2136 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002137
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002138 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002139}
2140
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002141/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002142void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002143{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002144 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002145
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002146 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002147
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002148 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2149 mtspr(SPRN_CTRLT, 0);
2150 } else {
2151 unsigned long ctrl;
2152
2153 ctrl = mfspr(SPRN_CTRLF);
2154 ctrl &= ~CTRL_RUNLATCH;
2155 mtspr(SPRN_CTRLT, ctrl);
2156 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002157}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002158#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002159
Anton Blanchardd8390882009-02-22 01:50:03 +00002160unsigned long arch_align_stack(unsigned long sp)
2161{
2162 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2163 sp -= get_random_int() & ~PAGE_MASK;
2164 return sp & ~0xf;
2165}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002166
2167static inline unsigned long brk_rnd(void)
2168{
2169 unsigned long rnd = 0;
2170
2171 /* 8MB for 32bit, 1GB for 64bit */
2172 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002173 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002174 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002175 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002176
2177 return rnd << PAGE_SHIFT;
2178}
2179
2180unsigned long arch_randomize_brk(struct mm_struct *mm)
2181{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002182 unsigned long base = mm->brk;
2183 unsigned long ret;
2184
Michael Ellerman4e003742017-10-19 15:08:43 +11002185#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002186 /*
2187 * If we are using 1TB segments and we are allowed to randomise
2188 * the heap, we can put it above 1TB so it is backed by a 1TB
2189 * segment. Otherwise the heap will be in the bottom 1TB
2190 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002191 * performance penalty. We don't need to worry about radix. For
2192 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002193 */
2194 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2195 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2196#endif
2197
2198 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002199
2200 if (ret < mm->brk)
2201 return mm->brk;
2202
2203 return ret;
2204}
Anton Blanchard501cb162009-02-22 01:50:07 +00002205