blob: 20edd349d379f22c583438db7fbf52f46e1133ef [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040010#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/stddef.h>
13#include <linux/ioport.h>
14#include <linux/delay.h>
15#include <linux/utsname.h>
16#include <linux/initrd.h>
17#include <linux/console.h>
18#include <linux/bootmem.h>
19#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070020#include <linux/screen_info.h>
Will Deaconaf4dda72014-08-27 17:51:16 +010021#include <linux/of_iommu.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000022#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010024#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060025#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/cpu.h>
27#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000028#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000029#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010030#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010031#include <linux/bug.h>
32#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040033#include <linux/sort.h>
Mark Rutlandbe120392015-07-31 15:46:19 +010034#include <linux/psci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Catalin Marinasb86040a2009-07-24 12:32:54 +010036#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010037#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010039#include <asm/cputype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/elf.h>
Stefan Agnera5f4c562015-08-13 00:01:52 +010041#include <asm/fixmap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000043#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000044#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010046#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/mach-types.h>
48#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010049#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/tlbflush.h>
Stefano Stabellini5882bfe2015-05-06 14:13:31 +000051#include <asm/xen/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Grant Likely93c02ab2011-04-28 14:27:21 -060053#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/mach/arch.h>
55#include <asm/mach/irq.h>
56#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010057#include <asm/system_info.h>
58#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060059#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010060#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080061#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000062#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010064#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000065
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
68char fpe_type[8];
69
70static int __init fpe_setup(char *line)
71{
72 memcpy(fpe_type, line, 8);
73 return 1;
74}
75
76__setup("fpe=", fpe_setup);
77#endif
78
Russell Kingca8f0b02014-05-27 20:34:28 +010079extern void init_default_cache_policy(unsigned long);
Russell Kingff69a4c2013-07-26 14:55:59 +010080extern void paging_init(const struct machine_desc *desc);
Russell King1221ed12015-04-04 17:25:20 +010081extern void early_paging_init(const struct machine_desc *);
Russell King0371d3f2011-07-05 19:58:29 +010082extern void sanity_check_meminfo(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070083extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010084extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010087EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000088unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070089EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000090unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010091EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010093unsigned int __atags_pointer __initdata;
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095unsigned int system_rev;
96EXPORT_SYMBOL(system_rev);
97
Paul Kocialkowski3f599872015-05-06 15:23:56 +010098const char *system_serial;
99EXPORT_SYMBOL(system_serial);
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101unsigned int system_serial_low;
102EXPORT_SYMBOL(system_serial_low);
103
104unsigned int system_serial_high;
105EXPORT_SYMBOL(system_serial_high);
106
Russell King0385ebc2010-12-04 17:45:55 +0000107unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108EXPORT_SYMBOL(elf_hwcap);
109
Ard Biesheuvelb342ea42014-02-19 22:28:40 +0100110unsigned int elf_hwcap2 __read_mostly;
111EXPORT_SYMBOL(elf_hwcap2);
112
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114#ifdef MULTI_CPU
Russell King0385ebc2010-12-04 17:45:55 +0000115struct processor processor __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#endif
117#ifdef MULTI_TLB
Russell King0385ebc2010-12-04 17:45:55 +0000118struct cpu_tlb_fns cpu_tlb __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119#endif
120#ifdef MULTI_USER
Russell King0385ebc2010-12-04 17:45:55 +0000121struct cpu_user_fns cpu_user __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122#endif
123#ifdef MULTI_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000124struct cpu_cache_fns cpu_cache __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100126#ifdef CONFIG_OUTER_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000127struct outer_cache_fns outer_cache __read_mostly;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100128EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100129#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
Dave Martin2ecccf92011-08-19 17:58:35 +0100131/*
132 * Cached cpu_architecture() result for use by assembler code.
133 * C code should use the cpu_architecture() function instead of accessing this
134 * variable directly.
135 */
136int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
137
Russell Kingccea7a12005-05-31 22:22:32 +0100138struct stack {
139 u32 irq[3];
140 u32 abt[3];
141 u32 und[3];
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100142 u32 fiq[3];
Russell Kingccea7a12005-05-31 22:22:32 +0100143} ____cacheline_aligned;
144
Catalin Marinas55bdd692010-05-21 18:06:41 +0100145#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100146static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100147#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149char elf_platform[ELF_PLATFORM_SIZE];
150EXPORT_SYMBOL(elf_platform);
151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152static const char *cpu_name;
153static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100154static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100155const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
158#define ENDIANNESS ((char)endian_test.l)
159
160DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
161
162/*
163 * Standard memory resources
164 */
165static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700166 {
167 .name = "Video RAM",
168 .start = 0,
169 .end = 0,
170 .flags = IORESOURCE_MEM
171 },
172 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100173 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700174 .start = 0,
175 .end = 0,
176 .flags = IORESOURCE_MEM
177 },
178 {
179 .name = "Kernel data",
180 .start = 0,
181 .end = 0,
182 .flags = IORESOURCE_MEM
183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184};
185
186#define video_ram mem_res[0]
187#define kernel_code mem_res[1]
188#define kernel_data mem_res[2]
189
190static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700191 {
192 .name = "reserved",
193 .start = 0x3bc,
194 .end = 0x3be,
195 .flags = IORESOURCE_IO | IORESOURCE_BUSY
196 },
197 {
198 .name = "reserved",
199 .start = 0x378,
200 .end = 0x37f,
201 .flags = IORESOURCE_IO | IORESOURCE_BUSY
202 },
203 {
204 .name = "reserved",
205 .start = 0x278,
206 .end = 0x27f,
207 .flags = IORESOURCE_IO | IORESOURCE_BUSY
208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209};
210
211#define lp0 io_res[0]
212#define lp1 io_res[1]
213#define lp2 io_res[2]
214
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215static const char *proc_arch[] = {
216 "undefined/unknown",
217 "3",
218 "4",
219 "4T",
220 "5",
221 "5T",
222 "5TE",
223 "5TEJ",
224 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000225 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100226 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 "?(12)",
228 "?(13)",
229 "?(14)",
230 "?(15)",
231 "?(16)",
232 "?(17)",
233};
234
Catalin Marinas55bdd692010-05-21 18:06:41 +0100235#ifdef CONFIG_CPU_V7M
236static int __get_cpu_architecture(void)
237{
238 return CPU_ARCH_ARMv7M;
239}
240#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100241static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242{
243 int cpu_arch;
244
Russell King0ba8b9b2008-08-10 18:08:10 +0100245 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100247 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
248 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
249 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
250 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 if (cpu_arch)
252 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100253 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100254 /* Revised CPUID format. Read the Memory Model Feature
255 * Register 0 and check for VMSAv7 or PMSAv7 */
Mason526299c2015-03-17 21:37:25 +0100256 unsigned int mmfr0 = read_cpuid_ext(CPUID_EXT_MMFR0);
Catalin Marinas315cfe72011-02-15 18:06:57 +0100257 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
258 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100259 cpu_arch = CPU_ARCH_ARMv7;
260 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
261 (mmfr0 & 0x000000f0) == 0x00000020)
262 cpu_arch = CPU_ARCH_ARMv6;
263 else
264 cpu_arch = CPU_ARCH_UNKNOWN;
265 } else
266 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268 return cpu_arch;
269}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100270#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
Dave Martin2ecccf92011-08-19 17:58:35 +0100272int __pure cpu_architecture(void)
273{
274 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
275
276 return __cpu_architecture;
277}
278
Will Deacon8925ec42010-09-13 16:18:30 +0100279static int cpu_has_aliasing_icache(unsigned int arch)
280{
281 int aliasing_icache;
282 unsigned int id_reg, num_sets, line_size;
283
Will Deacon7f94e9c2011-08-23 22:22:11 +0100284 /* PIPT caches never alias. */
285 if (icache_is_pipt())
286 return 0;
287
Will Deacon8925ec42010-09-13 16:18:30 +0100288 /* arch specifies the register format */
289 switch (arch) {
290 case CPU_ARCH_ARMv7:
Linus Walleij5fb31a92010-10-06 11:07:28 +0100291 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
292 : /* No output operands */
Will Deacon8925ec42010-09-13 16:18:30 +0100293 : "r" (1));
Linus Walleij5fb31a92010-10-06 11:07:28 +0100294 isb();
295 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
296 : "=r" (id_reg));
Will Deacon8925ec42010-09-13 16:18:30 +0100297 line_size = 4 << ((id_reg & 0x7) + 2);
298 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
299 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
300 break;
301 case CPU_ARCH_ARMv6:
302 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
303 break;
304 default:
305 /* I-cache aliases will be handled by D-cache aliasing code */
306 aliasing_icache = 0;
307 }
308
309 return aliasing_icache;
310}
311
Russell Kingc0e95872008-09-25 15:35:28 +0100312static void __init cacheid_init(void)
313{
Russell Kingc0e95872008-09-25 15:35:28 +0100314 unsigned int arch = cpu_architecture();
315
Catalin Marinas55bdd692010-05-21 18:06:41 +0100316 if (arch == CPU_ARCH_ARMv7M) {
317 cacheid = 0;
318 } else if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100319 unsigned int cachetype = read_cpuid_cachetype();
Catalin Marinasb57ee992009-03-03 11:44:12 +0100320 if ((cachetype & (7 << 29)) == 4 << 29) {
321 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100322 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100323 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100324 switch (cachetype & (3 << 14)) {
325 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100326 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100327 break;
328 case (3 << 14):
329 cacheid |= CACHEID_PIPT;
330 break;
331 }
Will Deacon8925ec42010-09-13 16:18:30 +0100332 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100333 arch = CPU_ARCH_ARMv6;
334 if (cachetype & (1 << 23))
335 cacheid = CACHEID_VIPT_ALIASING;
336 else
337 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100338 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100339 if (cpu_has_aliasing_icache(arch))
340 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100341 } else {
342 cacheid = CACHEID_VIVT;
343 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100344
Olof Johansson1b0f6682013-12-05 18:29:35 +0100345 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100346 cache_is_vivt() ? "VIVT" :
347 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100348 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100349 cache_is_vivt() ? "VIVT" :
350 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100351 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100352 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100353 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100354}
355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356/*
357 * These functions re-use the assembly code in head.S, which
358 * already provide the required functionality.
359 */
Russell King0f44ba12006-02-24 21:04:56 +0000360extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000361
Grant Likely93c02ab2011-04-28 14:27:21 -0600362void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000363{
364 extern void printascii(const char *);
365 char buf[256];
366 va_list ap;
367
368 va_start(ap, str);
369 vsnprintf(buf, sizeof(buf), str, ap);
370 va_end(ap);
371
372#ifdef CONFIG_DEBUG_LL
373 printascii(buf);
374#endif
375 printk("%s", buf);
376}
377
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100378static void __init cpuid_init_hwcaps(void)
379{
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100380 int block;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100381 u32 isar5;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100382
383 if (cpu_architecture() < CPU_ARCH_ARMv7)
384 return;
385
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100386 block = cpuid_feature_extract(CPUID_EXT_ISAR0, 24);
387 if (block >= 2)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100388 elf_hwcap |= HWCAP_IDIVA;
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100389 if (block >= 1)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100390 elf_hwcap |= HWCAP_IDIVT;
Will Deacona469abd2013-04-08 17:13:12 +0100391
392 /* LPAE implies atomic ldrd/strd instructions */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100393 block = cpuid_feature_extract(CPUID_EXT_MMFR0, 0);
394 if (block >= 5)
Will Deacona469abd2013-04-08 17:13:12 +0100395 elf_hwcap |= HWCAP_LPAE;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100396
397 /* check for supported v8 Crypto instructions */
398 isar5 = read_cpuid_ext(CPUID_EXT_ISAR5);
399
400 block = cpuid_feature_extract_field(isar5, 4);
401 if (block >= 2)
402 elf_hwcap2 |= HWCAP2_PMULL;
403 if (block >= 1)
404 elf_hwcap2 |= HWCAP2_AES;
405
406 block = cpuid_feature_extract_field(isar5, 8);
407 if (block >= 1)
408 elf_hwcap2 |= HWCAP2_SHA1;
409
410 block = cpuid_feature_extract_field(isar5, 12);
411 if (block >= 1)
412 elf_hwcap2 |= HWCAP2_SHA2;
413
414 block = cpuid_feature_extract_field(isar5, 16);
415 if (block >= 1)
416 elf_hwcap2 |= HWCAP2_CRC32;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100417}
418
Russell King58171bf2014-07-04 16:41:21 +0100419static void __init elf_hwcap_fixup(void)
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100420{
Russell King58171bf2014-07-04 16:41:21 +0100421 unsigned id = read_cpuid_id();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100422
423 /*
424 * HWCAP_TLS is available only on 1136 r1p0 and later,
425 * see also kuser_get_tls_init.
426 */
Russell King58171bf2014-07-04 16:41:21 +0100427 if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
428 ((id >> 20) & 3) == 0) {
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100429 elf_hwcap &= ~HWCAP_TLS;
Russell King58171bf2014-07-04 16:41:21 +0100430 return;
431 }
432
433 /* Verify if CPUID scheme is implemented */
434 if ((id & 0x000f0000) != 0x000f0000)
435 return;
436
437 /*
438 * If the CPU supports LDREX/STREX and LDREXB/STREXB,
439 * avoid advertising SWP; it may not be atomic with
440 * multiprocessing cores.
441 */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100442 if (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) > 1 ||
443 (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) == 1 &&
444 cpuid_feature_extract(CPUID_EXT_ISAR3, 20) >= 3))
Russell King58171bf2014-07-04 16:41:21 +0100445 elf_hwcap &= ~HWCAP_SWP;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100446}
447
Russell Kingb69874e2011-06-21 18:57:31 +0100448/*
449 * cpu_init - initialise one CPU.
450 *
451 * cpu_init sets up the per-CPU stacks.
452 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100453void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100454{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100455#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100456 unsigned int cpu = smp_processor_id();
457 struct stack *stk = &stacks[cpu];
458
459 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100460 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100461 BUG();
462 }
463
Rob Herring14318efb2012-11-29 20:39:54 +0100464 /*
465 * This only works on resume and secondary cores. For booting on the
466 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
467 */
468 set_my_cpu_offset(per_cpu_offset(cpu));
469
Russell Kingb69874e2011-06-21 18:57:31 +0100470 cpu_proc_init();
471
472 /*
473 * Define the placement constraint for the inline asm directive below.
474 * In Thumb-2, msr with an immediate value is not allowed.
475 */
476#ifdef CONFIG_THUMB2_KERNEL
477#define PLC "r"
478#else
479#define PLC "I"
480#endif
481
482 /*
483 * setup stacks for re-entrant exception handlers
484 */
485 __asm__ (
486 "msr cpsr_c, %1\n\t"
487 "add r14, %0, %2\n\t"
488 "mov sp, r14\n\t"
489 "msr cpsr_c, %3\n\t"
490 "add r14, %0, %4\n\t"
491 "mov sp, r14\n\t"
492 "msr cpsr_c, %5\n\t"
493 "add r14, %0, %6\n\t"
494 "mov sp, r14\n\t"
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100495 "msr cpsr_c, %7\n\t"
496 "add r14, %0, %8\n\t"
497 "mov sp, r14\n\t"
498 "msr cpsr_c, %9"
Russell Kingb69874e2011-06-21 18:57:31 +0100499 :
500 : "r" (stk),
501 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
502 "I" (offsetof(struct stack, irq[0])),
503 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
504 "I" (offsetof(struct stack, abt[0])),
505 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
506 "I" (offsetof(struct stack, und[0])),
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100507 PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
508 "I" (offsetof(struct stack, fiq[0])),
Russell Kingb69874e2011-06-21 18:57:31 +0100509 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
510 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100511#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100512}
513
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100514u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100515
516void __init smp_setup_processor_id(void)
517{
518 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000519 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
520 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100521
522 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000523 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100524 cpu_logical_map(i) = i == cpu ? 0 : i;
525
Ming Lei9394c1c2013-03-11 13:52:12 +0100526 /*
527 * clear __my_cpu_offset on boot CPU to avoid hang caused by
528 * using percpu variable early, for example, lockdep will
529 * access percpu variable inside lock_release
530 */
531 set_my_cpu_offset(0);
532
Olof Johansson1b0f6682013-12-05 18:29:35 +0100533 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100534}
535
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100536struct mpidr_hash mpidr_hash;
537#ifdef CONFIG_SMP
538/**
539 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
540 * level in order to build a linear index from an
541 * MPIDR value. Resulting algorithm is a collision
542 * free hash carried out through shifting and ORing
543 */
544static void __init smp_build_mpidr_hash(void)
545{
546 u32 i, affinity;
547 u32 fs[3], bits[3], ls, mask = 0;
548 /*
549 * Pre-scan the list of MPIDRS and filter out bits that do
550 * not contribute to affinity levels, ie they never toggle.
551 */
552 for_each_possible_cpu(i)
553 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
554 pr_debug("mask of set bits 0x%x\n", mask);
555 /*
556 * Find and stash the last and first bit set at all affinity levels to
557 * check how many bits are required to represent them.
558 */
559 for (i = 0; i < 3; i++) {
560 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
561 /*
562 * Find the MSB bit and LSB bits position
563 * to determine how many bits are required
564 * to express the affinity level.
565 */
566 ls = fls(affinity);
567 fs[i] = affinity ? ffs(affinity) - 1 : 0;
568 bits[i] = ls - fs[i];
569 }
570 /*
571 * An index can be created from the MPIDR by isolating the
572 * significant bits at each affinity level and by shifting
573 * them in order to compress the 24 bits values space to a
574 * compressed set of values. This is equivalent to hashing
575 * the MPIDR through shifting and ORing. It is a collision free
576 * hash though not minimal since some levels might contain a number
577 * of CPUs that is not an exact power of 2 and their bit
578 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
579 */
580 mpidr_hash.shift_aff[0] = fs[0];
581 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
582 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
583 (bits[1] + bits[0]);
584 mpidr_hash.mask = mask;
585 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
586 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
587 mpidr_hash.shift_aff[0],
588 mpidr_hash.shift_aff[1],
589 mpidr_hash.shift_aff[2],
590 mpidr_hash.mask,
591 mpidr_hash.bits);
592 /*
593 * 4x is an arbitrary value used to warn on a hash table much bigger
594 * than expected on most systems.
595 */
596 if (mpidr_hash_size() > 4 * num_possible_cpus())
597 pr_warn("Large number of MPIDR hash buckets detected\n");
598 sync_cache_w(&mpidr_hash);
599}
600#endif
601
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602static void __init setup_processor(void)
603{
604 struct proc_info_list *list;
605
606 /*
607 * locate processor in the list of supported processor
608 * types. The linker builds this table for us from the
609 * entries in arch/arm/mm/proc-*.S
610 */
Russell King0ba8b9b2008-08-10 18:08:10 +0100611 list = lookup_processor_type(read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 if (!list) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100613 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
614 read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 while (1);
616 }
617
618 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100619 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
621#ifdef MULTI_CPU
622 processor = *list->proc;
623#endif
624#ifdef MULTI_TLB
625 cpu_tlb = *list->tlb;
626#endif
627#ifdef MULTI_USER
628 cpu_user = *list->user;
629#endif
630#ifdef MULTI_CACHE
631 cpu_cache = *list->cache;
632#endif
633
Olof Johansson1b0f6682013-12-05 18:29:35 +0100634 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
635 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
Russell King4585eaf2014-04-13 18:47:34 +0100636 proc_arch[cpu_architecture()], get_cr());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Will Deacona34dbfb2011-11-11 11:35:58 +0100638 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
639 list->arch_name, ENDIANNESS);
640 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
641 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100643
644 cpuid_init_hwcaps();
645
Catalin Marinasadeff422006-04-10 21:32:35 +0100646#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100647 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100648#endif
Russell Kingca8f0b02014-05-27 20:34:28 +0100649#ifdef CONFIG_MMU
650 init_default_cache_policy(list->__cpu_mm_mmu_flags);
651#endif
Rob Herring92871b92013-10-09 17:26:44 +0100652 erratum_a15_798181_init();
653
Russell King58171bf2014-07-04 16:41:21 +0100654 elf_hwcap_fixup();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100655
Russell Kingc0e95872008-09-25 15:35:28 +0100656 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100657 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100658}
659
Grant Likely93c02ab2011-04-28 14:27:21 -0600660void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661{
Russell Kingff69a4c2013-07-26 14:55:59 +0100662 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
Grant Likely62913192011-04-28 14:27:21 -0600664 early_print("Available machine support:\n\nID (hex)\tNAME\n");
665 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100666 early_print("%08x\t%s\n", p->nr, p->name);
667
668 early_print("\nPlease check your kernel config and/or bootloader.\n");
669
670 while (true)
671 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672}
673
Magnus Damm6a5014a2013-10-22 17:53:16 +0100674int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100675{
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100676 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400677
Russell King3a669412005-06-22 21:43:10 +0100678 /*
679 * Ensure that start/size are aligned to a page boundary.
Masahiro Yamada909ba292015-01-20 04:38:25 +0100680 * Size is rounded down, start is rounded up.
Russell King3a669412005-06-22 21:43:10 +0100681 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100682 aligned_start = PAGE_ALIGN(start);
Masahiro Yamada909ba292015-01-20 04:38:25 +0100683 if (aligned_start > start + size)
684 size = 0;
685 else
686 size -= aligned_start - start;
Will Deacone5ab8582012-04-12 17:15:08 +0100687
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100688#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
689 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100690 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
691 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100692 return -EINVAL;
693 }
694
695 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100696 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
697 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100698 /*
699 * To ensure bank->start + bank->size is representable in
700 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
701 * This means we lose a page after masking.
702 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100703 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100704 }
705#endif
706
Russell King571b1432014-01-11 11:22:18 +0000707 if (aligned_start < PHYS_OFFSET) {
708 if (aligned_start + size <= PHYS_OFFSET) {
709 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
710 aligned_start, aligned_start + size);
711 return -EINVAL;
712 }
713
714 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
715 aligned_start, (u64)PHYS_OFFSET);
716
717 size -= PHYS_OFFSET - aligned_start;
718 aligned_start = PHYS_OFFSET;
719 }
720
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100721 start = aligned_start;
722 size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400723
724 /*
725 * Check whether this memory region has non-zero size or
726 * invalid node number.
727 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100728 if (size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400729 return -EINVAL;
730
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100731 memblock_add(start, size);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400732 return 0;
Russell King3a669412005-06-22 21:43:10 +0100733}
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735/*
736 * Pick out the memory size. We look for mem=size@start,
737 * where start and size are "size[KkMm]"
738 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100739
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100740static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
742 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100743 u64 size;
744 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100745 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
747 /*
748 * If the user specifies memory size, we
749 * blow away any automatically generated
750 * size.
751 */
752 if (usermem == 0) {
753 usermem = 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100754 memblock_remove(memblock_start_of_DRAM(),
755 memblock_end_of_DRAM() - memblock_start_of_DRAM());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 }
757
758 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100759 size = memparse(p, &endp);
760 if (*endp == '@')
761 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Andrew Morton1c97b732006-04-20 21:41:18 +0100763 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100764
765 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100767early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Russell Kingff69a4c2013-07-26 14:55:59 +0100769static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
Dima Zavin11b93692011-01-14 23:05:14 +0100771 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Russell King37efe642008-12-01 11:53:07 +0000774 kernel_code.start = virt_to_phys(_text);
775 kernel_code.end = virt_to_phys(_etext - 1);
Russell King842eab42010-10-01 14:12:22 +0100776 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000777 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
Dima Zavin11b93692011-01-14 23:05:14 +0100779 for_each_memblock(memory, region) {
Santosh Shilimkarca474402014-02-06 19:50:35 +0100780 res = memblock_virt_alloc(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 res->name = "System RAM";
Dima Zavin11b93692011-01-14 23:05:14 +0100782 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
783 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
785
786 request_resource(&iomem_resource, res);
787
788 if (kernel_code.start >= res->start &&
789 kernel_code.end <= res->end)
790 request_resource(res, &kernel_code);
791 if (kernel_data.start >= res->start &&
792 kernel_data.end <= res->end)
793 request_resource(res, &kernel_data);
794 }
795
796 if (mdesc->video_start) {
797 video_ram.start = mdesc->video_start;
798 video_ram.end = mdesc->video_end;
799 request_resource(&iomem_resource, &video_ram);
800 }
801
802 /*
803 * Some machines don't have the possibility of ever
804 * possessing lp0, lp1 or lp2
805 */
806 if (mdesc->reserve_lp0)
807 request_resource(&ioport_resource, &lp0);
808 if (mdesc->reserve_lp1)
809 request_resource(&ioport_resource, &lp1);
810 if (mdesc->reserve_lp2)
811 request_resource(&ioport_resource, &lp2);
812}
813
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
815struct screen_info screen_info = {
816 .orig_video_lines = 30,
817 .orig_video_cols = 80,
818 .orig_video_mode = 0,
819 .orig_video_ega_bx = 0,
820 .orig_video_isVGA = 1,
821 .orig_video_points = 8
822};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823#endif
824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825static int __init customize_machine(void)
826{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000827 /*
828 * customizes platform devices, or adds new ones
829 * On DT based machines, we fall back to populating the
830 * machine from the device tree, if no callback is provided,
831 * otherwise we would always need an init_machine callback.
832 */
Will Deaconaf4dda72014-08-27 17:51:16 +0100833 of_iommu_init();
Russell King8ff14432010-12-20 10:18:36 +0000834 if (machine_desc->init_machine)
835 machine_desc->init_machine();
Arnd Bergmann883a1062013-01-31 17:51:18 +0000836#ifdef CONFIG_OF
837 else
838 of_platform_populate(NULL, of_default_bus_match_table,
839 NULL, NULL);
840#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 return 0;
842}
843arch_initcall(customize_machine);
844
Shawn Guo90de4132012-04-25 22:24:44 +0800845static int __init init_machine_late(void)
846{
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100847 struct device_node *root;
848 int ret;
849
Shawn Guo90de4132012-04-25 22:24:44 +0800850 if (machine_desc->init_late)
851 machine_desc->init_late();
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100852
853 root = of_find_node_by_path("/");
854 if (root) {
855 ret = of_property_read_string(root, "serial-number",
856 &system_serial);
857 if (ret)
858 system_serial = NULL;
859 }
860
861 if (!system_serial)
862 system_serial = kasprintf(GFP_KERNEL, "%08x%08x",
863 system_serial_high,
864 system_serial_low);
865
Shawn Guo90de4132012-04-25 22:24:44 +0800866 return 0;
867}
868late_initcall(init_machine_late);
869
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100870#ifdef CONFIG_KEXEC
871static inline unsigned long long get_total_mem(void)
872{
873 unsigned long total;
874
875 total = max_low_pfn - min_low_pfn;
876 return total << PAGE_SHIFT;
877}
878
879/**
880 * reserve_crashkernel() - reserves memory are for crash kernel
881 *
882 * This function reserves memory area given in "crashkernel=" kernel command
883 * line parameter. The memory reserved is used by a dump capture kernel when
884 * primary kernel is crashing.
885 */
886static void __init reserve_crashkernel(void)
887{
888 unsigned long long crash_size, crash_base;
889 unsigned long long total_mem;
890 int ret;
891
892 total_mem = get_total_mem();
893 ret = parse_crashkernel(boot_command_line, total_mem,
894 &crash_size, &crash_base);
895 if (ret)
896 return;
897
Santosh Shilimkar84f452b2013-06-30 00:28:46 -0400898 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100899 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100900 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
901 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100902 return;
903 }
904
Olof Johansson1b0f6682013-12-05 18:29:35 +0100905 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
906 (unsigned long)(crash_size >> 20),
907 (unsigned long)(crash_base >> 20),
908 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100909
910 crashk_res.start = crash_base;
911 crashk_res.end = crash_base + crash_size - 1;
912 insert_resource(&iomem_resource, &crashk_res);
913}
914#else
915static inline void reserve_crashkernel(void) {}
916#endif /* CONFIG_KEXEC */
917
Dave Martin4588c342012-02-17 16:54:28 +0000918void __init hyp_mode_check(void)
919{
920#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +0100921 sync_boot_mode();
922
Dave Martin4588c342012-02-17 16:54:28 +0000923 if (is_hyp_mode_available()) {
924 pr_info("CPU: All CPU(s) started in HYP mode.\n");
925 pr_info("CPU: Virtualization extensions available.\n");
926 } else if (is_hyp_mode_mismatched()) {
927 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
928 __boot_cpu_mode & MODE_MASK);
929 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
930 } else
931 pr_info("CPU: All CPU(s) started in SVC mode.\n");
932#endif
933}
934
Grant Likely62913192011-04-28 14:27:21 -0600935void __init setup_arch(char **cmdline_p)
936{
Russell Kingff69a4c2013-07-26 14:55:59 +0100937 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -0600938
Grant Likely62913192011-04-28 14:27:21 -0600939 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -0600940 mdesc = setup_machine_fdt(__atags_pointer);
941 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +0100942 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Grant Likely62913192011-04-28 14:27:21 -0600943 machine_desc = mdesc;
944 machine_name = mdesc->name;
Russell King719c9d12014-10-28 12:40:26 +0000945 dump_stack_set_arch_desc("%s", mdesc->name);
Grant Likely62913192011-04-28 14:27:21 -0600946
Robin Holt16d6d5b2013-07-08 16:01:39 -0700947 if (mdesc->reboot_mode != REBOOT_HARD)
948 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -0600949
Russell King37efe642008-12-01 11:53:07 +0000950 init_mm.start_code = (unsigned long) _text;
951 init_mm.end_code = (unsigned long) _etext;
952 init_mm.end_data = (unsigned long) _edata;
953 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100955 /* populate cmd_line too for later use, preserving boot_command_line */
956 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
957 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100958
Stefan Agnera5f4c562015-08-13 00:01:52 +0100959 if (IS_ENABLED(CONFIG_FIX_EARLYCON_MEM))
960 early_fixmap_init();
961
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100962 parse_early_param();
963
Russell King1221ed12015-04-04 17:25:20 +0100964#ifdef CONFIG_MMU
965 early_paging_init(mdesc);
966#endif
Santosh Shilimkar7c927322013-12-02 20:29:59 +0100967 setup_dma_zone(mdesc);
Russell King0371d3f2011-07-05 19:58:29 +0100968 sanity_check_meminfo();
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100969 arm_memblock_init(mdesc);
Russell King2778f622010-07-09 16:27:52 +0100970
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400971 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +0100972 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
Russell Kinga5287212011-11-04 15:05:24 +0000974 if (mdesc->restart)
975 arm_pm_restart = mdesc->restart;
976
Grant Likely93c02ab2011-04-28 14:27:21 -0600977 unflatten_device_tree();
978
Lorenzo Pieralisi55871642011-12-14 16:01:24 +0000979 arm_dt_init_cpu_maps();
Mark Rutlandbe120392015-07-31 15:46:19 +0100980 psci_dt_init();
Stefano Stabellini5882bfe2015-05-06 14:13:31 +0000981 xen_early_init();
Russell King7bbb7942006-02-16 11:08:09 +0000982#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100983 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +0000984 if (!mdesc->smp_init || !mdesc->smp_init()) {
985 if (psci_smp_available())
986 smp_set_ops(&psci_smp_ops);
987 else if (mdesc->smp)
988 smp_set_ops(mdesc->smp);
989 }
Russell Kingf00ec482010-09-04 10:47:48 +0100990 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100991 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100992 }
Russell King7bbb7942006-02-16 11:08:09 +0000993#endif
Dave Martin4588c342012-02-17 16:54:28 +0000994
995 if (!is_smp())
996 hyp_mode_check();
997
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100998 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +0000999
eric miao52108642010-12-13 09:42:34 +01001000#ifdef CONFIG_MULTI_IRQ_HANDLER
1001 handle_arch_irq = mdesc->handle_irq;
1002#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003
1004#ifdef CONFIG_VT
1005#if defined(CONFIG_VGA_CONSOLE)
1006 conswitchp = &vga_con;
1007#elif defined(CONFIG_DUMMY_CONSOLE)
1008 conswitchp = &dummy_con;
1009#endif
1010#endif
Russell Kingdec12e62010-12-16 13:49:34 +00001011
1012 if (mdesc->init_early)
1013 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014}
1015
1016
1017static int __init topology_init(void)
1018{
1019 int cpu;
1020
Russell King66fb8bd2007-03-13 09:54:21 +00001021 for_each_possible_cpu(cpu) {
1022 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
Stephen Boyd787047e2015-07-29 00:34:48 +01001023 cpuinfo->cpu.hotpluggable = platform_can_hotplug_cpu(cpu);
Russell King66fb8bd2007-03-13 09:54:21 +00001024 register_cpu(&cpuinfo->cpu, cpu);
1025 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027 return 0;
1028}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029subsys_initcall(topology_init);
1030
Russell Kinge119bff2010-01-10 17:23:29 +00001031#ifdef CONFIG_HAVE_PROC_CPU
1032static int __init proc_cpu_init(void)
1033{
1034 struct proc_dir_entry *res;
1035
1036 res = proc_mkdir("cpu", NULL);
1037 if (!res)
1038 return -ENOMEM;
1039 return 0;
1040}
1041fs_initcall(proc_cpu_init);
1042#endif
1043
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044static const char *hwcap_str[] = {
1045 "swp",
1046 "half",
1047 "thumb",
1048 "26bit",
1049 "fastmult",
1050 "fpa",
1051 "vfp",
1052 "edsp",
1053 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +01001054 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +01001055 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +00001056 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +00001057 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +01001058 "vfpv3",
1059 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +01001060 "tls",
1061 "vfpv4",
1062 "idiva",
1063 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001064 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001065 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001066 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 NULL
1068};
1069
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001070static const char *hwcap2_str[] = {
Ard Biesheuvel8258a982014-02-19 22:29:40 +01001071 "aes",
1072 "pmull",
1073 "sha1",
1074 "sha2",
1075 "crc32",
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001076 NULL
1077};
1078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079static int c_show(struct seq_file *m, void *v)
1080{
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001081 int i, j;
1082 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001085 /*
1086 * glibc reads /proc/cpuinfo to determine the number of
1087 * online processors, looking for lines beginning with
1088 * "processor". Give glibc what it expects.
1089 */
1090 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001091 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1092 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1093 cpu_name, cpuid & 15, elf_platform);
1094
Pavel Machek4bf9636c2015-01-04 20:01:23 +01001095#if defined(CONFIG_SMP)
1096 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1097 per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
1098 (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
1099#else
1100 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1101 loops_per_jiffy / (500000/HZ),
1102 (loops_per_jiffy / (5000/HZ)) % 100);
1103#endif
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001104 /* dump out the processor features */
1105 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001107 for (j = 0; hwcap_str[j]; j++)
1108 if (elf_hwcap & (1 << j))
1109 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001111 for (j = 0; hwcap2_str[j]; j++)
1112 if (elf_hwcap2 & (1 << j))
1113 seq_printf(m, "%s ", hwcap2_str[j]);
1114
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001115 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1116 seq_printf(m, "CPU architecture: %s\n",
1117 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001119 if ((cpuid & 0x0008f000) == 0x00000000) {
1120 /* pre-ARM7 */
1121 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 } else {
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001123 if ((cpuid & 0x0008f000) == 0x00007000) {
1124 /* ARM7 */
1125 seq_printf(m, "CPU variant\t: 0x%02x\n",
1126 (cpuid >> 16) & 127);
1127 } else {
1128 /* post-ARM7 */
1129 seq_printf(m, "CPU variant\t: 0x%x\n",
1130 (cpuid >> 20) & 15);
1131 }
1132 seq_printf(m, "CPU part\t: 0x%03x\n",
1133 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 }
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001135 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
1138 seq_printf(m, "Hardware\t: %s\n", machine_name);
1139 seq_printf(m, "Revision\t: %04x\n", system_rev);
Paul Kocialkowski3f599872015-05-06 15:23:56 +01001140 seq_printf(m, "Serial\t\t: %s\n", system_serial);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 return 0;
1143}
1144
1145static void *c_start(struct seq_file *m, loff_t *pos)
1146{
1147 return *pos < 1 ? (void *)1 : NULL;
1148}
1149
1150static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1151{
1152 ++*pos;
1153 return NULL;
1154}
1155
1156static void c_stop(struct seq_file *m, void *v)
1157{
1158}
1159
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001160const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 .start = c_start,
1162 .next = c_next,
1163 .stop = c_stop,
1164 .show = c_show
1165};