Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 1 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 2 | |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 3 | #include <linux/kernel.h> |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 4 | #include <linux/sched.h> |
Ingo Molnar | e601757 | 2017-02-01 16:36:40 +0100 | [diff] [blame] | 5 | #include <linux/sched/clock.h> |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 6 | #include <linux/init.h> |
Paul Gortmaker | 186f436 | 2016-07-13 20:18:56 -0400 | [diff] [blame] | 7 | #include <linux/export.h> |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 8 | #include <linux/timer.h> |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 9 | #include <linux/acpi_pmtmr.h> |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 10 | #include <linux/cpufreq.h> |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 11 | #include <linux/delay.h> |
| 12 | #include <linux/clocksource.h> |
| 13 | #include <linux/percpu.h> |
Arnd Bergmann | 08604bd | 2009-06-16 15:31:12 -0700 | [diff] [blame] | 14 | #include <linux/timex.h> |
Peter Zijlstra | 10b033d | 2013-11-28 19:01:40 +0100 | [diff] [blame] | 15 | #include <linux/static_key.h> |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 16 | |
| 17 | #include <asm/hpet.h> |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 18 | #include <asm/timer.h> |
| 19 | #include <asm/vgtod.h> |
| 20 | #include <asm/time.h> |
| 21 | #include <asm/delay.h> |
Alok Kataria | 88b094f | 2008-10-27 10:41:46 -0700 | [diff] [blame] | 22 | #include <asm/hypervisor.h> |
Thomas Gleixner | 08047c4 | 2009-08-20 16:27:41 +0200 | [diff] [blame] | 23 | #include <asm/nmi.h> |
Thomas Gleixner | 2d82640 | 2009-08-20 17:06:25 +0200 | [diff] [blame] | 24 | #include <asm/x86_init.h> |
David Woodhouse | 03da3ff | 2015-09-16 14:10:03 +0100 | [diff] [blame] | 25 | #include <asm/geode.h> |
Nicolai Stange | 6731b0d | 2016-07-14 17:22:55 +0200 | [diff] [blame] | 26 | #include <asm/apic.h> |
Prarit Bhargava | 655e52d | 2016-09-19 08:51:40 -0400 | [diff] [blame] | 27 | #include <asm/intel-family.h> |
Peter Zijlstra | 30c7e5b | 2017-12-22 10:20:11 +0100 | [diff] [blame^] | 28 | #include <asm/i8259.h> |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 29 | |
Ingo Molnar | f24ade3a | 2009-03-10 19:02:30 +0100 | [diff] [blame] | 30 | unsigned int __read_mostly cpu_khz; /* TSC clocks / usec, not used here */ |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 31 | EXPORT_SYMBOL(cpu_khz); |
Ingo Molnar | f24ade3a | 2009-03-10 19:02:30 +0100 | [diff] [blame] | 32 | |
| 33 | unsigned int __read_mostly tsc_khz; |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 34 | EXPORT_SYMBOL(tsc_khz); |
| 35 | |
| 36 | /* |
| 37 | * TSC can be unstable due to cpufreq or due to unsynced TSCs |
| 38 | */ |
Ingo Molnar | f24ade3a | 2009-03-10 19:02:30 +0100 | [diff] [blame] | 39 | static int __read_mostly tsc_unstable; |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 40 | |
| 41 | /* native_sched_clock() is called before tsc_init(), so |
| 42 | we must start with the TSC soft disabled to prevent |
Borislav Petkov | 59e21e3 | 2016-04-04 22:24:59 +0200 | [diff] [blame] | 43 | erroneous rdtsc usage on !boot_cpu_has(X86_FEATURE_TSC) processors */ |
Ingo Molnar | f24ade3a | 2009-03-10 19:02:30 +0100 | [diff] [blame] | 44 | static int __read_mostly tsc_disabled = -1; |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 45 | |
Peter Zijlstra | 3bbfafb | 2015-07-24 16:34:32 +0200 | [diff] [blame] | 46 | static DEFINE_STATIC_KEY_FALSE(__use_tsc); |
Peter Zijlstra | 10b033d | 2013-11-28 19:01:40 +0100 | [diff] [blame] | 47 | |
Suresh Siddha | 28a0018 | 2011-11-04 15:42:17 -0700 | [diff] [blame] | 48 | int tsc_clocksource_reliable; |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 49 | |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 50 | static u32 art_to_tsc_numerator; |
| 51 | static u32 art_to_tsc_denominator; |
| 52 | static u64 art_to_tsc_offset; |
| 53 | struct clocksource *art_related_clocksource; |
| 54 | |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 55 | struct cyc2ns { |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 56 | struct cyc2ns_data data[2]; /* 0 + 2*16 = 32 */ |
| 57 | seqcount_t seq; /* 32 + 4 = 36 */ |
| 58 | |
| 59 | }; /* fits one cacheline */ |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 60 | |
| 61 | static DEFINE_PER_CPU_ALIGNED(struct cyc2ns, cyc2ns); |
| 62 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 63 | void cyc2ns_read_begin(struct cyc2ns_data *data) |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 64 | { |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 65 | int seq, idx; |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 66 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 67 | preempt_disable_notrace(); |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 68 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 69 | do { |
| 70 | seq = this_cpu_read(cyc2ns.seq.sequence); |
| 71 | idx = seq & 1; |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 72 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 73 | data->cyc2ns_offset = this_cpu_read(cyc2ns.data[idx].cyc2ns_offset); |
| 74 | data->cyc2ns_mul = this_cpu_read(cyc2ns.data[idx].cyc2ns_mul); |
| 75 | data->cyc2ns_shift = this_cpu_read(cyc2ns.data[idx].cyc2ns_shift); |
| 76 | |
| 77 | } while (unlikely(seq != this_cpu_read(cyc2ns.seq.sequence))); |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 78 | } |
| 79 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 80 | void cyc2ns_read_end(void) |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 81 | { |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 82 | preempt_enable_notrace(); |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 83 | } |
| 84 | |
| 85 | /* |
| 86 | * Accelerators for sched_clock() |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 87 | * convert from cycles(64bits) => nanoseconds (64bits) |
| 88 | * basic equation: |
| 89 | * ns = cycles / (freq / ns_per_sec) |
| 90 | * ns = cycles * (ns_per_sec / freq) |
| 91 | * ns = cycles * (10^9 / (cpu_khz * 10^3)) |
| 92 | * ns = cycles * (10^6 / cpu_khz) |
| 93 | * |
| 94 | * Then we use scaling math (suggested by george@mvista.com) to get: |
| 95 | * ns = cycles * (10^6 * SC / cpu_khz) / SC |
| 96 | * ns = cycles * cyc2ns_scale / SC |
| 97 | * |
| 98 | * And since SC is a constant power of two, we can convert the div |
Adrian Hunter | b20112e | 2015-08-21 12:05:18 +0300 | [diff] [blame] | 99 | * into a shift. The larger SC is, the more accurate the conversion, but |
| 100 | * cyc2ns_scale needs to be a 32-bit value so that 32-bit multiplication |
| 101 | * (64-bit result) can be used. |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 102 | * |
Adrian Hunter | b20112e | 2015-08-21 12:05:18 +0300 | [diff] [blame] | 103 | * We can use khz divisor instead of mhz to keep a better precision. |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 104 | * (mathieu.desnoyers@polymtl.ca) |
| 105 | * |
| 106 | * -johnstul@us.ibm.com "math is hard, lets go shopping!" |
| 107 | */ |
| 108 | |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 109 | static void cyc2ns_data_init(struct cyc2ns_data *data) |
| 110 | { |
Peter Zijlstra | 5e3c1af | 2014-01-22 22:08:14 +0100 | [diff] [blame] | 111 | data->cyc2ns_mul = 0; |
Adrian Hunter | b20112e | 2015-08-21 12:05:18 +0300 | [diff] [blame] | 112 | data->cyc2ns_shift = 0; |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 113 | data->cyc2ns_offset = 0; |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 114 | } |
| 115 | |
Dou Liyang | 120fc3f | 2017-11-08 18:09:52 +0800 | [diff] [blame] | 116 | static void __init cyc2ns_init(int cpu) |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 117 | { |
| 118 | struct cyc2ns *c2n = &per_cpu(cyc2ns, cpu); |
| 119 | |
| 120 | cyc2ns_data_init(&c2n->data[0]); |
| 121 | cyc2ns_data_init(&c2n->data[1]); |
| 122 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 123 | seqcount_init(&c2n->seq); |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 124 | } |
| 125 | |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 126 | static inline unsigned long long cycles_2_ns(unsigned long long cyc) |
| 127 | { |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 128 | struct cyc2ns_data data; |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 129 | unsigned long long ns; |
| 130 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 131 | cyc2ns_read_begin(&data); |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 132 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 133 | ns = data.cyc2ns_offset; |
| 134 | ns += mul_u64_u32_shr(cyc, data.cyc2ns_mul, data.cyc2ns_shift); |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 135 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 136 | cyc2ns_read_end(); |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 137 | |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 138 | return ns; |
| 139 | } |
| 140 | |
Arnd Bergmann | 5c3c2ea | 2017-05-17 22:39:24 +0200 | [diff] [blame] | 141 | static void set_cyc2ns_scale(unsigned long khz, int cpu, unsigned long long tsc_now) |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 142 | { |
Peter Zijlstra | 615cd03 | 2017-05-05 09:55:01 +0200 | [diff] [blame] | 143 | unsigned long long ns_now; |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 144 | struct cyc2ns_data data; |
| 145 | struct cyc2ns *c2n; |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 146 | unsigned long flags; |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 147 | |
| 148 | local_irq_save(flags); |
| 149 | sched_clock_idle_sleep_event(); |
| 150 | |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 151 | if (!khz) |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 152 | goto done; |
| 153 | |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 154 | ns_now = cycles_2_ns(tsc_now); |
| 155 | |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 156 | /* |
| 157 | * Compute a new multiplier as per the above comment and ensure our |
| 158 | * time function is continuous; see the comment near struct |
| 159 | * cyc2ns_data. |
| 160 | */ |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 161 | clocks_calc_mult_shift(&data.cyc2ns_mul, &data.cyc2ns_shift, khz, |
Adrian Hunter | b20112e | 2015-08-21 12:05:18 +0300 | [diff] [blame] | 162 | NSEC_PER_MSEC, 0); |
| 163 | |
Adrian Hunter | b9511cd | 2015-10-16 16:24:05 +0300 | [diff] [blame] | 164 | /* |
| 165 | * cyc2ns_shift is exported via arch_perf_update_userpage() where it is |
| 166 | * not expected to be greater than 31 due to the original published |
| 167 | * conversion algorithm shifting a 32-bit value (now specifies a 64-bit |
| 168 | * value) - refer perf_event_mmap_page documentation in perf_event.h. |
| 169 | */ |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 170 | if (data.cyc2ns_shift == 32) { |
| 171 | data.cyc2ns_shift = 31; |
| 172 | data.cyc2ns_mul >>= 1; |
Adrian Hunter | b9511cd | 2015-10-16 16:24:05 +0300 | [diff] [blame] | 173 | } |
| 174 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 175 | data.cyc2ns_offset = ns_now - |
| 176 | mul_u64_u32_shr(tsc_now, data.cyc2ns_mul, data.cyc2ns_shift); |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 177 | |
Peter Zijlstra | 59eaef7 | 2017-05-02 13:22:07 +0200 | [diff] [blame] | 178 | c2n = per_cpu_ptr(&cyc2ns, cpu); |
| 179 | |
| 180 | raw_write_seqcount_latch(&c2n->seq); |
| 181 | c2n->data[0] = data; |
| 182 | raw_write_seqcount_latch(&c2n->seq); |
| 183 | c2n->data[1] = data; |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 184 | |
| 185 | done: |
Peter Zijlstra | ac1e843 | 2017-04-21 12:26:23 +0200 | [diff] [blame] | 186 | sched_clock_idle_wakeup_event(); |
Peter Zijlstra | 57c67da | 2013-11-29 15:39:25 +0100 | [diff] [blame] | 187 | local_irq_restore(flags); |
| 188 | } |
Peter Zijlstra | 615cd03 | 2017-05-05 09:55:01 +0200 | [diff] [blame] | 189 | |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 190 | /* |
| 191 | * Scheduler clock - returns current time in nanosec units. |
| 192 | */ |
| 193 | u64 native_sched_clock(void) |
| 194 | { |
Peter Zijlstra | 3bbfafb | 2015-07-24 16:34:32 +0200 | [diff] [blame] | 195 | if (static_branch_likely(&__use_tsc)) { |
| 196 | u64 tsc_now = rdtsc(); |
| 197 | |
| 198 | /* return the value in ns */ |
| 199 | return cycles_2_ns(tsc_now); |
| 200 | } |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 201 | |
| 202 | /* |
| 203 | * Fall back to jiffies if there's no TSC available: |
| 204 | * ( But note that we still use it if the TSC is marked |
| 205 | * unstable. We do this because unlike Time Of Day, |
| 206 | * the scheduler clock tolerates small errors and it's |
| 207 | * very important for it to be as fast as the platform |
Daniel Mack | 3ad2f3fb | 2010-02-03 08:01:28 +0800 | [diff] [blame] | 208 | * can achieve it. ) |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 209 | */ |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 210 | |
Peter Zijlstra | 3bbfafb | 2015-07-24 16:34:32 +0200 | [diff] [blame] | 211 | /* No locking but a rare wrong value is not a big deal: */ |
| 212 | return (jiffies_64 - INITIAL_JIFFIES) * (1000000000 / HZ); |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 213 | } |
| 214 | |
Andi Kleen | a94cab2 | 2015-05-10 12:22:39 -0700 | [diff] [blame] | 215 | /* |
| 216 | * Generate a sched_clock if you already have a TSC value. |
| 217 | */ |
| 218 | u64 native_sched_clock_from_tsc(u64 tsc) |
| 219 | { |
| 220 | return cycles_2_ns(tsc); |
| 221 | } |
| 222 | |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 223 | /* We need to define a real function for sched_clock, to override the |
| 224 | weak default version */ |
| 225 | #ifdef CONFIG_PARAVIRT |
| 226 | unsigned long long sched_clock(void) |
| 227 | { |
| 228 | return paravirt_sched_clock(); |
| 229 | } |
Peter Zijlstra | f94c8d1 | 2017-03-01 15:53:38 +0100 | [diff] [blame] | 230 | |
Peter Zijlstra | 698eff6 | 2017-03-17 12:48:18 +0100 | [diff] [blame] | 231 | bool using_native_sched_clock(void) |
Peter Zijlstra | f94c8d1 | 2017-03-01 15:53:38 +0100 | [diff] [blame] | 232 | { |
| 233 | return pv_time_ops.sched_clock == native_sched_clock; |
| 234 | } |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 235 | #else |
| 236 | unsigned long long |
| 237 | sched_clock(void) __attribute__((alias("native_sched_clock"))); |
Peter Zijlstra | f94c8d1 | 2017-03-01 15:53:38 +0100 | [diff] [blame] | 238 | |
Peter Zijlstra | 698eff6 | 2017-03-17 12:48:18 +0100 | [diff] [blame] | 239 | bool using_native_sched_clock(void) { return true; } |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 240 | #endif |
| 241 | |
| 242 | int check_tsc_unstable(void) |
| 243 | { |
| 244 | return tsc_unstable; |
| 245 | } |
| 246 | EXPORT_SYMBOL_GPL(check_tsc_unstable); |
| 247 | |
| 248 | #ifdef CONFIG_X86_TSC |
| 249 | int __init notsc_setup(char *str) |
| 250 | { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 251 | pr_warn("Kernel compiled with CONFIG_X86_TSC, cannot disable TSC completely\n"); |
Alok Kataria | 0ef9553 | 2008-07-01 11:43:18 -0700 | [diff] [blame] | 252 | tsc_disabled = 1; |
| 253 | return 1; |
| 254 | } |
| 255 | #else |
| 256 | /* |
| 257 | * disable flag for tsc. Takes effect by clearing the TSC cpu flag |
| 258 | * in cpu/common.c |
| 259 | */ |
| 260 | int __init notsc_setup(char *str) |
| 261 | { |
| 262 | setup_clear_cpu_cap(X86_FEATURE_TSC); |
| 263 | return 1; |
| 264 | } |
| 265 | #endif |
| 266 | |
| 267 | __setup("notsc", notsc_setup); |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 268 | |
Venkatesh Pallipadi | e82b8e4 | 2010-10-04 17:03:20 -0700 | [diff] [blame] | 269 | static int no_sched_irq_time; |
| 270 | |
Alok Kataria | 395628e | 2008-10-24 17:22:01 -0700 | [diff] [blame] | 271 | static int __init tsc_setup(char *str) |
| 272 | { |
| 273 | if (!strcmp(str, "reliable")) |
| 274 | tsc_clocksource_reliable = 1; |
Venkatesh Pallipadi | e82b8e4 | 2010-10-04 17:03:20 -0700 | [diff] [blame] | 275 | if (!strncmp(str, "noirqtime", 9)) |
| 276 | no_sched_irq_time = 1; |
Peter Zijlstra | 8309f86 | 2017-04-13 14:56:44 +0200 | [diff] [blame] | 277 | if (!strcmp(str, "unstable")) |
| 278 | mark_tsc_unstable("boot parameter"); |
Alok Kataria | 395628e | 2008-10-24 17:22:01 -0700 | [diff] [blame] | 279 | return 1; |
| 280 | } |
| 281 | |
| 282 | __setup("tsc=", tsc_setup); |
| 283 | |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 284 | #define MAX_RETRIES 5 |
| 285 | #define SMI_TRESHOLD 50000 |
| 286 | |
| 287 | /* |
| 288 | * Read TSC and the reference counters. Take care of SMI disturbance |
| 289 | */ |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 290 | static u64 tsc_read_refs(u64 *p, int hpet) |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 291 | { |
| 292 | u64 t1, t2; |
| 293 | int i; |
| 294 | |
| 295 | for (i = 0; i < MAX_RETRIES; i++) { |
| 296 | t1 = get_cycles(); |
| 297 | if (hpet) |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 298 | *p = hpet_readl(HPET_COUNTER) & 0xFFFFFFFF; |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 299 | else |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 300 | *p = acpi_pm_read_early(); |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 301 | t2 = get_cycles(); |
| 302 | if ((t2 - t1) < SMI_TRESHOLD) |
| 303 | return t2; |
| 304 | } |
| 305 | return ULLONG_MAX; |
| 306 | } |
| 307 | |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 308 | /* |
Thomas Gleixner | d683ef7 | 2008-09-04 15:18:48 +0000 | [diff] [blame] | 309 | * Calculate the TSC frequency from HPET reference |
| 310 | */ |
| 311 | static unsigned long calc_hpet_ref(u64 deltatsc, u64 hpet1, u64 hpet2) |
| 312 | { |
| 313 | u64 tmp; |
| 314 | |
| 315 | if (hpet2 < hpet1) |
| 316 | hpet2 += 0x100000000ULL; |
| 317 | hpet2 -= hpet1; |
| 318 | tmp = ((u64)hpet2 * hpet_readl(HPET_PERIOD)); |
| 319 | do_div(tmp, 1000000); |
| 320 | do_div(deltatsc, tmp); |
| 321 | |
| 322 | return (unsigned long) deltatsc; |
| 323 | } |
| 324 | |
| 325 | /* |
| 326 | * Calculate the TSC frequency from PMTimer reference |
| 327 | */ |
| 328 | static unsigned long calc_pmtimer_ref(u64 deltatsc, u64 pm1, u64 pm2) |
| 329 | { |
| 330 | u64 tmp; |
| 331 | |
| 332 | if (!pm1 && !pm2) |
| 333 | return ULONG_MAX; |
| 334 | |
| 335 | if (pm2 < pm1) |
| 336 | pm2 += (u64)ACPI_PM_OVRRUN; |
| 337 | pm2 -= pm1; |
| 338 | tmp = pm2 * 1000000000LL; |
| 339 | do_div(tmp, PMTMR_TICKS_PER_SEC); |
| 340 | do_div(deltatsc, tmp); |
| 341 | |
| 342 | return (unsigned long) deltatsc; |
| 343 | } |
| 344 | |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 345 | #define CAL_MS 10 |
Deepak Saxena | b774397 | 2011-11-01 14:25:07 -0700 | [diff] [blame] | 346 | #define CAL_LATCH (PIT_TICK_RATE / (1000 / CAL_MS)) |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 347 | #define CAL_PIT_LOOPS 1000 |
| 348 | |
| 349 | #define CAL2_MS 50 |
Deepak Saxena | b774397 | 2011-11-01 14:25:07 -0700 | [diff] [blame] | 350 | #define CAL2_LATCH (PIT_TICK_RATE / (1000 / CAL2_MS)) |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 351 | #define CAL2_PIT_LOOPS 5000 |
| 352 | |
Thomas Gleixner | cce3e05 | 2008-09-04 15:18:44 +0000 | [diff] [blame] | 353 | |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 354 | /* |
| 355 | * Try to calibrate the TSC against the Programmable |
| 356 | * Interrupt Timer and return the frequency of the TSC |
| 357 | * in kHz. |
| 358 | * |
| 359 | * Return ULONG_MAX on failure to calibrate. |
| 360 | */ |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 361 | static unsigned long pit_calibrate_tsc(u32 latch, unsigned long ms, int loopmin) |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 362 | { |
| 363 | u64 tsc, t1, t2, delta; |
| 364 | unsigned long tscmin, tscmax; |
| 365 | int pitcnt; |
| 366 | |
Peter Zijlstra | 30c7e5b | 2017-12-22 10:20:11 +0100 | [diff] [blame^] | 367 | if (!has_legacy_pic()) { |
| 368 | /* |
| 369 | * Relies on tsc_early_delay_calibrate() to have given us semi |
| 370 | * usable udelay(), wait for the same 50ms we would have with |
| 371 | * the PIT loop below. |
| 372 | */ |
| 373 | udelay(10 * USEC_PER_MSEC); |
| 374 | udelay(10 * USEC_PER_MSEC); |
| 375 | udelay(10 * USEC_PER_MSEC); |
| 376 | udelay(10 * USEC_PER_MSEC); |
| 377 | udelay(10 * USEC_PER_MSEC); |
| 378 | return ULONG_MAX; |
| 379 | } |
| 380 | |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 381 | /* Set the Gate high, disable speaker */ |
| 382 | outb((inb(0x61) & ~0x02) | 0x01, 0x61); |
| 383 | |
| 384 | /* |
| 385 | * Setup CTC channel 2* for mode 0, (interrupt on terminal |
| 386 | * count mode), binary count. Set the latch register to 50ms |
| 387 | * (LSB then MSB) to begin countdown. |
| 388 | */ |
| 389 | outb(0xb0, 0x43); |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 390 | outb(latch & 0xff, 0x42); |
| 391 | outb(latch >> 8, 0x42); |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 392 | |
| 393 | tsc = t1 = t2 = get_cycles(); |
| 394 | |
| 395 | pitcnt = 0; |
| 396 | tscmax = 0; |
| 397 | tscmin = ULONG_MAX; |
| 398 | while ((inb(0x61) & 0x20) == 0) { |
| 399 | t2 = get_cycles(); |
| 400 | delta = t2 - tsc; |
| 401 | tsc = t2; |
| 402 | if ((unsigned long) delta < tscmin) |
| 403 | tscmin = (unsigned int) delta; |
| 404 | if ((unsigned long) delta > tscmax) |
| 405 | tscmax = (unsigned int) delta; |
| 406 | pitcnt++; |
| 407 | } |
| 408 | |
| 409 | /* |
| 410 | * Sanity checks: |
| 411 | * |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 412 | * If we were not able to read the PIT more than loopmin |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 413 | * times, then we have been hit by a massive SMI |
| 414 | * |
| 415 | * If the maximum is 10 times larger than the minimum, |
| 416 | * then we got hit by an SMI as well. |
| 417 | */ |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 418 | if (pitcnt < loopmin || tscmax > 10 * tscmin) |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 419 | return ULONG_MAX; |
| 420 | |
| 421 | /* Calculate the PIT value */ |
| 422 | delta = t2 - t1; |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 423 | do_div(delta, ms); |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 424 | return delta; |
| 425 | } |
| 426 | |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 427 | /* |
| 428 | * This reads the current MSB of the PIT counter, and |
| 429 | * checks if we are running on sufficiently fast and |
| 430 | * non-virtualized hardware. |
| 431 | * |
| 432 | * Our expectations are: |
| 433 | * |
| 434 | * - the PIT is running at roughly 1.19MHz |
| 435 | * |
| 436 | * - each IO is going to take about 1us on real hardware, |
| 437 | * but we allow it to be much faster (by a factor of 10) or |
| 438 | * _slightly_ slower (ie we allow up to a 2us read+counter |
| 439 | * update - anything else implies a unacceptably slow CPU |
| 440 | * or PIT for the fast calibration to work. |
| 441 | * |
| 442 | * - with 256 PIT ticks to read the value, we have 214us to |
| 443 | * see the same MSB (and overhead like doing a single TSC |
| 444 | * read per MSB value etc). |
| 445 | * |
| 446 | * - We're doing 2 reads per loop (LSB, MSB), and we expect |
| 447 | * them each to take about a microsecond on real hardware. |
| 448 | * So we expect a count value of around 100. But we'll be |
| 449 | * generous, and accept anything over 50. |
| 450 | * |
| 451 | * - if the PIT is stuck, and we see *many* more reads, we |
| 452 | * return early (and the next caller of pit_expect_msb() |
| 453 | * then consider it a failure when they don't see the |
| 454 | * next expected value). |
| 455 | * |
| 456 | * These expectations mean that we know that we have seen the |
| 457 | * transition from one expected value to another with a fairly |
| 458 | * high accuracy, and we didn't miss any events. We can thus |
| 459 | * use the TSC value at the transitions to calculate a pretty |
| 460 | * good value for the TSC frequencty. |
| 461 | */ |
Linus Torvalds | b6e61ee | 2009-07-31 12:45:41 -0700 | [diff] [blame] | 462 | static inline int pit_verify_msb(unsigned char val) |
| 463 | { |
| 464 | /* Ignore LSB */ |
| 465 | inb(0x42); |
| 466 | return inb(0x42) == val; |
| 467 | } |
| 468 | |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 469 | static inline int pit_expect_msb(unsigned char val, u64 *tscp, unsigned long *deltap) |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 470 | { |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 471 | int count; |
Linus Torvalds | 68f30fb | 2012-01-17 15:35:37 -0800 | [diff] [blame] | 472 | u64 tsc = 0, prev_tsc = 0; |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 473 | |
| 474 | for (count = 0; count < 50000; count++) { |
Linus Torvalds | b6e61ee | 2009-07-31 12:45:41 -0700 | [diff] [blame] | 475 | if (!pit_verify_msb(val)) |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 476 | break; |
Linus Torvalds | 68f30fb | 2012-01-17 15:35:37 -0800 | [diff] [blame] | 477 | prev_tsc = tsc; |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 478 | tsc = get_cycles(); |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 479 | } |
Linus Torvalds | 68f30fb | 2012-01-17 15:35:37 -0800 | [diff] [blame] | 480 | *deltap = get_cycles() - prev_tsc; |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 481 | *tscp = tsc; |
| 482 | |
| 483 | /* |
| 484 | * We require _some_ success, but the quality control |
| 485 | * will be based on the error terms on the TSC values. |
| 486 | */ |
| 487 | return count > 5; |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 488 | } |
| 489 | |
| 490 | /* |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 491 | * How many MSB values do we want to see? We aim for |
| 492 | * a maximum error rate of 500ppm (in practice the |
| 493 | * real error is much smaller), but refuse to spend |
Linus Torvalds | 68f30fb | 2012-01-17 15:35:37 -0800 | [diff] [blame] | 494 | * more than 50ms on it. |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 495 | */ |
Linus Torvalds | 68f30fb | 2012-01-17 15:35:37 -0800 | [diff] [blame] | 496 | #define MAX_QUICK_PIT_MS 50 |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 497 | #define MAX_QUICK_PIT_ITERATIONS (MAX_QUICK_PIT_MS * PIT_TICK_RATE / 1000 / 256) |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 498 | |
| 499 | static unsigned long quick_pit_calibrate(void) |
| 500 | { |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 501 | int i; |
| 502 | u64 tsc, delta; |
| 503 | unsigned long d1, d2; |
| 504 | |
Peter Zijlstra | 30c7e5b | 2017-12-22 10:20:11 +0100 | [diff] [blame^] | 505 | if (!has_legacy_pic()) |
| 506 | return 0; |
| 507 | |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 508 | /* Set the Gate high, disable speaker */ |
| 509 | outb((inb(0x61) & ~0x02) | 0x01, 0x61); |
| 510 | |
| 511 | /* |
| 512 | * Counter 2, mode 0 (one-shot), binary count |
| 513 | * |
| 514 | * NOTE! Mode 2 decrements by two (and then the |
| 515 | * output is flipped each time, giving the same |
| 516 | * final output frequency as a decrement-by-one), |
| 517 | * so mode 0 is much better when looking at the |
| 518 | * individual counts. |
| 519 | */ |
| 520 | outb(0xb0, 0x43); |
| 521 | |
| 522 | /* Start at 0xffff */ |
| 523 | outb(0xff, 0x42); |
| 524 | outb(0xff, 0x42); |
| 525 | |
Linus Torvalds | a6a80e1 | 2009-03-17 07:58:26 -0700 | [diff] [blame] | 526 | /* |
| 527 | * The PIT starts counting at the next edge, so we |
| 528 | * need to delay for a microsecond. The easiest way |
| 529 | * to do that is to just read back the 16-bit counter |
| 530 | * once from the PIT. |
| 531 | */ |
Linus Torvalds | b6e61ee | 2009-07-31 12:45:41 -0700 | [diff] [blame] | 532 | pit_verify_msb(0); |
Linus Torvalds | a6a80e1 | 2009-03-17 07:58:26 -0700 | [diff] [blame] | 533 | |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 534 | if (pit_expect_msb(0xff, &tsc, &d1)) { |
| 535 | for (i = 1; i <= MAX_QUICK_PIT_ITERATIONS; i++) { |
| 536 | if (!pit_expect_msb(0xff-i, &delta, &d2)) |
| 537 | break; |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 538 | |
Adrian Hunter | 5aac644 | 2015-06-03 10:39:46 +0300 | [diff] [blame] | 539 | delta -= tsc; |
| 540 | |
| 541 | /* |
| 542 | * Extrapolate the error and fail fast if the error will |
| 543 | * never be below 500 ppm. |
| 544 | */ |
| 545 | if (i == 1 && |
| 546 | d1 + d2 >= (delta * MAX_QUICK_PIT_ITERATIONS) >> 11) |
| 547 | return 0; |
| 548 | |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 549 | /* |
| 550 | * Iterate until the error is less than 500 ppm |
| 551 | */ |
Linus Torvalds | b6e61ee | 2009-07-31 12:45:41 -0700 | [diff] [blame] | 552 | if (d1+d2 >= delta >> 11) |
| 553 | continue; |
| 554 | |
| 555 | /* |
| 556 | * Check the PIT one more time to verify that |
| 557 | * all TSC reads were stable wrt the PIT. |
| 558 | * |
| 559 | * This also guarantees serialization of the |
| 560 | * last cycle read ('d2') in pit_expect_msb. |
| 561 | */ |
| 562 | if (!pit_verify_msb(0xfe - i)) |
| 563 | break; |
| 564 | goto success; |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 565 | } |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 566 | } |
Alexandre Demers | 5204521 | 2014-12-09 01:27:50 -0500 | [diff] [blame] | 567 | pr_info("Fast TSC calibration failed\n"); |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 568 | return 0; |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 569 | |
| 570 | success: |
| 571 | /* |
| 572 | * Ok, if we get here, then we've seen the |
| 573 | * MSB of the PIT decrement 'i' times, and the |
| 574 | * error has shrunk to less than 500 ppm. |
| 575 | * |
| 576 | * As a result, we can depend on there not being |
| 577 | * any odd delays anywhere, and the TSC reads are |
Linus Torvalds | 68f30fb | 2012-01-17 15:35:37 -0800 | [diff] [blame] | 578 | * reliable (within the error). |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 579 | * |
| 580 | * kHz = ticks / time-in-seconds / 1000; |
| 581 | * kHz = (t2 - t1) / (I * 256 / PIT_TICK_RATE) / 1000 |
| 582 | * kHz = ((t2 - t1) * PIT_TICK_RATE) / (I * 256 * 1000) |
| 583 | */ |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 584 | delta *= PIT_TICK_RATE; |
| 585 | do_div(delta, i*256*1000); |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 586 | pr_info("Fast TSC calibration using PIT\n"); |
Linus Torvalds | 9e8912e | 2009-03-17 08:13:17 -0700 | [diff] [blame] | 587 | return delta; |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 588 | } |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 589 | |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 590 | /** |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 591 | * native_calibrate_tsc |
| 592 | * Determine TSC frequency via CPUID, else return 0. |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 593 | */ |
Alok Kataria | e93ef94 | 2008-07-01 11:43:36 -0700 | [diff] [blame] | 594 | unsigned long native_calibrate_tsc(void) |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 595 | { |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 596 | unsigned int eax_denominator, ebx_numerator, ecx_hz, edx; |
| 597 | unsigned int crystal_khz; |
| 598 | |
| 599 | if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) |
| 600 | return 0; |
| 601 | |
| 602 | if (boot_cpu_data.cpuid_level < 0x15) |
| 603 | return 0; |
| 604 | |
| 605 | eax_denominator = ebx_numerator = ecx_hz = edx = 0; |
| 606 | |
| 607 | /* CPUID 15H TSC/Crystal ratio, plus optionally Crystal Hz */ |
| 608 | cpuid(0x15, &eax_denominator, &ebx_numerator, &ecx_hz, &edx); |
| 609 | |
| 610 | if (ebx_numerator == 0 || eax_denominator == 0) |
| 611 | return 0; |
| 612 | |
| 613 | crystal_khz = ecx_hz / 1000; |
| 614 | |
| 615 | if (crystal_khz == 0) { |
| 616 | switch (boot_cpu_data.x86_model) { |
Prarit Bhargava | 655e52d | 2016-09-19 08:51:40 -0400 | [diff] [blame] | 617 | case INTEL_FAM6_SKYLAKE_MOBILE: |
| 618 | case INTEL_FAM6_SKYLAKE_DESKTOP: |
Prarit Bhargava | 6baf3d6 | 2016-09-19 08:51:41 -0400 | [diff] [blame] | 619 | case INTEL_FAM6_KABYLAKE_MOBILE: |
| 620 | case INTEL_FAM6_KABYLAKE_DESKTOP: |
Len Brown | ff4c866 | 2016-06-17 01:22:52 -0400 | [diff] [blame] | 621 | crystal_khz = 24000; /* 24.0 MHz */ |
| 622 | break; |
Len Brown | 695085b | 2017-01-13 01:11:18 -0500 | [diff] [blame] | 623 | case INTEL_FAM6_ATOM_DENVERTON: |
Prarit Bhargava | 6baf3d6 | 2016-09-19 08:51:41 -0400 | [diff] [blame] | 624 | crystal_khz = 25000; /* 25.0 MHz */ |
| 625 | break; |
Prarit Bhargava | 655e52d | 2016-09-19 08:51:40 -0400 | [diff] [blame] | 626 | case INTEL_FAM6_ATOM_GOLDMONT: |
Len Brown | ff4c866 | 2016-06-17 01:22:52 -0400 | [diff] [blame] | 627 | crystal_khz = 19200; /* 19.2 MHz */ |
| 628 | break; |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 629 | } |
| 630 | } |
| 631 | |
Len Brown | da4ae6c | 2017-12-22 00:27:54 -0500 | [diff] [blame] | 632 | if (crystal_khz == 0) |
| 633 | return 0; |
Bin Gao | 4ca4df0 | 2016-11-15 12:27:22 -0800 | [diff] [blame] | 634 | /* |
| 635 | * TSC frequency determined by CPUID is a "hardware reported" |
| 636 | * frequency and is the most accurate one so far we have. This |
| 637 | * is considered a known frequency. |
| 638 | */ |
| 639 | setup_force_cpu_cap(X86_FEATURE_TSC_KNOWN_FREQ); |
| 640 | |
Bin Gao | 4635fdc | 2016-11-15 12:27:23 -0800 | [diff] [blame] | 641 | /* |
| 642 | * For Atom SoCs TSC is the only reliable clocksource. |
| 643 | * Mark TSC reliable so no watchdog on it. |
| 644 | */ |
| 645 | if (boot_cpu_data.x86_model == INTEL_FAM6_ATOM_GOLDMONT) |
| 646 | setup_force_cpu_cap(X86_FEATURE_TSC_RELIABLE); |
| 647 | |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 648 | return crystal_khz * ebx_numerator / eax_denominator; |
| 649 | } |
| 650 | |
| 651 | static unsigned long cpu_khz_from_cpuid(void) |
| 652 | { |
| 653 | unsigned int eax_base_mhz, ebx_max_mhz, ecx_bus_mhz, edx; |
| 654 | |
| 655 | if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) |
| 656 | return 0; |
| 657 | |
| 658 | if (boot_cpu_data.cpuid_level < 0x16) |
| 659 | return 0; |
| 660 | |
| 661 | eax_base_mhz = ebx_max_mhz = ecx_bus_mhz = edx = 0; |
| 662 | |
| 663 | cpuid(0x16, &eax_base_mhz, &ebx_max_mhz, &ecx_bus_mhz, &edx); |
| 664 | |
| 665 | return eax_base_mhz * 1000; |
| 666 | } |
| 667 | |
| 668 | /** |
| 669 | * native_calibrate_cpu - calibrate the cpu on boot |
| 670 | */ |
| 671 | unsigned long native_calibrate_cpu(void) |
| 672 | { |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 673 | u64 tsc1, tsc2, delta, ref1, ref2; |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 674 | unsigned long tsc_pit_min = ULONG_MAX, tsc_ref_min = ULONG_MAX; |
Thomas Gleixner | 2d82640 | 2009-08-20 17:06:25 +0200 | [diff] [blame] | 675 | unsigned long flags, latch, ms, fast_calibrate; |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 676 | int hpet = is_hpet_enabled(), i, loopmin; |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 677 | |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 678 | fast_calibrate = cpu_khz_from_cpuid(); |
| 679 | if (fast_calibrate) |
| 680 | return fast_calibrate; |
| 681 | |
Len Brown | 02c0cd2 | 2016-06-17 01:22:50 -0400 | [diff] [blame] | 682 | fast_calibrate = cpu_khz_from_msr(); |
Thomas Gleixner | 5f0e030 | 2014-02-19 13:52:29 +0200 | [diff] [blame] | 683 | if (fast_calibrate) |
Bin Gao | 7da7c15 | 2013-10-21 09:16:33 -0700 | [diff] [blame] | 684 | return fast_calibrate; |
Bin Gao | 7da7c15 | 2013-10-21 09:16:33 -0700 | [diff] [blame] | 685 | |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 686 | local_irq_save(flags); |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 687 | fast_calibrate = quick_pit_calibrate(); |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 688 | local_irq_restore(flags); |
Linus Torvalds | 6ac40ed | 2008-09-04 10:41:22 -0700 | [diff] [blame] | 689 | if (fast_calibrate) |
| 690 | return fast_calibrate; |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 691 | |
| 692 | /* |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 693 | * Run 5 calibration loops to get the lowest frequency value |
| 694 | * (the best estimate). We use two different calibration modes |
| 695 | * here: |
| 696 | * |
| 697 | * 1) PIT loop. We set the PIT Channel 2 to oneshot mode and |
| 698 | * load a timeout of 50ms. We read the time right after we |
| 699 | * started the timer and wait until the PIT count down reaches |
| 700 | * zero. In each wait loop iteration we read the TSC and check |
| 701 | * the delta to the previous read. We keep track of the min |
| 702 | * and max values of that delta. The delta is mostly defined |
| 703 | * by the IO time of the PIT access, so we can detect when a |
Lucas De Marchi | 0d2eb44 | 2011-03-17 16:24:16 -0300 | [diff] [blame] | 704 | * SMI/SMM disturbance happened between the two reads. If the |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 705 | * maximum time is significantly larger than the minimum time, |
| 706 | * then we discard the result and have another try. |
| 707 | * |
| 708 | * 2) Reference counter. If available we use the HPET or the |
| 709 | * PMTIMER as a reference to check the sanity of that value. |
| 710 | * We use separate TSC readouts and check inside of the |
| 711 | * reference read for a SMI/SMM disturbance. We dicard |
| 712 | * disturbed values here as well. We do that around the PIT |
| 713 | * calibration delay loop as we have to wait for a certain |
| 714 | * amount of time anyway. |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 715 | */ |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 716 | |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 717 | /* Preset PIT loop values */ |
| 718 | latch = CAL_LATCH; |
| 719 | ms = CAL_MS; |
| 720 | loopmin = CAL_PIT_LOOPS; |
| 721 | |
| 722 | for (i = 0; i < 3; i++) { |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 723 | unsigned long tsc_pit_khz; |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 724 | |
| 725 | /* |
| 726 | * Read the start value and the reference count of |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 727 | * hpet/pmtimer when available. Then do the PIT |
| 728 | * calibration, which will take at least 50ms, and |
| 729 | * read the end value. |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 730 | */ |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 731 | local_irq_save(flags); |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 732 | tsc1 = tsc_read_refs(&ref1, hpet); |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 733 | tsc_pit_khz = pit_calibrate_tsc(latch, ms, loopmin); |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 734 | tsc2 = tsc_read_refs(&ref2, hpet); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 735 | local_irq_restore(flags); |
| 736 | |
Linus Torvalds | ec0c15a | 2008-09-03 07:30:13 -0700 | [diff] [blame] | 737 | /* Pick the lowest PIT TSC calibration so far */ |
| 738 | tsc_pit_min = min(tsc_pit_min, tsc_pit_khz); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 739 | |
| 740 | /* hpet or pmtimer available ? */ |
John Stultz | 62627be | 2011-01-14 09:06:28 -0800 | [diff] [blame] | 741 | if (ref1 == ref2) |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 742 | continue; |
| 743 | |
| 744 | /* Check, whether the sampling was disturbed by an SMI */ |
| 745 | if (tsc1 == ULLONG_MAX || tsc2 == ULLONG_MAX) |
| 746 | continue; |
| 747 | |
| 748 | tsc2 = (tsc2 - tsc1) * 1000000LL; |
Thomas Gleixner | d683ef7 | 2008-09-04 15:18:48 +0000 | [diff] [blame] | 749 | if (hpet) |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 750 | tsc2 = calc_hpet_ref(tsc2, ref1, ref2); |
Thomas Gleixner | d683ef7 | 2008-09-04 15:18:48 +0000 | [diff] [blame] | 751 | else |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 752 | tsc2 = calc_pmtimer_ref(tsc2, ref1, ref2); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 753 | |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 754 | tsc_ref_min = min(tsc_ref_min, (unsigned long) tsc2); |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 755 | |
| 756 | /* Check the reference deviation */ |
| 757 | delta = ((u64) tsc_pit_min) * 100; |
| 758 | do_div(delta, tsc_ref_min); |
| 759 | |
| 760 | /* |
| 761 | * If both calibration results are inside a 10% window |
| 762 | * then we can be sure, that the calibration |
| 763 | * succeeded. We break out of the loop right away. We |
| 764 | * use the reference value, as it is more precise. |
| 765 | */ |
| 766 | if (delta >= 90 && delta <= 110) { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 767 | pr_info("PIT calibration matches %s. %d loops\n", |
| 768 | hpet ? "HPET" : "PMTIMER", i + 1); |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 769 | return tsc_ref_min; |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 770 | } |
| 771 | |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 772 | /* |
| 773 | * Check whether PIT failed more than once. This |
| 774 | * happens in virtualized environments. We need to |
| 775 | * give the virtual PC a slightly longer timeframe for |
| 776 | * the HPET/PMTIMER to make the result precise. |
| 777 | */ |
| 778 | if (i == 1 && tsc_pit_min == ULONG_MAX) { |
| 779 | latch = CAL2_LATCH; |
| 780 | ms = CAL2_MS; |
| 781 | loopmin = CAL2_PIT_LOOPS; |
| 782 | } |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 783 | } |
| 784 | |
| 785 | /* |
| 786 | * Now check the results. |
| 787 | */ |
| 788 | if (tsc_pit_min == ULONG_MAX) { |
| 789 | /* PIT gave no useful value */ |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 790 | pr_warn("Unable to calibrate against PIT\n"); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 791 | |
| 792 | /* We don't have an alternative source, disable TSC */ |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 793 | if (!hpet && !ref1 && !ref2) { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 794 | pr_notice("No reference (HPET/PMTIMER) available\n"); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 795 | return 0; |
| 796 | } |
| 797 | |
| 798 | /* The alternative source failed as well, disable TSC */ |
| 799 | if (tsc_ref_min == ULONG_MAX) { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 800 | pr_warn("HPET/PMTIMER calibration failed\n"); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 801 | return 0; |
| 802 | } |
| 803 | |
| 804 | /* Use the alternative source */ |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 805 | pr_info("using %s reference calibration\n", |
| 806 | hpet ? "HPET" : "PMTIMER"); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 807 | |
| 808 | return tsc_ref_min; |
| 809 | } |
| 810 | |
| 811 | /* We don't have an alternative source, use the PIT calibration value */ |
Thomas Gleixner | 827014b | 2008-09-04 15:18:53 +0000 | [diff] [blame] | 812 | if (!hpet && !ref1 && !ref2) { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 813 | pr_info("Using PIT calibration value\n"); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 814 | return tsc_pit_min; |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 815 | } |
| 816 | |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 817 | /* The alternative source failed, use the PIT calibration value */ |
| 818 | if (tsc_ref_min == ULONG_MAX) { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 819 | pr_warn("HPET/PMTIMER calibration failed. Using PIT calibration.\n"); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 820 | return tsc_pit_min; |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 821 | } |
| 822 | |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 823 | /* |
| 824 | * The calibration values differ too much. In doubt, we use |
| 825 | * the PIT value as we know that there are PMTIMERs around |
Thomas Gleixner | a977c40 | 2008-09-04 15:18:59 +0000 | [diff] [blame] | 826 | * running at double speed. At least we let the user know: |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 827 | */ |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 828 | pr_warn("PIT calibration deviates from %s: %lu %lu\n", |
| 829 | hpet ? "HPET" : "PMTIMER", tsc_pit_min, tsc_ref_min); |
| 830 | pr_info("Using PIT calibration value\n"); |
Thomas Gleixner | fbb16e2 | 2008-09-03 00:54:47 +0200 | [diff] [blame] | 831 | return tsc_pit_min; |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 832 | } |
| 833 | |
Dou Liyang | af57685 | 2017-07-14 11:34:07 +0800 | [diff] [blame] | 834 | void recalibrate_cpu_khz(void) |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 835 | { |
| 836 | #ifndef CONFIG_SMP |
| 837 | unsigned long cpu_khz_old = cpu_khz; |
| 838 | |
Borislav Petkov | eff4677 | 2016-04-05 08:29:53 +0200 | [diff] [blame] | 839 | if (!boot_cpu_has(X86_FEATURE_TSC)) |
Dou Liyang | af57685 | 2017-07-14 11:34:07 +0800 | [diff] [blame] | 840 | return; |
Borislav Petkov | eff4677 | 2016-04-05 08:29:53 +0200 | [diff] [blame] | 841 | |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 842 | cpu_khz = x86_platform.calibrate_cpu(); |
Borislav Petkov | eff4677 | 2016-04-05 08:29:53 +0200 | [diff] [blame] | 843 | tsc_khz = x86_platform.calibrate_tsc(); |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 844 | if (tsc_khz == 0) |
| 845 | tsc_khz = cpu_khz; |
Len Brown | ff4c866 | 2016-06-17 01:22:52 -0400 | [diff] [blame] | 846 | else if (abs(cpu_khz - tsc_khz) * 10 > tsc_khz) |
| 847 | cpu_khz = tsc_khz; |
Borislav Petkov | eff4677 | 2016-04-05 08:29:53 +0200 | [diff] [blame] | 848 | cpu_data(0).loops_per_jiffy = cpufreq_scale(cpu_data(0).loops_per_jiffy, |
| 849 | cpu_khz_old, cpu_khz); |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 850 | #endif |
| 851 | } |
| 852 | |
| 853 | EXPORT_SYMBOL(recalibrate_cpu_khz); |
| 854 | |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 855 | |
Suresh Siddha | cd7240c | 2010-08-19 17:03:38 -0700 | [diff] [blame] | 856 | static unsigned long long cyc2ns_suspend; |
| 857 | |
Marcelo Tosatti | b74f05d6 | 2012-02-13 11:07:27 -0200 | [diff] [blame] | 858 | void tsc_save_sched_clock_state(void) |
Suresh Siddha | cd7240c | 2010-08-19 17:03:38 -0700 | [diff] [blame] | 859 | { |
Peter Zijlstra | 35af99e | 2013-11-28 19:38:42 +0100 | [diff] [blame] | 860 | if (!sched_clock_stable()) |
Suresh Siddha | cd7240c | 2010-08-19 17:03:38 -0700 | [diff] [blame] | 861 | return; |
| 862 | |
| 863 | cyc2ns_suspend = sched_clock(); |
| 864 | } |
| 865 | |
| 866 | /* |
| 867 | * Even on processors with invariant TSC, TSC gets reset in some the |
| 868 | * ACPI system sleep states. And in some systems BIOS seem to reinit TSC to |
| 869 | * arbitrary value (still sync'd across cpu's) during resume from such sleep |
| 870 | * states. To cope up with this, recompute the cyc2ns_offset for each cpu so |
| 871 | * that sched_clock() continues from the point where it was left off during |
| 872 | * suspend. |
| 873 | */ |
Marcelo Tosatti | b74f05d6 | 2012-02-13 11:07:27 -0200 | [diff] [blame] | 874 | void tsc_restore_sched_clock_state(void) |
Suresh Siddha | cd7240c | 2010-08-19 17:03:38 -0700 | [diff] [blame] | 875 | { |
| 876 | unsigned long long offset; |
| 877 | unsigned long flags; |
| 878 | int cpu; |
| 879 | |
Peter Zijlstra | 35af99e | 2013-11-28 19:38:42 +0100 | [diff] [blame] | 880 | if (!sched_clock_stable()) |
Suresh Siddha | cd7240c | 2010-08-19 17:03:38 -0700 | [diff] [blame] | 881 | return; |
| 882 | |
| 883 | local_irq_save(flags); |
| 884 | |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 885 | /* |
Adam Buchbinder | 6a6256f | 2016-02-23 15:34:30 -0800 | [diff] [blame] | 886 | * We're coming out of suspend, there's no concurrency yet; don't |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 887 | * bother being nice about the RCU stuff, just write to both |
| 888 | * data fields. |
| 889 | */ |
| 890 | |
| 891 | this_cpu_write(cyc2ns.data[0].cyc2ns_offset, 0); |
| 892 | this_cpu_write(cyc2ns.data[1].cyc2ns_offset, 0); |
| 893 | |
Suresh Siddha | cd7240c | 2010-08-19 17:03:38 -0700 | [diff] [blame] | 894 | offset = cyc2ns_suspend - sched_clock(); |
| 895 | |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 896 | for_each_possible_cpu(cpu) { |
| 897 | per_cpu(cyc2ns.data[0].cyc2ns_offset, cpu) = offset; |
| 898 | per_cpu(cyc2ns.data[1].cyc2ns_offset, cpu) = offset; |
| 899 | } |
Suresh Siddha | cd7240c | 2010-08-19 17:03:38 -0700 | [diff] [blame] | 900 | |
| 901 | local_irq_restore(flags); |
| 902 | } |
| 903 | |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 904 | #ifdef CONFIG_CPU_FREQ |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 905 | /* Frequency scaling support. Adjust the TSC based timer when the cpu frequency |
| 906 | * changes. |
| 907 | * |
| 908 | * RED-PEN: On SMP we assume all CPUs run with the same frequency. It's |
| 909 | * not that important because current Opteron setups do not support |
| 910 | * scaling on SMP anyroads. |
| 911 | * |
| 912 | * Should fix up last_tsc too. Currently gettimeofday in the |
| 913 | * first tick after the change will be slightly wrong. |
| 914 | */ |
| 915 | |
| 916 | static unsigned int ref_freq; |
| 917 | static unsigned long loops_per_jiffy_ref; |
| 918 | static unsigned long tsc_khz_ref; |
| 919 | |
| 920 | static int time_cpufreq_notifier(struct notifier_block *nb, unsigned long val, |
| 921 | void *data) |
| 922 | { |
| 923 | struct cpufreq_freqs *freq = data; |
Dave Jones | 931db6a | 2009-06-01 12:29:55 -0400 | [diff] [blame] | 924 | unsigned long *lpj; |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 925 | |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 926 | lpj = &boot_cpu_data.loops_per_jiffy; |
Dave Jones | 931db6a | 2009-06-01 12:29:55 -0400 | [diff] [blame] | 927 | #ifdef CONFIG_SMP |
| 928 | if (!(freq->flags & CPUFREQ_CONST_LOOPS)) |
| 929 | lpj = &cpu_data(freq->cpu).loops_per_jiffy; |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 930 | #endif |
| 931 | |
| 932 | if (!ref_freq) { |
| 933 | ref_freq = freq->old; |
| 934 | loops_per_jiffy_ref = *lpj; |
| 935 | tsc_khz_ref = tsc_khz; |
| 936 | } |
| 937 | if ((val == CPUFREQ_PRECHANGE && freq->old < freq->new) || |
Viresh Kumar | 0b443ea | 2014-03-19 11:24:58 +0530 | [diff] [blame] | 938 | (val == CPUFREQ_POSTCHANGE && freq->old > freq->new)) { |
Felipe Contreras | 878f4f5 | 2009-09-17 00:38:38 +0300 | [diff] [blame] | 939 | *lpj = cpufreq_scale(loops_per_jiffy_ref, ref_freq, freq->new); |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 940 | |
| 941 | tsc_khz = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new); |
| 942 | if (!(freq->flags & CPUFREQ_CONST_LOOPS)) |
| 943 | mark_tsc_unstable("cpufreq changes"); |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 944 | |
Arnd Bergmann | 5c3c2ea | 2017-05-17 22:39:24 +0200 | [diff] [blame] | 945 | set_cyc2ns_scale(tsc_khz, freq->cpu, rdtsc()); |
Peter Zijlstra | 3896c329 | 2014-06-24 14:48:19 +0200 | [diff] [blame] | 946 | } |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 947 | |
| 948 | return 0; |
| 949 | } |
| 950 | |
| 951 | static struct notifier_block time_cpufreq_notifier_block = { |
| 952 | .notifier_call = time_cpufreq_notifier |
| 953 | }; |
| 954 | |
Borislav Petkov | a841cca | 2016-04-05 08:29:52 +0200 | [diff] [blame] | 955 | static int __init cpufreq_register_tsc_scaling(void) |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 956 | { |
Borislav Petkov | 59e21e3 | 2016-04-04 22:24:59 +0200 | [diff] [blame] | 957 | if (!boot_cpu_has(X86_FEATURE_TSC)) |
Linus Torvalds | 060700b | 2008-08-24 11:52:06 -0700 | [diff] [blame] | 958 | return 0; |
| 959 | if (boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) |
| 960 | return 0; |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 961 | cpufreq_register_notifier(&time_cpufreq_notifier_block, |
| 962 | CPUFREQ_TRANSITION_NOTIFIER); |
| 963 | return 0; |
| 964 | } |
| 965 | |
Borislav Petkov | a841cca | 2016-04-05 08:29:52 +0200 | [diff] [blame] | 966 | core_initcall(cpufreq_register_tsc_scaling); |
Alok Kataria | 2dbe06fa | 2008-07-01 11:43:31 -0700 | [diff] [blame] | 967 | |
| 968 | #endif /* CONFIG_CPU_FREQ */ |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 969 | |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 970 | #define ART_CPUID_LEAF (0x15) |
| 971 | #define ART_MIN_DENOMINATOR (1) |
| 972 | |
| 973 | |
| 974 | /* |
| 975 | * If ART is present detect the numerator:denominator to convert to TSC |
| 976 | */ |
Dou Liyang | 120fc3f | 2017-11-08 18:09:52 +0800 | [diff] [blame] | 977 | static void __init detect_art(void) |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 978 | { |
| 979 | unsigned int unused[2]; |
| 980 | |
| 981 | if (boot_cpu_data.cpuid_level < ART_CPUID_LEAF) |
| 982 | return; |
| 983 | |
mike.travis@hpe.com | 6c66350 | 2017-10-12 11:32:05 -0500 | [diff] [blame] | 984 | /* |
| 985 | * Don't enable ART in a VM, non-stop TSC and TSC_ADJUST required, |
| 986 | * and the TSC counter resets must not occur asynchronously. |
| 987 | */ |
Thomas Gleixner | 7b3d2f6 | 2016-11-19 13:47:33 +0000 | [diff] [blame] | 988 | if (boot_cpu_has(X86_FEATURE_HYPERVISOR) || |
| 989 | !boot_cpu_has(X86_FEATURE_NONSTOP_TSC) || |
mike.travis@hpe.com | 6c66350 | 2017-10-12 11:32:05 -0500 | [diff] [blame] | 990 | !boot_cpu_has(X86_FEATURE_TSC_ADJUST) || |
| 991 | tsc_async_resets) |
Thomas Gleixner | 7b3d2f6 | 2016-11-19 13:47:33 +0000 | [diff] [blame] | 992 | return; |
| 993 | |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 994 | cpuid(ART_CPUID_LEAF, &art_to_tsc_denominator, |
| 995 | &art_to_tsc_numerator, unused, unused+1); |
| 996 | |
Thomas Gleixner | 7b3d2f6 | 2016-11-19 13:47:33 +0000 | [diff] [blame] | 997 | if (art_to_tsc_denominator < ART_MIN_DENOMINATOR) |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 998 | return; |
| 999 | |
Thomas Gleixner | 7b3d2f6 | 2016-11-19 13:47:33 +0000 | [diff] [blame] | 1000 | rdmsrl(MSR_IA32_TSC_ADJUST, art_to_tsc_offset); |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 1001 | |
| 1002 | /* Make this sticky over multiple CPU init calls */ |
| 1003 | setup_force_cpu_cap(X86_FEATURE_ART); |
| 1004 | } |
| 1005 | |
| 1006 | |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1007 | /* clocksource code */ |
| 1008 | |
| 1009 | static struct clocksource clocksource_tsc; |
| 1010 | |
Thomas Gleixner | 6a36958 | 2016-12-13 13:14:17 +0000 | [diff] [blame] | 1011 | static void tsc_resume(struct clocksource *cs) |
| 1012 | { |
| 1013 | tsc_verify_tsc_adjust(true); |
| 1014 | } |
| 1015 | |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1016 | /* |
Thomas Gleixner | 09ec544 | 2014-07-16 21:05:12 +0000 | [diff] [blame] | 1017 | * We used to compare the TSC to the cycle_last value in the clocksource |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1018 | * structure to avoid a nasty time-warp. This can be observed in a |
| 1019 | * very small window right after one CPU updated cycle_last under |
| 1020 | * xtime/vsyscall_gtod lock and the other CPU reads a TSC value which |
| 1021 | * is smaller than the cycle_last reference value due to a TSC which |
| 1022 | * is slighty behind. This delta is nowhere else observable, but in |
| 1023 | * that case it results in a forward time jump in the range of hours |
| 1024 | * due to the unsigned delta calculation of the time keeping core |
| 1025 | * code, which is necessary to support wrapping clocksources like pm |
| 1026 | * timer. |
Thomas Gleixner | 09ec544 | 2014-07-16 21:05:12 +0000 | [diff] [blame] | 1027 | * |
| 1028 | * This sanity check is now done in the core timekeeping code. |
| 1029 | * checking the result of read_tsc() - cycle_last for being negative. |
| 1030 | * That works because CLOCKSOURCE_MASK(64) does not mask out any bit. |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1031 | */ |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 1032 | static u64 read_tsc(struct clocksource *cs) |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1033 | { |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 1034 | return (u64)rdtsc_ordered(); |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1035 | } |
| 1036 | |
Thomas Gleixner | 12907fb | 2016-12-15 11:44:28 +0100 | [diff] [blame] | 1037 | static void tsc_cs_mark_unstable(struct clocksource *cs) |
| 1038 | { |
| 1039 | if (tsc_unstable) |
| 1040 | return; |
Peter Zijlstra | f94c8d1 | 2017-03-01 15:53:38 +0100 | [diff] [blame] | 1041 | |
Thomas Gleixner | 12907fb | 2016-12-15 11:44:28 +0100 | [diff] [blame] | 1042 | tsc_unstable = 1; |
Peter Zijlstra | f94c8d1 | 2017-03-01 15:53:38 +0100 | [diff] [blame] | 1043 | if (using_native_sched_clock()) |
| 1044 | clear_sched_clock_stable(); |
Thomas Gleixner | 12907fb | 2016-12-15 11:44:28 +0100 | [diff] [blame] | 1045 | disable_sched_clock_irqtime(); |
| 1046 | pr_info("Marking TSC unstable due to clocksource watchdog\n"); |
| 1047 | } |
| 1048 | |
Peter Zijlstra | b421b22 | 2017-04-21 12:14:13 +0200 | [diff] [blame] | 1049 | static void tsc_cs_tick_stable(struct clocksource *cs) |
| 1050 | { |
| 1051 | if (tsc_unstable) |
| 1052 | return; |
| 1053 | |
| 1054 | if (using_native_sched_clock()) |
| 1055 | sched_clock_tick_stable(); |
| 1056 | } |
| 1057 | |
Thomas Gleixner | 09ec544 | 2014-07-16 21:05:12 +0000 | [diff] [blame] | 1058 | /* |
| 1059 | * .mask MUST be CLOCKSOURCE_MASK(64). See comment above read_tsc() |
| 1060 | */ |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1061 | static struct clocksource clocksource_tsc = { |
| 1062 | .name = "tsc", |
| 1063 | .rating = 300, |
| 1064 | .read = read_tsc, |
| 1065 | .mask = CLOCKSOURCE_MASK(64), |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1066 | .flags = CLOCK_SOURCE_IS_CONTINUOUS | |
| 1067 | CLOCK_SOURCE_MUST_VERIFY, |
Andy Lutomirski | 98d0ac3 | 2011-07-14 06:47:22 -0400 | [diff] [blame] | 1068 | .archdata = { .vclock_mode = VCLOCK_TSC }, |
Thomas Gleixner | 6a36958 | 2016-12-13 13:14:17 +0000 | [diff] [blame] | 1069 | .resume = tsc_resume, |
Thomas Gleixner | 12907fb | 2016-12-15 11:44:28 +0100 | [diff] [blame] | 1070 | .mark_unstable = tsc_cs_mark_unstable, |
Peter Zijlstra | b421b22 | 2017-04-21 12:14:13 +0200 | [diff] [blame] | 1071 | .tick_stable = tsc_cs_tick_stable, |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1072 | }; |
| 1073 | |
| 1074 | void mark_tsc_unstable(char *reason) |
| 1075 | { |
Peter Zijlstra | f94c8d1 | 2017-03-01 15:53:38 +0100 | [diff] [blame] | 1076 | if (tsc_unstable) |
| 1077 | return; |
| 1078 | |
| 1079 | tsc_unstable = 1; |
| 1080 | if (using_native_sched_clock()) |
Peter Zijlstra | 35af99e | 2013-11-28 19:38:42 +0100 | [diff] [blame] | 1081 | clear_sched_clock_stable(); |
Peter Zijlstra | f94c8d1 | 2017-03-01 15:53:38 +0100 | [diff] [blame] | 1082 | disable_sched_clock_irqtime(); |
| 1083 | pr_info("Marking TSC unstable due to %s\n", reason); |
| 1084 | /* Change only the rating, when not registered */ |
| 1085 | if (clocksource_tsc.mult) { |
| 1086 | clocksource_mark_unstable(&clocksource_tsc); |
| 1087 | } else { |
| 1088 | clocksource_tsc.flags |= CLOCK_SOURCE_UNSTABLE; |
| 1089 | clocksource_tsc.rating = 0; |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1090 | } |
| 1091 | } |
| 1092 | |
| 1093 | EXPORT_SYMBOL_GPL(mark_tsc_unstable); |
| 1094 | |
Alok Kataria | 395628e | 2008-10-24 17:22:01 -0700 | [diff] [blame] | 1095 | static void __init check_system_tsc_reliable(void) |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1096 | { |
David Woodhouse | 03da3ff | 2015-09-16 14:10:03 +0100 | [diff] [blame] | 1097 | #if defined(CONFIG_MGEODEGX1) || defined(CONFIG_MGEODE_LX) || defined(CONFIG_X86_GENERIC) |
| 1098 | if (is_geode_lx()) { |
| 1099 | /* RTSC counts during suspend */ |
Alok Kataria | 395628e | 2008-10-24 17:22:01 -0700 | [diff] [blame] | 1100 | #define RTSC_SUSP 0x100 |
David Woodhouse | 03da3ff | 2015-09-16 14:10:03 +0100 | [diff] [blame] | 1101 | unsigned long res_low, res_high; |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1102 | |
David Woodhouse | 03da3ff | 2015-09-16 14:10:03 +0100 | [diff] [blame] | 1103 | rdmsr_safe(MSR_GEODE_BUSCONT_CONF0, &res_low, &res_high); |
| 1104 | /* Geode_LX - the OLPC CPU has a very reliable TSC */ |
| 1105 | if (res_low & RTSC_SUSP) |
| 1106 | tsc_clocksource_reliable = 1; |
| 1107 | } |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1108 | #endif |
Alok Kataria | 395628e | 2008-10-24 17:22:01 -0700 | [diff] [blame] | 1109 | if (boot_cpu_has(X86_FEATURE_TSC_RELIABLE)) |
| 1110 | tsc_clocksource_reliable = 1; |
| 1111 | } |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1112 | |
| 1113 | /* |
| 1114 | * Make an educated guess if the TSC is trustworthy and synchronized |
| 1115 | * over all CPUs. |
| 1116 | */ |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 1117 | int unsynchronized_tsc(void) |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1118 | { |
Borislav Petkov | 59e21e3 | 2016-04-04 22:24:59 +0200 | [diff] [blame] | 1119 | if (!boot_cpu_has(X86_FEATURE_TSC) || tsc_unstable) |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1120 | return 1; |
| 1121 | |
Ingo Molnar | 3e5095d | 2009-01-27 17:07:08 +0100 | [diff] [blame] | 1122 | #ifdef CONFIG_SMP |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1123 | if (apic_is_clustered_box()) |
| 1124 | return 1; |
| 1125 | #endif |
| 1126 | |
| 1127 | if (boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) |
| 1128 | return 0; |
john stultz | d3b8f88 | 2009-08-17 16:40:47 -0700 | [diff] [blame] | 1129 | |
| 1130 | if (tsc_clocksource_reliable) |
| 1131 | return 0; |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1132 | /* |
| 1133 | * Intel systems are normally all synchronized. |
| 1134 | * Exceptions must mark TSC as unstable: |
| 1135 | */ |
| 1136 | if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) { |
| 1137 | /* assume multi socket systems are not synchronized: */ |
| 1138 | if (num_possible_cpus() > 1) |
john stultz | d3b8f88 | 2009-08-17 16:40:47 -0700 | [diff] [blame] | 1139 | return 1; |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1140 | } |
| 1141 | |
john stultz | d3b8f88 | 2009-08-17 16:40:47 -0700 | [diff] [blame] | 1142 | return 0; |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1143 | } |
| 1144 | |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 1145 | /* |
| 1146 | * Convert ART to TSC given numerator/denominator found in detect_art() |
| 1147 | */ |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 1148 | struct system_counterval_t convert_art_to_tsc(u64 art) |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 1149 | { |
| 1150 | u64 tmp, res, rem; |
| 1151 | |
| 1152 | rem = do_div(art, art_to_tsc_denominator); |
| 1153 | |
| 1154 | res = art * art_to_tsc_numerator; |
| 1155 | tmp = rem * art_to_tsc_numerator; |
| 1156 | |
| 1157 | do_div(tmp, art_to_tsc_denominator); |
| 1158 | res += tmp + art_to_tsc_offset; |
| 1159 | |
| 1160 | return (struct system_counterval_t) {.cs = art_related_clocksource, |
| 1161 | .cycles = res}; |
| 1162 | } |
| 1163 | EXPORT_SYMBOL(convert_art_to_tsc); |
John Stultz | 08ec0c5 | 2010-07-27 17:00:00 -0700 | [diff] [blame] | 1164 | |
| 1165 | static void tsc_refine_calibration_work(struct work_struct *work); |
| 1166 | static DECLARE_DELAYED_WORK(tsc_irqwork, tsc_refine_calibration_work); |
| 1167 | /** |
| 1168 | * tsc_refine_calibration_work - Further refine tsc freq calibration |
| 1169 | * @work - ignored. |
| 1170 | * |
| 1171 | * This functions uses delayed work over a period of a |
| 1172 | * second to further refine the TSC freq value. Since this is |
| 1173 | * timer based, instead of loop based, we don't block the boot |
| 1174 | * process while this longer calibration is done. |
| 1175 | * |
Lucas De Marchi | 0d2eb44 | 2011-03-17 16:24:16 -0300 | [diff] [blame] | 1176 | * If there are any calibration anomalies (too many SMIs, etc), |
John Stultz | 08ec0c5 | 2010-07-27 17:00:00 -0700 | [diff] [blame] | 1177 | * or the refined calibration is off by 1% of the fast early |
| 1178 | * calibration, we throw out the new calibration and use the |
| 1179 | * early calibration. |
| 1180 | */ |
| 1181 | static void tsc_refine_calibration_work(struct work_struct *work) |
| 1182 | { |
| 1183 | static u64 tsc_start = -1, ref_start; |
| 1184 | static int hpet; |
| 1185 | u64 tsc_stop, ref_stop, delta; |
| 1186 | unsigned long freq; |
Peter Zijlstra | aa7b630 | 2017-04-21 11:32:46 +0200 | [diff] [blame] | 1187 | int cpu; |
John Stultz | 08ec0c5 | 2010-07-27 17:00:00 -0700 | [diff] [blame] | 1188 | |
| 1189 | /* Don't bother refining TSC on unstable systems */ |
| 1190 | if (check_tsc_unstable()) |
| 1191 | goto out; |
| 1192 | |
| 1193 | /* |
| 1194 | * Since the work is started early in boot, we may be |
| 1195 | * delayed the first time we expire. So set the workqueue |
| 1196 | * again once we know timers are working. |
| 1197 | */ |
| 1198 | if (tsc_start == -1) { |
| 1199 | /* |
| 1200 | * Only set hpet once, to avoid mixing hardware |
| 1201 | * if the hpet becomes enabled later. |
| 1202 | */ |
| 1203 | hpet = is_hpet_enabled(); |
| 1204 | schedule_delayed_work(&tsc_irqwork, HZ); |
| 1205 | tsc_start = tsc_read_refs(&ref_start, hpet); |
| 1206 | return; |
| 1207 | } |
| 1208 | |
| 1209 | tsc_stop = tsc_read_refs(&ref_stop, hpet); |
| 1210 | |
| 1211 | /* hpet or pmtimer available ? */ |
John Stultz | 62627be | 2011-01-14 09:06:28 -0800 | [diff] [blame] | 1212 | if (ref_start == ref_stop) |
John Stultz | 08ec0c5 | 2010-07-27 17:00:00 -0700 | [diff] [blame] | 1213 | goto out; |
| 1214 | |
| 1215 | /* Check, whether the sampling was disturbed by an SMI */ |
| 1216 | if (tsc_start == ULLONG_MAX || tsc_stop == ULLONG_MAX) |
| 1217 | goto out; |
| 1218 | |
| 1219 | delta = tsc_stop - tsc_start; |
| 1220 | delta *= 1000000LL; |
| 1221 | if (hpet) |
| 1222 | freq = calc_hpet_ref(delta, ref_start, ref_stop); |
| 1223 | else |
| 1224 | freq = calc_pmtimer_ref(delta, ref_start, ref_stop); |
| 1225 | |
| 1226 | /* Make sure we're within 1% */ |
| 1227 | if (abs(tsc_khz - freq) > tsc_khz/100) |
| 1228 | goto out; |
| 1229 | |
| 1230 | tsc_khz = freq; |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 1231 | pr_info("Refined TSC clocksource calibration: %lu.%03lu MHz\n", |
| 1232 | (unsigned long)tsc_khz / 1000, |
| 1233 | (unsigned long)tsc_khz % 1000); |
John Stultz | 08ec0c5 | 2010-07-27 17:00:00 -0700 | [diff] [blame] | 1234 | |
Nicolai Stange | 6731b0d | 2016-07-14 17:22:55 +0200 | [diff] [blame] | 1235 | /* Inform the TSC deadline clockevent devices about the recalibration */ |
| 1236 | lapic_update_tsc_freq(); |
| 1237 | |
Peter Zijlstra | aa7b630 | 2017-04-21 11:32:46 +0200 | [diff] [blame] | 1238 | /* Update the sched_clock() rate to match the clocksource one */ |
| 1239 | for_each_possible_cpu(cpu) |
Arnd Bergmann | 5c3c2ea | 2017-05-17 22:39:24 +0200 | [diff] [blame] | 1240 | set_cyc2ns_scale(tsc_khz, cpu, tsc_stop); |
Peter Zijlstra | aa7b630 | 2017-04-21 11:32:46 +0200 | [diff] [blame] | 1241 | |
John Stultz | 08ec0c5 | 2010-07-27 17:00:00 -0700 | [diff] [blame] | 1242 | out: |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 1243 | if (boot_cpu_has(X86_FEATURE_ART)) |
| 1244 | art_related_clocksource = &clocksource_tsc; |
John Stultz | 08ec0c5 | 2010-07-27 17:00:00 -0700 | [diff] [blame] | 1245 | clocksource_register_khz(&clocksource_tsc, tsc_khz); |
| 1246 | } |
| 1247 | |
| 1248 | |
| 1249 | static int __init init_tsc_clocksource(void) |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1250 | { |
Borislav Petkov | 59e21e3 | 2016-04-04 22:24:59 +0200 | [diff] [blame] | 1251 | if (!boot_cpu_has(X86_FEATURE_TSC) || tsc_disabled > 0 || !tsc_khz) |
Thomas Gleixner | a8760ec | 2010-12-13 11:28:02 +0100 | [diff] [blame] | 1252 | return 0; |
| 1253 | |
Alok Kataria | 395628e | 2008-10-24 17:22:01 -0700 | [diff] [blame] | 1254 | if (tsc_clocksource_reliable) |
| 1255 | clocksource_tsc.flags &= ~CLOCK_SOURCE_MUST_VERIFY; |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1256 | /* lower the rating if we already know its unstable: */ |
| 1257 | if (check_tsc_unstable()) { |
| 1258 | clocksource_tsc.rating = 0; |
| 1259 | clocksource_tsc.flags &= ~CLOCK_SOURCE_IS_CONTINUOUS; |
| 1260 | } |
Alok Kataria | 57779dc | 2012-02-21 18:19:55 -0800 | [diff] [blame] | 1261 | |
Feng Tang | 82f9c08 | 2013-03-12 11:56:47 +0800 | [diff] [blame] | 1262 | if (boot_cpu_has(X86_FEATURE_NONSTOP_TSC_S3)) |
| 1263 | clocksource_tsc.flags |= CLOCK_SOURCE_SUSPEND_NONSTOP; |
| 1264 | |
Alok Kataria | 57779dc | 2012-02-21 18:19:55 -0800 | [diff] [blame] | 1265 | /* |
Bin Gao | 47c95a4 | 2016-11-15 12:27:21 -0800 | [diff] [blame] | 1266 | * When TSC frequency is known (retrieved via MSR or CPUID), we skip |
| 1267 | * the refined calibration and directly register it as a clocksource. |
Alok Kataria | 57779dc | 2012-02-21 18:19:55 -0800 | [diff] [blame] | 1268 | */ |
Thomas Gleixner | 984fece | 2016-11-18 10:38:09 +0100 | [diff] [blame] | 1269 | if (boot_cpu_has(X86_FEATURE_TSC_KNOWN_FREQ)) { |
Peter Zijlstra | 44fee88 | 2017-03-13 15:57:12 +0100 | [diff] [blame] | 1270 | if (boot_cpu_has(X86_FEATURE_ART)) |
| 1271 | art_related_clocksource = &clocksource_tsc; |
Alok Kataria | 57779dc | 2012-02-21 18:19:55 -0800 | [diff] [blame] | 1272 | clocksource_register_khz(&clocksource_tsc, tsc_khz); |
| 1273 | return 0; |
| 1274 | } |
| 1275 | |
John Stultz | 08ec0c5 | 2010-07-27 17:00:00 -0700 | [diff] [blame] | 1276 | schedule_delayed_work(&tsc_irqwork, 0); |
| 1277 | return 0; |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1278 | } |
John Stultz | 08ec0c5 | 2010-07-27 17:00:00 -0700 | [diff] [blame] | 1279 | /* |
| 1280 | * We use device_initcall here, to ensure we run after the hpet |
| 1281 | * is fully initialized, which may occur at fs_initcall time. |
| 1282 | */ |
| 1283 | device_initcall(init_tsc_clocksource); |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1284 | |
Dou Liyang | eb49606 | 2017-07-14 11:34:06 +0800 | [diff] [blame] | 1285 | void __init tsc_early_delay_calibrate(void) |
| 1286 | { |
| 1287 | unsigned long lpj; |
| 1288 | |
| 1289 | if (!boot_cpu_has(X86_FEATURE_TSC)) |
| 1290 | return; |
| 1291 | |
| 1292 | cpu_khz = x86_platform.calibrate_cpu(); |
| 1293 | tsc_khz = x86_platform.calibrate_tsc(); |
| 1294 | |
| 1295 | tsc_khz = tsc_khz ? : cpu_khz; |
| 1296 | if (!tsc_khz) |
| 1297 | return; |
| 1298 | |
| 1299 | lpj = tsc_khz * 1000; |
| 1300 | do_div(lpj, HZ); |
| 1301 | loops_per_jiffy = lpj; |
| 1302 | } |
| 1303 | |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1304 | void __init tsc_init(void) |
| 1305 | { |
Peter Zijlstra | 615cd03 | 2017-05-05 09:55:01 +0200 | [diff] [blame] | 1306 | u64 lpj, cyc; |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1307 | int cpu; |
| 1308 | |
Borislav Petkov | 59e21e3 | 2016-04-04 22:24:59 +0200 | [diff] [blame] | 1309 | if (!boot_cpu_has(X86_FEATURE_TSC)) { |
Andy Lutomirski | b47dcbd | 2014-10-15 10:12:07 -0700 | [diff] [blame] | 1310 | setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER); |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1311 | return; |
Andy Lutomirski | b47dcbd | 2014-10-15 10:12:07 -0700 | [diff] [blame] | 1312 | } |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1313 | |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 1314 | cpu_khz = x86_platform.calibrate_cpu(); |
Thomas Gleixner | 2d82640 | 2009-08-20 17:06:25 +0200 | [diff] [blame] | 1315 | tsc_khz = x86_platform.calibrate_tsc(); |
Len Brown | ff4c866 | 2016-06-17 01:22:52 -0400 | [diff] [blame] | 1316 | |
| 1317 | /* |
| 1318 | * Trust non-zero tsc_khz as authorative, |
| 1319 | * and use it to sanity check cpu_khz, |
| 1320 | * which will be off if system timer is off. |
| 1321 | */ |
Len Brown | aa29729 | 2016-06-17 01:22:51 -0400 | [diff] [blame] | 1322 | if (tsc_khz == 0) |
| 1323 | tsc_khz = cpu_khz; |
Len Brown | ff4c866 | 2016-06-17 01:22:52 -0400 | [diff] [blame] | 1324 | else if (abs(cpu_khz - tsc_khz) * 10 > tsc_khz) |
| 1325 | cpu_khz = tsc_khz; |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1326 | |
Alok Kataria | e93ef94 | 2008-07-01 11:43:36 -0700 | [diff] [blame] | 1327 | if (!tsc_khz) { |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1328 | mark_tsc_unstable("could not calculate TSC khz"); |
Andy Lutomirski | b47dcbd | 2014-10-15 10:12:07 -0700 | [diff] [blame] | 1329 | setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER); |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1330 | return; |
| 1331 | } |
| 1332 | |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 1333 | pr_info("Detected %lu.%03lu MHz processor\n", |
| 1334 | (unsigned long)cpu_khz / 1000, |
| 1335 | (unsigned long)cpu_khz % 1000); |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1336 | |
Len Brown | 4b5b2127 | 2017-12-22 00:27:56 -0500 | [diff] [blame] | 1337 | if (cpu_khz != tsc_khz) { |
| 1338 | pr_info("Detected %lu.%03lu MHz TSC", |
| 1339 | (unsigned long)tsc_khz / 1000, |
| 1340 | (unsigned long)tsc_khz % 1000); |
| 1341 | } |
| 1342 | |
Thomas Gleixner | f2e0421 | 2017-02-09 16:08:41 +0100 | [diff] [blame] | 1343 | /* Sanitize TSC ADJUST before cyc2ns gets initialized */ |
| 1344 | tsc_store_and_check_tsc_adjust(true); |
| 1345 | |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1346 | /* |
| 1347 | * Secondary CPUs do not run through tsc_init(), so set up |
| 1348 | * all the scale factors for all CPUs, assuming the same |
| 1349 | * speed as the bootup CPU. (cpufreq notifiers will fix this |
| 1350 | * up if their speed diverges) |
| 1351 | */ |
Peter Zijlstra | 615cd03 | 2017-05-05 09:55:01 +0200 | [diff] [blame] | 1352 | cyc = rdtsc(); |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 1353 | for_each_possible_cpu(cpu) { |
| 1354 | cyc2ns_init(cpu); |
Arnd Bergmann | 5c3c2ea | 2017-05-17 22:39:24 +0200 | [diff] [blame] | 1355 | set_cyc2ns_scale(tsc_khz, cpu, cyc); |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 1356 | } |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1357 | |
| 1358 | if (tsc_disabled > 0) |
| 1359 | return; |
| 1360 | |
| 1361 | /* now allow native_sched_clock() to use rdtsc */ |
Peter Zijlstra | 10b033d | 2013-11-28 19:01:40 +0100 | [diff] [blame] | 1362 | |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1363 | tsc_disabled = 0; |
Peter Zijlstra | 3bbfafb | 2015-07-24 16:34:32 +0200 | [diff] [blame] | 1364 | static_branch_enable(&__use_tsc); |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1365 | |
Venkatesh Pallipadi | e82b8e4 | 2010-10-04 17:03:20 -0700 | [diff] [blame] | 1366 | if (!no_sched_irq_time) |
| 1367 | enable_sched_clock_irqtime(); |
| 1368 | |
Alok Kataria | 70de9a9 | 2008-11-03 11:18:47 -0800 | [diff] [blame] | 1369 | lpj = ((u64)tsc_khz * 1000); |
| 1370 | do_div(lpj, HZ); |
| 1371 | lpj_fine = lpj; |
| 1372 | |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1373 | use_tsc_delay(); |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1374 | |
Zhenzhong Duan | a1272dd | 2017-06-21 01:23:37 -0700 | [diff] [blame] | 1375 | check_system_tsc_reliable(); |
| 1376 | |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1377 | if (unsynchronized_tsc()) |
| 1378 | mark_tsc_unstable("TSCs unsynchronized"); |
| 1379 | |
Christopher S. Hall | f9677e0 | 2016-02-29 06:33:47 -0800 | [diff] [blame] | 1380 | detect_art(); |
Alok Kataria | 8fbbc4b | 2008-07-01 11:43:34 -0700 | [diff] [blame] | 1381 | } |
| 1382 | |
Jack Steiner | b565201 | 2011-11-15 15:33:56 -0800 | [diff] [blame] | 1383 | #ifdef CONFIG_SMP |
| 1384 | /* |
| 1385 | * If we have a constant TSC and are using the TSC for the delay loop, |
| 1386 | * we can skip clock calibration if another cpu in the same socket has already |
| 1387 | * been calibrated. This assumes that CONSTANT_TSC applies to all |
| 1388 | * cpus in the socket - this should be a safe assumption. |
| 1389 | */ |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 1390 | unsigned long calibrate_delay_is_known(void) |
Jack Steiner | b565201 | 2011-11-15 15:33:56 -0800 | [diff] [blame] | 1391 | { |
Thomas Gleixner | c25323c | 2016-02-18 20:53:43 +0100 | [diff] [blame] | 1392 | int sibling, cpu = smp_processor_id(); |
Pavel Tatashin | 76ce7cf | 2017-10-27 20:11:00 -0400 | [diff] [blame] | 1393 | int constant_tsc = cpu_has(&cpu_data(cpu), X86_FEATURE_CONSTANT_TSC); |
| 1394 | const struct cpumask *mask = topology_core_cpumask(cpu); |
Jack Steiner | b565201 | 2011-11-15 15:33:56 -0800 | [diff] [blame] | 1395 | |
Pavel Tatashin | 76ce7cf | 2017-10-27 20:11:00 -0400 | [diff] [blame] | 1396 | if (tsc_disabled || !constant_tsc || !mask) |
Thomas Gleixner | f508a5b | 2016-03-18 08:35:29 +0100 | [diff] [blame] | 1397 | return 0; |
| 1398 | |
| 1399 | sibling = cpumask_any_but(mask, cpu); |
Thomas Gleixner | c25323c | 2016-02-18 20:53:43 +0100 | [diff] [blame] | 1400 | if (sibling < nr_cpu_ids) |
| 1401 | return cpu_data(sibling).loops_per_jiffy; |
Jack Steiner | b565201 | 2011-11-15 15:33:56 -0800 | [diff] [blame] | 1402 | return 0; |
| 1403 | } |
| 1404 | #endif |