blob: 191274d410363b7ec2131185dce4135905cc42b5 [file] [log] [blame]
Tom Lendacky63b94502013-11-12 11:46:16 -06001/*
2 * AMD Cryptographic Coprocessor (CCP) driver
3 *
Gary R Hook553d2372016-03-01 13:49:04 -06004 * Copyright (C) 2013,2016 Advanced Micro Devices, Inc.
Tom Lendacky63b94502013-11-12 11:46:16 -06005 *
6 * Author: Tom Lendacky <thomas.lendacky@amd.com>
Gary R Hookfba88552016-07-26 19:09:20 -05007 * Author: Gary R Hook <gary.hook@amd.com>
Tom Lendacky63b94502013-11-12 11:46:16 -06008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#ifndef __CCP_DEV_H__
15#define __CCP_DEV_H__
16
17#include <linux/device.h>
18#include <linux/pci.h>
19#include <linux/spinlock.h>
20#include <linux/mutex.h>
21#include <linux/list.h>
22#include <linux/wait.h>
23#include <linux/dmapool.h>
24#include <linux/hw_random.h>
Tom Lendacky8db88462015-02-03 13:07:05 -060025#include <linux/bitops.h>
Gary R Hook58ea8ab2016-04-18 09:21:44 -050026#include <linux/interrupt.h>
27#include <linux/irqreturn.h>
28#include <linux/dmaengine.h>
Tom Lendacky63b94502013-11-12 11:46:16 -060029
Gary R Hook553d2372016-03-01 13:49:04 -060030#define MAX_CCP_NAME_LEN 16
Tom Lendacky63b94502013-11-12 11:46:16 -060031#define MAX_DMAPOOL_NAME_LEN 32
32
33#define MAX_HW_QUEUES 5
34#define MAX_CMD_QLEN 100
35
36#define TRNG_RETRIES 10
37
Tom Lendacky126ae9a2014-07-10 10:58:35 -050038#define CACHE_NONE 0x00
Tom Lendackyc4f4b322014-06-05 10:17:57 -050039#define CACHE_WB_NO_ALLOC 0xb7
40
Tom Lendacky63b94502013-11-12 11:46:16 -060041/****** Register Mappings ******/
42#define Q_MASK_REG 0x000
43#define TRNG_OUT_REG 0x00c
44#define IRQ_MASK_REG 0x040
45#define IRQ_STATUS_REG 0x200
46
47#define DEL_CMD_Q_JOB 0x124
48#define DEL_Q_ACTIVE 0x00000200
49#define DEL_Q_ID_SHIFT 6
50
51#define CMD_REQ0 0x180
52#define CMD_REQ_INCR 0x04
53
54#define CMD_Q_STATUS_BASE 0x210
55#define CMD_Q_INT_STATUS_BASE 0x214
56#define CMD_Q_STATUS_INCR 0x20
57
Tom Lendackyc4f4b322014-06-05 10:17:57 -050058#define CMD_Q_CACHE_BASE 0x228
Tom Lendacky63b94502013-11-12 11:46:16 -060059#define CMD_Q_CACHE_INC 0x20
60
Tom Lendacky8db88462015-02-03 13:07:05 -060061#define CMD_Q_ERROR(__qs) ((__qs) & 0x0000003f)
62#define CMD_Q_DEPTH(__qs) (((__qs) >> 12) & 0x0000000f)
Tom Lendacky63b94502013-11-12 11:46:16 -060063
Gary R Hook4b394a22016-07-26 19:10:21 -050064/* ------------------------ CCP Version 5 Specifics ------------------------ */
65#define CMD5_QUEUE_MASK_OFFSET 0x00
Gary R Hooke14e7d12016-07-26 19:10:49 -050066#define CMD5_QUEUE_PRIO_OFFSET 0x04
Gary R Hook4b394a22016-07-26 19:10:21 -050067#define CMD5_REQID_CONFIG_OFFSET 0x08
Gary R Hooke14e7d12016-07-26 19:10:49 -050068#define CMD5_CMD_TIMEOUT_OFFSET 0x10
Gary R Hook4b394a22016-07-26 19:10:21 -050069#define LSB_PUBLIC_MASK_LO_OFFSET 0x18
70#define LSB_PUBLIC_MASK_HI_OFFSET 0x1C
71#define LSB_PRIVATE_MASK_LO_OFFSET 0x20
72#define LSB_PRIVATE_MASK_HI_OFFSET 0x24
73
74#define CMD5_Q_CONTROL_BASE 0x0000
75#define CMD5_Q_TAIL_LO_BASE 0x0004
76#define CMD5_Q_HEAD_LO_BASE 0x0008
77#define CMD5_Q_INT_ENABLE_BASE 0x000C
78#define CMD5_Q_INTERRUPT_STATUS_BASE 0x0010
79
80#define CMD5_Q_STATUS_BASE 0x0100
81#define CMD5_Q_INT_STATUS_BASE 0x0104
82#define CMD5_Q_DMA_STATUS_BASE 0x0108
83#define CMD5_Q_DMA_READ_STATUS_BASE 0x010C
84#define CMD5_Q_DMA_WRITE_STATUS_BASE 0x0110
85#define CMD5_Q_ABORT_BASE 0x0114
86#define CMD5_Q_AX_CACHE_BASE 0x0118
87
Gary R Hooke14e7d12016-07-26 19:10:49 -050088#define CMD5_CONFIG_0_OFFSET 0x6000
89#define CMD5_TRNG_CTL_OFFSET 0x6008
90#define CMD5_AES_MASK_OFFSET 0x6010
91#define CMD5_CLK_GATE_CTL_OFFSET 0x603C
92
Gary R Hook4b394a22016-07-26 19:10:21 -050093/* Address offset between two virtual queue registers */
94#define CMD5_Q_STATUS_INCR 0x1000
95
96/* Bit masks */
97#define CMD5_Q_RUN 0x1
98#define CMD5_Q_HALT 0x2
99#define CMD5_Q_MEM_LOCATION 0x4
100#define CMD5_Q_SIZE 0x1F
101#define CMD5_Q_SHIFT 3
102#define COMMANDS_PER_QUEUE 16
103#define QUEUE_SIZE_VAL ((ffs(COMMANDS_PER_QUEUE) - 2) & \
104 CMD5_Q_SIZE)
105#define Q_PTR_MASK (2 << (QUEUE_SIZE_VAL + 5) - 1)
106#define Q_DESC_SIZE sizeof(struct ccp5_desc)
107#define Q_SIZE(n) (COMMANDS_PER_QUEUE*(n))
108
109#define INT_COMPLETION 0x1
110#define INT_ERROR 0x2
111#define INT_QUEUE_STOPPED 0x4
112#define ALL_INTERRUPTS (INT_COMPLETION| \
113 INT_ERROR| \
114 INT_QUEUE_STOPPED)
115
116#define LSB_REGION_WIDTH 5
117#define MAX_LSB_CNT 8
118
119#define LSB_SIZE 16
120#define LSB_ITEM_SIZE 32
121#define PLSB_MAP_SIZE (LSB_SIZE)
122#define SLSB_MAP_SIZE (MAX_LSB_CNT * LSB_SIZE)
123
124#define LSB_ENTRY_NUMBER(LSB_ADDR) (LSB_ADDR / LSB_ITEM_SIZE)
125
126/* ------------------------ CCP Version 3 Specifics ------------------------ */
Tom Lendacky63b94502013-11-12 11:46:16 -0600127#define REQ0_WAIT_FOR_WRITE 0x00000004
128#define REQ0_INT_ON_COMPLETE 0x00000002
129#define REQ0_STOP_ON_COMPLETE 0x00000001
130
131#define REQ0_CMD_Q_SHIFT 9
132#define REQ0_JOBID_SHIFT 3
133
134/****** REQ1 Related Values ******/
135#define REQ1_PROTECT_SHIFT 27
136#define REQ1_ENGINE_SHIFT 23
137#define REQ1_KEY_KSB_SHIFT 2
138
139#define REQ1_EOM 0x00000002
140#define REQ1_INIT 0x00000001
141
142/* AES Related Values */
143#define REQ1_AES_TYPE_SHIFT 21
144#define REQ1_AES_MODE_SHIFT 18
145#define REQ1_AES_ACTION_SHIFT 17
146#define REQ1_AES_CFB_SIZE_SHIFT 10
147
148/* XTS-AES Related Values */
149#define REQ1_XTS_AES_SIZE_SHIFT 10
150
151/* SHA Related Values */
152#define REQ1_SHA_TYPE_SHIFT 21
153
154/* RSA Related Values */
155#define REQ1_RSA_MOD_SIZE_SHIFT 10
156
157/* Pass-Through Related Values */
158#define REQ1_PT_BW_SHIFT 12
159#define REQ1_PT_BS_SHIFT 10
160
161/* ECC Related Values */
162#define REQ1_ECC_AFFINE_CONVERT 0x00200000
163#define REQ1_ECC_FUNCTION_SHIFT 18
164
165/****** REQ4 Related Values ******/
166#define REQ4_KSB_SHIFT 18
167#define REQ4_MEMTYPE_SHIFT 16
168
169/****** REQ6 Related Values ******/
170#define REQ6_MEMTYPE_SHIFT 16
171
Tom Lendacky63b94502013-11-12 11:46:16 -0600172/****** Key Storage Block ******/
173#define KSB_START 77
174#define KSB_END 127
175#define KSB_COUNT (KSB_END - KSB_START + 1)
Gary R Hook956ee212016-07-26 19:09:40 -0500176#define CCP_SB_BITS 256
Tom Lendacky63b94502013-11-12 11:46:16 -0600177
178#define CCP_JOBID_MASK 0x0000003f
179
Gary R Hook4b394a22016-07-26 19:10:21 -0500180/* ------------------------ General CCP Defines ------------------------ */
181
Gary R Hookefc989f2017-03-23 12:53:30 -0500182#define CCP_DMA_DFLT 0x0
183#define CCP_DMA_PRIV 0x1
184#define CCP_DMA_PUB 0x2
185
Tom Lendacky63b94502013-11-12 11:46:16 -0600186#define CCP_DMAPOOL_MAX_SIZE 64
Tom Lendacky8db88462015-02-03 13:07:05 -0600187#define CCP_DMAPOOL_ALIGN BIT(5)
Tom Lendacky63b94502013-11-12 11:46:16 -0600188
189#define CCP_REVERSE_BUF_SIZE 64
190
Gary R Hook956ee212016-07-26 19:09:40 -0500191#define CCP_AES_KEY_SB_COUNT 1
192#define CCP_AES_CTX_SB_COUNT 1
Tom Lendacky63b94502013-11-12 11:46:16 -0600193
Gary R Hook956ee212016-07-26 19:09:40 -0500194#define CCP_XTS_AES_KEY_SB_COUNT 1
195#define CCP_XTS_AES_CTX_SB_COUNT 1
Tom Lendacky63b94502013-11-12 11:46:16 -0600196
Gary R Hook990672d2017-03-15 13:20:52 -0500197#define CCP_DES3_KEY_SB_COUNT 1
198#define CCP_DES3_CTX_SB_COUNT 1
199
Gary R Hook956ee212016-07-26 19:09:40 -0500200#define CCP_SHA_SB_COUNT 1
Tom Lendacky63b94502013-11-12 11:46:16 -0600201
202#define CCP_RSA_MAX_WIDTH 4096
203
204#define CCP_PASSTHRU_BLOCKSIZE 256
205#define CCP_PASSTHRU_MASKSIZE 32
Gary R Hook956ee212016-07-26 19:09:40 -0500206#define CCP_PASSTHRU_SB_COUNT 1
Tom Lendacky63b94502013-11-12 11:46:16 -0600207
208#define CCP_ECC_MODULUS_BYTES 48 /* 384-bits */
209#define CCP_ECC_MAX_OPERANDS 6
210#define CCP_ECC_MAX_OUTPUTS 3
211#define CCP_ECC_SRC_BUF_SIZE 448
212#define CCP_ECC_DST_BUF_SIZE 192
213#define CCP_ECC_OPERAND_SIZE 64
214#define CCP_ECC_OUTPUT_SIZE 64
215#define CCP_ECC_RESULT_OFFSET 60
216#define CCP_ECC_RESULT_SUCCESS 0x0001
217
Gary R Hook956ee212016-07-26 19:09:40 -0500218#define CCP_SB_BYTES 32
219
Gary R Hookea0375a2016-03-01 13:49:25 -0600220struct ccp_op;
Tom Lendacky63b94502013-11-12 11:46:16 -0600221struct ccp_device;
222struct ccp_cmd;
Gary R Hook4b394a22016-07-26 19:10:21 -0500223struct ccp_fns;
Tom Lendacky63b94502013-11-12 11:46:16 -0600224
Gary R Hook58ea8ab2016-04-18 09:21:44 -0500225struct ccp_dma_cmd {
226 struct list_head entry;
227
228 struct ccp_cmd ccp_cmd;
229};
230
231struct ccp_dma_desc {
232 struct list_head entry;
233
234 struct ccp_device *ccp;
235
236 struct list_head pending;
237 struct list_head active;
238
239 enum dma_status status;
240 struct dma_async_tx_descriptor tx_desc;
241 size_t len;
242};
243
244struct ccp_dma_chan {
245 struct ccp_device *ccp;
246
247 spinlock_t lock;
Gary R Hooke5da5c52017-01-27 17:09:04 -0600248 struct list_head created;
Gary R Hook58ea8ab2016-04-18 09:21:44 -0500249 struct list_head pending;
250 struct list_head active;
251 struct list_head complete;
252
253 struct tasklet_struct cleanup_tasklet;
254
255 enum dma_status status;
256 struct dma_chan dma_chan;
257};
258
Tom Lendacky63b94502013-11-12 11:46:16 -0600259struct ccp_cmd_queue {
260 struct ccp_device *ccp;
261
262 /* Queue identifier */
263 u32 id;
264
265 /* Queue dma pool */
266 struct dma_pool *dma_pool;
267
Gary R Hook4b394a22016-07-26 19:10:21 -0500268 /* Queue base address (not neccessarily aligned)*/
269 struct ccp5_desc *qbase;
270
271 /* Aligned queue start address (per requirement) */
272 struct mutex q_mutex ____cacheline_aligned;
273 unsigned int qidx;
274
275 /* Version 5 has different requirements for queue memory */
276 unsigned int qsize;
277 dma_addr_t qbase_dma;
278 dma_addr_t qdma_tail;
279
Gary R Hook956ee212016-07-26 19:09:40 -0500280 /* Per-queue reserved storage block(s) */
281 u32 sb_key;
282 u32 sb_ctx;
Tom Lendacky63b94502013-11-12 11:46:16 -0600283
Gary R Hook4b394a22016-07-26 19:10:21 -0500284 /* Bitmap of LSBs that can be accessed by this queue */
285 DECLARE_BITMAP(lsbmask, MAX_LSB_CNT);
286 /* Private LSB that is assigned to this queue, or -1 if none.
287 * Bitmap for my private LSB, unused otherwise
288 */
Gary R Hook3cf79962016-10-12 08:47:03 -0500289 int lsb;
Gary R Hook4b394a22016-07-26 19:10:21 -0500290 DECLARE_BITMAP(lsbmap, PLSB_MAP_SIZE);
291
Tom Lendacky63b94502013-11-12 11:46:16 -0600292 /* Queue processing thread */
293 struct task_struct *kthread;
294 unsigned int active;
295 unsigned int suspended;
296
297 /* Number of free command slots available */
298 unsigned int free_slots;
299
300 /* Interrupt masks */
301 u32 int_ok;
302 u32 int_err;
303
304 /* Register addresses for queue */
Gary R Hook4b394a22016-07-26 19:10:21 -0500305 void __iomem *reg_control;
306 void __iomem *reg_tail_lo;
307 void __iomem *reg_head_lo;
308 void __iomem *reg_int_enable;
309 void __iomem *reg_interrupt_status;
Tom Lendacky63b94502013-11-12 11:46:16 -0600310 void __iomem *reg_status;
311 void __iomem *reg_int_status;
Gary R Hook4b394a22016-07-26 19:10:21 -0500312 void __iomem *reg_dma_status;
313 void __iomem *reg_dma_read_status;
314 void __iomem *reg_dma_write_status;
315 u32 qcontrol; /* Cached control register */
Tom Lendacky63b94502013-11-12 11:46:16 -0600316
317 /* Status values from job */
318 u32 int_status;
319 u32 q_status;
320 u32 q_int_status;
321 u32 cmd_error;
322
323 /* Interrupt wait queue */
324 wait_queue_head_t int_queue;
325 unsigned int int_rcvd;
326} ____cacheline_aligned;
327
328struct ccp_device {
Gary R Hook553d2372016-03-01 13:49:04 -0600329 struct list_head entry;
330
Gary R Hookc7019c42016-03-01 13:49:15 -0600331 struct ccp_vdata *vdata;
Gary R Hook553d2372016-03-01 13:49:04 -0600332 unsigned int ord;
333 char name[MAX_CCP_NAME_LEN];
334 char rngname[MAX_CCP_NAME_LEN];
335
Tom Lendacky63b94502013-11-12 11:46:16 -0600336 struct device *dev;
337
Gary R Hookfa242e82016-07-26 18:09:46 -0500338 /* Bus specific device information
Tom Lendacky63b94502013-11-12 11:46:16 -0600339 */
340 void *dev_specific;
341 int (*get_irq)(struct ccp_device *ccp);
342 void (*free_irq)(struct ccp_device *ccp);
Tom Lendacky3d775652014-06-05 10:17:45 -0500343 unsigned int irq;
Tom Lendacky63b94502013-11-12 11:46:16 -0600344
Gary R Hookfa242e82016-07-26 18:09:46 -0500345 /* I/O area used for device communication. The register mapping
Tom Lendacky63b94502013-11-12 11:46:16 -0600346 * starts at an offset into the mapped bar.
347 * The CMD_REQx registers and the Delete_Cmd_Queue_Job register
348 * need to be protected while a command queue thread is accessing
349 * them.
350 */
351 struct mutex req_mutex ____cacheline_aligned;
352 void __iomem *io_map;
353 void __iomem *io_regs;
354
Gary R Hookfa242e82016-07-26 18:09:46 -0500355 /* Master lists that all cmds are queued on. Because there can be
Tom Lendacky63b94502013-11-12 11:46:16 -0600356 * more than one CCP command queue that can process a cmd a separate
357 * backlog list is neeeded so that the backlog completion call
358 * completes before the cmd is available for execution.
359 */
360 spinlock_t cmd_lock ____cacheline_aligned;
361 unsigned int cmd_count;
362 struct list_head cmd;
363 struct list_head backlog;
364
Gary R Hookfa242e82016-07-26 18:09:46 -0500365 /* The command queues. These represent the queues available on the
Tom Lendacky63b94502013-11-12 11:46:16 -0600366 * CCP that are available for processing cmds
367 */
368 struct ccp_cmd_queue cmd_q[MAX_HW_QUEUES];
369 unsigned int cmd_q_count;
370
Gary R Hookfa242e82016-07-26 18:09:46 -0500371 /* Support for the CCP True RNG
Tom Lendacky63b94502013-11-12 11:46:16 -0600372 */
373 struct hwrng hwrng;
374 unsigned int hwrng_retries;
375
Gary R Hookfa242e82016-07-26 18:09:46 -0500376 /* Support for the CCP DMA capabilities
Gary R Hook58ea8ab2016-04-18 09:21:44 -0500377 */
378 struct dma_device dma_dev;
379 struct ccp_dma_chan *ccp_dma_chan;
380 struct kmem_cache *dma_cmd_cache;
381 struct kmem_cache *dma_desc_cache;
382
Gary R Hookfa242e82016-07-26 18:09:46 -0500383 /* A counter used to generate job-ids for cmds submitted to the CCP
Tom Lendacky63b94502013-11-12 11:46:16 -0600384 */
385 atomic_t current_id ____cacheline_aligned;
386
Gary R Hook58a690b2016-07-26 19:09:50 -0500387 /* The v3 CCP uses key storage blocks (SB) to maintain context for
388 * certain operations. To prevent multiple cmds from using the same
389 * SB range a command queue reserves an SB range for the duration of
390 * the cmd. Each queue, will however, reserve 2 SB blocks for
391 * operations that only require single SB entries (eg. AES context/iv
392 * and key) in order to avoid allocation contention. This will reserve
393 * at most 10 SB entries, leaving 40 SB entries available for dynamic
394 * allocation.
395 *
396 * The v5 CCP Local Storage Block (LSB) is broken up into 8
397 * memrory ranges, each of which can be enabled for access by one
398 * or more queues. Device initialization takes this into account,
399 * and attempts to assign one region for exclusive use by each
400 * available queue; the rest are then aggregated as "public" use.
401 * If there are fewer regions than queues, all regions are shared
402 * amongst all queues.
Tom Lendacky63b94502013-11-12 11:46:16 -0600403 */
Gary R Hook956ee212016-07-26 19:09:40 -0500404 struct mutex sb_mutex ____cacheline_aligned;
405 DECLARE_BITMAP(sb, KSB_COUNT);
406 wait_queue_head_t sb_queue;
407 unsigned int sb_avail;
408 unsigned int sb_count;
409 u32 sb_start;
Tom Lendacky63b94502013-11-12 11:46:16 -0600410
Gary R Hook4b394a22016-07-26 19:10:21 -0500411 /* Bitmap of shared LSBs, if any */
412 DECLARE_BITMAP(lsbmap, SLSB_MAP_SIZE);
413
Tom Lendacky63b94502013-11-12 11:46:16 -0600414 /* Suspend support */
415 unsigned int suspending;
416 wait_queue_head_t suspend_queue;
Tom Lendacky126ae9a2014-07-10 10:58:35 -0500417
418 /* DMA caching attribute support */
419 unsigned int axcache;
Tom Lendacky63b94502013-11-12 11:46:16 -0600420};
421
Gary R Hookea0375a2016-03-01 13:49:25 -0600422enum ccp_memtype {
423 CCP_MEMTYPE_SYSTEM = 0,
Gary R Hook956ee212016-07-26 19:09:40 -0500424 CCP_MEMTYPE_SB,
Gary R Hookea0375a2016-03-01 13:49:25 -0600425 CCP_MEMTYPE_LOCAL,
426 CCP_MEMTYPE__LAST,
427};
Gary R Hook4b394a22016-07-26 19:10:21 -0500428#define CCP_MEMTYPE_LSB CCP_MEMTYPE_KSB
Gary R Hookea0375a2016-03-01 13:49:25 -0600429
Gary R Hook2d158392017-03-28 10:57:26 -0500430
Gary R Hookea0375a2016-03-01 13:49:25 -0600431struct ccp_dma_info {
432 dma_addr_t address;
433 unsigned int offset;
434 unsigned int length;
435 enum dma_data_direction dir;
Gary R Hook2d158392017-03-28 10:57:26 -0500436} __packed __aligned(4);
Gary R Hookea0375a2016-03-01 13:49:25 -0600437
438struct ccp_dm_workarea {
439 struct device *dev;
440 struct dma_pool *dma_pool;
Gary R Hookea0375a2016-03-01 13:49:25 -0600441
442 u8 *address;
443 struct ccp_dma_info dma;
Gary R Hook2d158392017-03-28 10:57:26 -0500444 unsigned int length;
Gary R Hookea0375a2016-03-01 13:49:25 -0600445};
446
447struct ccp_sg_workarea {
448 struct scatterlist *sg;
449 int nents;
Gary R Hook2d158392017-03-28 10:57:26 -0500450 unsigned int sg_used;
Gary R Hookea0375a2016-03-01 13:49:25 -0600451
452 struct scatterlist *dma_sg;
453 struct device *dma_dev;
454 unsigned int dma_count;
455 enum dma_data_direction dma_dir;
456
Gary R Hookea0375a2016-03-01 13:49:25 -0600457 u64 bytes_left;
458};
459
460struct ccp_data {
461 struct ccp_sg_workarea sg_wa;
462 struct ccp_dm_workarea dm_wa;
463};
464
465struct ccp_mem {
466 enum ccp_memtype type;
467 union {
468 struct ccp_dma_info dma;
Gary R Hook956ee212016-07-26 19:09:40 -0500469 u32 sb;
Gary R Hookea0375a2016-03-01 13:49:25 -0600470 } u;
471};
472
473struct ccp_aes_op {
474 enum ccp_aes_type type;
475 enum ccp_aes_mode mode;
476 enum ccp_aes_action action;
Gary R Hookf7cc02b32017-02-08 13:07:06 -0600477 unsigned int size;
Gary R Hookea0375a2016-03-01 13:49:25 -0600478};
479
480struct ccp_xts_aes_op {
481 enum ccp_aes_action action;
482 enum ccp_xts_aes_unit_size unit_size;
483};
484
Gary R Hook990672d2017-03-15 13:20:52 -0500485struct ccp_des3_op {
486 enum ccp_des3_type type;
487 enum ccp_des3_mode mode;
488 enum ccp_des3_action action;
489};
490
Gary R Hookea0375a2016-03-01 13:49:25 -0600491struct ccp_sha_op {
492 enum ccp_sha_type type;
493 u64 msg_bits;
494};
495
496struct ccp_rsa_op {
497 u32 mod_size;
498 u32 input_len;
499};
500
501struct ccp_passthru_op {
502 enum ccp_passthru_bitwise bit_mod;
503 enum ccp_passthru_byteswap byte_swap;
504};
505
506struct ccp_ecc_op {
507 enum ccp_ecc_function function;
508};
509
510struct ccp_op {
511 struct ccp_cmd_queue *cmd_q;
512
513 u32 jobid;
514 u32 ioc;
515 u32 soc;
Gary R Hook956ee212016-07-26 19:09:40 -0500516 u32 sb_key;
517 u32 sb_ctx;
Gary R Hookea0375a2016-03-01 13:49:25 -0600518 u32 init;
519 u32 eom;
520
521 struct ccp_mem src;
522 struct ccp_mem dst;
Gary R Hook4b394a22016-07-26 19:10:21 -0500523 struct ccp_mem exp;
Gary R Hookea0375a2016-03-01 13:49:25 -0600524
525 union {
526 struct ccp_aes_op aes;
527 struct ccp_xts_aes_op xts;
Gary R Hook990672d2017-03-15 13:20:52 -0500528 struct ccp_des3_op des3;
Gary R Hookea0375a2016-03-01 13:49:25 -0600529 struct ccp_sha_op sha;
530 struct ccp_rsa_op rsa;
531 struct ccp_passthru_op passthru;
532 struct ccp_ecc_op ecc;
533 } u;
534};
535
536static inline u32 ccp_addr_lo(struct ccp_dma_info *info)
537{
538 return lower_32_bits(info->address + info->offset);
539}
540
541static inline u32 ccp_addr_hi(struct ccp_dma_info *info)
542{
543 return upper_32_bits(info->address + info->offset) & 0x0000ffff;
544}
545
Gary R Hook4b394a22016-07-26 19:10:21 -0500546/**
547 * descriptor for version 5 CPP commands
548 * 8 32-bit words:
549 * word 0: function; engine; control bits
550 * word 1: length of source data
551 * word 2: low 32 bits of source pointer
552 * word 3: upper 16 bits of source pointer; source memory type
553 * word 4: low 32 bits of destination pointer
554 * word 5: upper 16 bits of destination pointer; destination memory type
555 * word 6: low 32 bits of key pointer
556 * word 7: upper 16 bits of key pointer; key memory type
557 */
558struct dword0 {
Gary R Hookfdd2cf92016-10-18 17:28:35 -0500559 unsigned int soc:1;
560 unsigned int ioc:1;
561 unsigned int rsvd1:1;
562 unsigned int init:1;
563 unsigned int eom:1; /* AES/SHA only */
564 unsigned int function:15;
565 unsigned int engine:4;
566 unsigned int prot:1;
567 unsigned int rsvd2:7;
Gary R Hook4b394a22016-07-26 19:10:21 -0500568};
569
570struct dword3 {
Gary R Hookfdd2cf92016-10-18 17:28:35 -0500571 unsigned int src_hi:16;
572 unsigned int src_mem:2;
573 unsigned int lsb_cxt_id:8;
574 unsigned int rsvd1:5;
575 unsigned int fixed:1;
Gary R Hook4b394a22016-07-26 19:10:21 -0500576};
577
578union dword4 {
579 __le32 dst_lo; /* NON-SHA */
580 __le32 sha_len_lo; /* SHA */
581};
582
583union dword5 {
584 struct {
Gary R Hookfdd2cf92016-10-18 17:28:35 -0500585 unsigned int dst_hi:16;
586 unsigned int dst_mem:2;
587 unsigned int rsvd1:13;
588 unsigned int fixed:1;
Gary R Hook4b394a22016-07-26 19:10:21 -0500589 } fields;
590 __le32 sha_len_hi;
591};
592
593struct dword7 {
Gary R Hookfdd2cf92016-10-18 17:28:35 -0500594 unsigned int key_hi:16;
595 unsigned int key_mem:2;
596 unsigned int rsvd1:14;
Gary R Hook4b394a22016-07-26 19:10:21 -0500597};
598
599struct ccp5_desc {
600 struct dword0 dw0;
601 __le32 length;
602 __le32 src_lo;
603 struct dword3 dw3;
604 union dword4 dw4;
605 union dword5 dw5;
606 __le32 key_lo;
607 struct dword7 dw7;
608};
609
Tom Lendacky63b94502013-11-12 11:46:16 -0600610int ccp_pci_init(void);
611void ccp_pci_exit(void);
612
Tom Lendackyc4f4b322014-06-05 10:17:57 -0500613int ccp_platform_init(void);
614void ccp_platform_exit(void);
615
Gary R Hookea0375a2016-03-01 13:49:25 -0600616void ccp_add_device(struct ccp_device *ccp);
617void ccp_del_device(struct ccp_device *ccp);
Tom Lendacky63b94502013-11-12 11:46:16 -0600618
Gary R Hook81422ba2016-09-28 11:53:56 -0500619extern void ccp_log_error(struct ccp_device *, int);
620
Gary R Hookea0375a2016-03-01 13:49:25 -0600621struct ccp_device *ccp_alloc_struct(struct device *dev);
622bool ccp_queues_suspended(struct ccp_device *ccp);
623int ccp_cmd_queue_thread(void *data);
Gary R Hook8256e682016-07-26 19:10:02 -0500624int ccp_trng_read(struct hwrng *rng, void *data, size_t max, bool wait);
Tom Lendacky63b94502013-11-12 11:46:16 -0600625
626int ccp_run_cmd(struct ccp_cmd_queue *cmd_q, struct ccp_cmd *cmd);
627
Gary R Hook084935b2016-07-26 19:10:31 -0500628int ccp_register_rng(struct ccp_device *ccp);
629void ccp_unregister_rng(struct ccp_device *ccp);
Gary R Hook58ea8ab2016-04-18 09:21:44 -0500630int ccp_dmaengine_register(struct ccp_device *ccp);
631void ccp_dmaengine_unregister(struct ccp_device *ccp);
632
Gary R Hook58a690b2016-07-26 19:09:50 -0500633/* Structure for computation functions that are device-specific */
634struct ccp_actions {
635 int (*aes)(struct ccp_op *);
636 int (*xts_aes)(struct ccp_op *);
Gary R Hook990672d2017-03-15 13:20:52 -0500637 int (*des3)(struct ccp_op *);
Gary R Hook58a690b2016-07-26 19:09:50 -0500638 int (*sha)(struct ccp_op *);
639 int (*rsa)(struct ccp_op *);
640 int (*passthru)(struct ccp_op *);
641 int (*ecc)(struct ccp_op *);
642 u32 (*sballoc)(struct ccp_cmd_queue *, unsigned int);
Gary R Hook990672d2017-03-15 13:20:52 -0500643 void (*sbfree)(struct ccp_cmd_queue *, unsigned int, unsigned int);
Gary R Hookbb4e89b2016-07-26 19:10:13 -0500644 unsigned int (*get_free_slots)(struct ccp_cmd_queue *);
Gary R Hook58a690b2016-07-26 19:09:50 -0500645 int (*init)(struct ccp_device *);
646 void (*destroy)(struct ccp_device *);
647 irqreturn_t (*irqhandler)(int, void *);
648};
649
650/* Structure to hold CCP version-specific values */
651struct ccp_vdata {
Gary R Hook4b394a22016-07-26 19:10:21 -0500652 const unsigned int version;
Gary R Hookefc989f2017-03-23 12:53:30 -0500653 const unsigned int dma_chan_attr;
Gary R Hook4b394a22016-07-26 19:10:21 -0500654 void (*setup)(struct ccp_device *);
Gary R Hook58a690b2016-07-26 19:09:50 -0500655 const struct ccp_actions *perform;
656 const unsigned int bar;
657 const unsigned int offset;
658};
659
Gary R Hook9ddb9dc2016-09-28 11:53:47 -0500660extern const struct ccp_vdata ccpv3;
661extern const struct ccp_vdata ccpv5a;
662extern const struct ccp_vdata ccpv5b;
Gary R Hook58a690b2016-07-26 19:09:50 -0500663
Tom Lendacky63b94502013-11-12 11:46:16 -0600664#endif