Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Texas Instruments |
| 3 | * Author: Rob Clark <robdclark@gmail.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 18 | #include <linux/component.h> |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 19 | #include <linux/gpio/consumer.h> |
Russell King | 893c3e5 | 2013-08-27 01:27:42 +0100 | [diff] [blame] | 20 | #include <linux/hdmi.h> |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 21 | #include <linux/module.h> |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 22 | #include <linux/platform_data/tda9950.h> |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 23 | #include <linux/irq.h> |
Jean-Francois Moine | f0b33b2 | 2014-01-25 18:14:39 +0100 | [diff] [blame] | 24 | #include <sound/asoundef.h> |
Jyri Sarha | 7e56762 | 2016-08-09 22:00:05 +0300 | [diff] [blame] | 25 | #include <sound/hdmi-codec.h> |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 26 | |
| 27 | #include <drm/drmP.h> |
Liviu Dudau (ARM) | 9736e988 | 2015-11-23 16:52:42 +0100 | [diff] [blame] | 28 | #include <drm/drm_atomic_helper.h> |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 29 | #include <drm/drm_crtc_helper.h> |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 30 | #include <drm/drm_edid.h> |
Russell King | 5dbcf31 | 2014-06-15 11:11:10 +0100 | [diff] [blame] | 31 | #include <drm/drm_of.h> |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 32 | #include <drm/i2c/tda998x.h> |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 33 | |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 34 | #include <media/cec-notifier.h> |
| 35 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 36 | #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) |
| 37 | |
Jyri Sarha | 7e56762 | 2016-08-09 22:00:05 +0300 | [diff] [blame] | 38 | struct tda998x_audio_port { |
| 39 | u8 format; /* AFMT_xxx */ |
| 40 | u8 config; /* AP value */ |
| 41 | }; |
| 42 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 43 | struct tda998x_priv { |
| 44 | struct i2c_client *cec; |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 45 | struct i2c_client *hdmi; |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 46 | struct mutex mutex; |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 47 | u16 rev; |
Russell King | 14e5b58 | 2016-11-03 10:16:17 +0000 | [diff] [blame] | 48 | u8 cec_addr; |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 49 | u8 current_page; |
Russell King | 3cb4337 | 2016-10-23 11:39:04 +0100 | [diff] [blame] | 50 | bool is_on; |
Russell King | 896a413 | 2016-10-23 11:32:42 +0100 | [diff] [blame] | 51 | bool supports_infoframes; |
Russell King | 8f3f21f | 2016-11-02 21:15:04 +0000 | [diff] [blame] | 52 | bool sink_has_audio; |
Russell King | 5e74c22 | 2013-08-14 21:43:29 +0200 | [diff] [blame] | 53 | u8 vip_cntrl_0; |
| 54 | u8 vip_cntrl_1; |
| 55 | u8 vip_cntrl_2; |
Russell King | 319e658 | 2016-10-23 11:32:43 +0100 | [diff] [blame] | 56 | unsigned long tmds_clock; |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 57 | struct tda998x_audio_params audio_params; |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 58 | |
Jyri Sarha | 7e56762 | 2016-08-09 22:00:05 +0300 | [diff] [blame] | 59 | struct platform_device *audio_pdev; |
| 60 | struct mutex audio_mutex; |
| 61 | |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 62 | struct mutex edid_mutex; |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 63 | wait_queue_head_t wq_edid; |
| 64 | volatile int wq_edid_wait; |
Russell King | 0fc6f44 | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 65 | |
| 66 | struct work_struct detect_work; |
| 67 | struct timer_list edid_delay_timer; |
| 68 | wait_queue_head_t edid_delay_waitq; |
| 69 | bool edid_delay_active; |
Russell King | 78e401f | 2015-08-14 11:17:12 +0100 | [diff] [blame] | 70 | |
| 71 | struct drm_encoder encoder; |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 72 | struct drm_bridge bridge; |
Russell King | eed64b5 | 2015-08-14 11:18:28 +0100 | [diff] [blame] | 73 | struct drm_connector connector; |
Jyri Sarha | 7e56762 | 2016-08-09 22:00:05 +0300 | [diff] [blame] | 74 | |
| 75 | struct tda998x_audio_port audio_port[2]; |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 76 | struct tda9950_glue cec_glue; |
| 77 | struct gpio_desc *calib; |
| 78 | struct cec_notifier *cec_notify; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 79 | }; |
| 80 | |
Russell King | 9525c4d | 2015-08-14 11:28:53 +0100 | [diff] [blame] | 81 | #define conn_to_tda998x_priv(x) \ |
| 82 | container_of(x, struct tda998x_priv, connector) |
Russell King | 9525c4d | 2015-08-14 11:28:53 +0100 | [diff] [blame] | 83 | #define enc_to_tda998x_priv(x) \ |
| 84 | container_of(x, struct tda998x_priv, encoder) |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 85 | #define bridge_to_tda998x_priv(x) \ |
| 86 | container_of(x, struct tda998x_priv, bridge) |
Russell King | 9525c4d | 2015-08-14 11:28:53 +0100 | [diff] [blame] | 87 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 88 | /* The TDA9988 series of devices use a paged register scheme.. to simplify |
| 89 | * things we encode the page # in upper bits of the register #. To read/ |
| 90 | * write a given register, we need to make sure CURPAGE register is set |
| 91 | * appropriately. Which implies reads/writes are not atomic. Fun! |
| 92 | */ |
| 93 | |
| 94 | #define REG(page, addr) (((page) << 8) | (addr)) |
| 95 | #define REG2ADDR(reg) ((reg) & 0xff) |
| 96 | #define REG2PAGE(reg) (((reg) >> 8) & 0xff) |
| 97 | |
| 98 | #define REG_CURPAGE 0xff /* write */ |
| 99 | |
| 100 | |
| 101 | /* Page 00h: General Control */ |
| 102 | #define REG_VERSION_LSB REG(0x00, 0x00) /* read */ |
| 103 | #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */ |
| 104 | # define MAIN_CNTRL0_SR (1 << 0) |
| 105 | # define MAIN_CNTRL0_DECS (1 << 1) |
| 106 | # define MAIN_CNTRL0_DEHS (1 << 2) |
| 107 | # define MAIN_CNTRL0_CECS (1 << 3) |
| 108 | # define MAIN_CNTRL0_CEHS (1 << 4) |
| 109 | # define MAIN_CNTRL0_SCALER (1 << 7) |
| 110 | #define REG_VERSION_MSB REG(0x00, 0x02) /* read */ |
| 111 | #define REG_SOFTRESET REG(0x00, 0x0a) /* write */ |
| 112 | # define SOFTRESET_AUDIO (1 << 0) |
| 113 | # define SOFTRESET_I2C_MASTER (1 << 1) |
| 114 | #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */ |
| 115 | #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */ |
| 116 | #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */ |
| 117 | # define I2C_MASTER_DIS_MM (1 << 0) |
| 118 | # define I2C_MASTER_DIS_FILT (1 << 1) |
| 119 | # define I2C_MASTER_APP_STRT_LAT (1 << 2) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 120 | #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */ |
Russell King | 9476ed2 | 2016-11-03 15:19:06 +0000 | [diff] [blame] | 121 | # define FEAT_POWERDOWN_PREFILT BIT(0) |
| 122 | # define FEAT_POWERDOWN_CSC BIT(1) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 123 | # define FEAT_POWERDOWN_SPDIF (1 << 3) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 124 | #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */ |
| 125 | #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */ |
| 126 | #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */ |
| 127 | # define INT_FLAGS_2_EDID_BLK_RD (1 << 1) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 128 | #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */ |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 129 | #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */ |
| 130 | #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */ |
| 131 | #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */ |
| 132 | #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */ |
| 133 | #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */ |
| 134 | # define VIP_CNTRL_0_MIRR_A (1 << 7) |
| 135 | # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4) |
| 136 | # define VIP_CNTRL_0_MIRR_B (1 << 3) |
| 137 | # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0) |
| 138 | #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */ |
| 139 | # define VIP_CNTRL_1_MIRR_C (1 << 7) |
| 140 | # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4) |
| 141 | # define VIP_CNTRL_1_MIRR_D (1 << 3) |
| 142 | # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0) |
| 143 | #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */ |
| 144 | # define VIP_CNTRL_2_MIRR_E (1 << 7) |
| 145 | # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4) |
| 146 | # define VIP_CNTRL_2_MIRR_F (1 << 3) |
| 147 | # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0) |
| 148 | #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */ |
| 149 | # define VIP_CNTRL_3_X_TGL (1 << 0) |
| 150 | # define VIP_CNTRL_3_H_TGL (1 << 1) |
| 151 | # define VIP_CNTRL_3_V_TGL (1 << 2) |
| 152 | # define VIP_CNTRL_3_EMB (1 << 3) |
| 153 | # define VIP_CNTRL_3_SYNC_DE (1 << 4) |
| 154 | # define VIP_CNTRL_3_SYNC_HS (1 << 5) |
| 155 | # define VIP_CNTRL_3_DE_INT (1 << 6) |
| 156 | # define VIP_CNTRL_3_EDGE (1 << 7) |
| 157 | #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */ |
| 158 | # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0) |
| 159 | # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2) |
| 160 | # define VIP_CNTRL_4_CCIR656 (1 << 4) |
| 161 | # define VIP_CNTRL_4_656_ALT (1 << 5) |
| 162 | # define VIP_CNTRL_4_TST_656 (1 << 6) |
| 163 | # define VIP_CNTRL_4_TST_PAT (1 << 7) |
| 164 | #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */ |
| 165 | # define VIP_CNTRL_5_CKCASE (1 << 0) |
| 166 | # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 167 | #define REG_MUX_AP REG(0x00, 0x26) /* read/write */ |
Jean-Francois Moine | 10df1a9 | 2014-01-25 18:14:40 +0100 | [diff] [blame] | 168 | # define MUX_AP_SELECT_I2S 0x64 |
| 169 | # define MUX_AP_SELECT_SPDIF 0x40 |
Russell King | bcb2481d | 2013-08-14 21:43:27 +0200 | [diff] [blame] | 170 | #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */ |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 171 | #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */ |
| 172 | # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0) |
| 173 | # define MAT_CONTRL_MAT_BP (1 << 2) |
| 174 | #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */ |
| 175 | #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */ |
| 176 | #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */ |
| 177 | #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */ |
| 178 | #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */ |
| 179 | #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */ |
| 180 | #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */ |
| 181 | #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */ |
| 182 | #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */ |
| 183 | #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */ |
| 184 | #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */ |
| 185 | #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */ |
| 186 | #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */ |
| 187 | #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */ |
| 188 | #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */ |
| 189 | #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */ |
| 190 | #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */ |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 191 | #define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */ |
| 192 | #define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */ |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 193 | #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */ |
| 194 | #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */ |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 195 | #define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */ |
| 196 | #define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */ |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 197 | #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */ |
| 198 | #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */ |
| 199 | #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */ |
| 200 | #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */ |
| 201 | #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */ |
| 202 | #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */ |
| 203 | #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */ |
| 204 | #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */ |
| 205 | #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */ |
| 206 | #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */ |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 207 | #define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */ |
| 208 | #define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */ |
| 209 | #define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */ |
| 210 | #define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */ |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 211 | #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */ |
| 212 | #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */ |
| 213 | #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */ |
| 214 | #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */ |
| 215 | #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */ |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 216 | # define TBG_CNTRL_0_TOP_TGL (1 << 0) |
| 217 | # define TBG_CNTRL_0_TOP_SEL (1 << 1) |
| 218 | # define TBG_CNTRL_0_DE_EXT (1 << 2) |
| 219 | # define TBG_CNTRL_0_TOP_EXT (1 << 3) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 220 | # define TBG_CNTRL_0_FRAME_DIS (1 << 5) |
| 221 | # define TBG_CNTRL_0_SYNC_MTHD (1 << 6) |
| 222 | # define TBG_CNTRL_0_SYNC_ONCE (1 << 7) |
| 223 | #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */ |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 224 | # define TBG_CNTRL_1_H_TGL (1 << 0) |
| 225 | # define TBG_CNTRL_1_V_TGL (1 << 1) |
| 226 | # define TBG_CNTRL_1_TGL_EN (1 << 2) |
| 227 | # define TBG_CNTRL_1_X_EXT (1 << 3) |
| 228 | # define TBG_CNTRL_1_H_EXT (1 << 4) |
| 229 | # define TBG_CNTRL_1_V_EXT (1 << 5) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 230 | # define TBG_CNTRL_1_DWIN_DIS (1 << 6) |
| 231 | #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */ |
| 232 | #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */ |
| 233 | # define HVF_CNTRL_0_SM (1 << 7) |
| 234 | # define HVF_CNTRL_0_RWB (1 << 6) |
| 235 | # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2) |
| 236 | # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0) |
| 237 | #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */ |
| 238 | # define HVF_CNTRL_1_FOR (1 << 0) |
| 239 | # define HVF_CNTRL_1_YUVBLK (1 << 1) |
| 240 | # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2) |
| 241 | # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4) |
| 242 | # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6) |
| 243 | #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */ |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 244 | #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */ |
| 245 | # define I2S_FORMAT(x) (((x) & 3) << 0) |
| 246 | #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */ |
Jean-Francois Moine | 10df1a9 | 2014-01-25 18:14:40 +0100 | [diff] [blame] | 247 | # define AIP_CLKSEL_AIP_SPDIF (0 << 3) |
| 248 | # define AIP_CLKSEL_AIP_I2S (1 << 3) |
| 249 | # define AIP_CLKSEL_FS_ACLK (0 << 0) |
| 250 | # define AIP_CLKSEL_FS_MCLK (1 << 0) |
| 251 | # define AIP_CLKSEL_FS_FS64SPDIF (2 << 0) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 252 | |
| 253 | /* Page 02h: PLL settings */ |
| 254 | #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */ |
| 255 | # define PLL_SERIAL_1_SRL_FDN (1 << 0) |
| 256 | # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1) |
| 257 | # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6) |
| 258 | #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */ |
Jean-Francois Moine | 3ae471f | 2014-01-25 18:14:36 +0100 | [diff] [blame] | 259 | # define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 260 | # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4) |
| 261 | #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */ |
| 262 | # define PLL_SERIAL_3_SRL_CCIR (1 << 0) |
| 263 | # define PLL_SERIAL_3_SRL_DE (1 << 2) |
| 264 | # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4) |
| 265 | #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */ |
| 266 | #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */ |
| 267 | #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */ |
| 268 | #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */ |
| 269 | #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */ |
| 270 | #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */ |
| 271 | #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */ |
| 272 | #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */ |
| 273 | #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */ |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 274 | # define AUDIO_DIV_SERCLK_1 0 |
| 275 | # define AUDIO_DIV_SERCLK_2 1 |
| 276 | # define AUDIO_DIV_SERCLK_4 2 |
| 277 | # define AUDIO_DIV_SERCLK_8 3 |
| 278 | # define AUDIO_DIV_SERCLK_16 4 |
| 279 | # define AUDIO_DIV_SERCLK_32 5 |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 280 | #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */ |
| 281 | # define SEL_CLK_SEL_CLK1 (1 << 0) |
| 282 | # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1) |
| 283 | # define SEL_CLK_ENA_SC_CLK (1 << 3) |
| 284 | #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */ |
| 285 | |
| 286 | |
| 287 | /* Page 09h: EDID Control */ |
| 288 | #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */ |
| 289 | /* next 127 successive registers are the EDID block */ |
| 290 | #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */ |
| 291 | #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */ |
| 292 | #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */ |
| 293 | #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */ |
| 294 | #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */ |
| 295 | |
| 296 | |
| 297 | /* Page 10h: information frames and packets */ |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 298 | #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */ |
| 299 | #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */ |
| 300 | #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */ |
| 301 | #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */ |
| 302 | #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */ |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 303 | |
| 304 | |
| 305 | /* Page 11h: audio settings and content info packets */ |
| 306 | #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */ |
| 307 | # define AIP_CNTRL_0_RST_FIFO (1 << 0) |
| 308 | # define AIP_CNTRL_0_SWAP (1 << 1) |
| 309 | # define AIP_CNTRL_0_LAYOUT (1 << 2) |
| 310 | # define AIP_CNTRL_0_ACR_MAN (1 << 5) |
| 311 | # define AIP_CNTRL_0_RST_CTS (1 << 6) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 312 | #define REG_CA_I2S REG(0x11, 0x01) /* read/write */ |
| 313 | # define CA_I2S_CA_I2S(x) (((x) & 31) << 0) |
| 314 | # define CA_I2S_HBR_CHSTAT (1 << 6) |
| 315 | #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */ |
| 316 | #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */ |
| 317 | #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */ |
| 318 | #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */ |
| 319 | #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */ |
| 320 | #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */ |
| 321 | #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */ |
| 322 | #define REG_CTS_N REG(0x11, 0x0c) /* read/write */ |
| 323 | # define CTS_N_K(x) (((x) & 7) << 0) |
| 324 | # define CTS_N_M(x) (((x) & 3) << 4) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 325 | #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */ |
| 326 | # define ENC_CNTRL_RST_ENC (1 << 0) |
| 327 | # define ENC_CNTRL_RST_SEL (1 << 1) |
| 328 | # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 329 | #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */ |
| 330 | # define DIP_FLAGS_ACR (1 << 0) |
| 331 | # define DIP_FLAGS_GC (1 << 1) |
| 332 | #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */ |
| 333 | # define DIP_IF_FLAGS_IF1 (1 << 1) |
| 334 | # define DIP_IF_FLAGS_IF2 (1 << 2) |
| 335 | # define DIP_IF_FLAGS_IF3 (1 << 3) |
| 336 | # define DIP_IF_FLAGS_IF4 (1 << 4) |
| 337 | # define DIP_IF_FLAGS_IF5 (1 << 5) |
| 338 | #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */ |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 339 | |
| 340 | |
| 341 | /* Page 12h: HDCP and OTP */ |
| 342 | #define REG_TX3 REG(0x12, 0x9a) /* read/write */ |
Russell King | 063b472 | 2013-08-14 21:43:26 +0200 | [diff] [blame] | 343 | #define REG_TX4 REG(0x12, 0x9b) /* read/write */ |
| 344 | # define TX4_PD_RAM (1 << 1) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 345 | #define REG_TX33 REG(0x12, 0xb8) /* read/write */ |
| 346 | # define TX33_HDMI (1 << 1) |
| 347 | |
| 348 | |
| 349 | /* Page 13h: Gamut related metadata packets */ |
| 350 | |
| 351 | |
| 352 | |
| 353 | /* CEC registers: (not paged) |
| 354 | */ |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 355 | #define REG_CEC_INTSTATUS 0xee /* read */ |
| 356 | # define CEC_INTSTATUS_CEC (1 << 0) |
| 357 | # define CEC_INTSTATUS_HDMI (1 << 1) |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 358 | #define REG_CEC_CAL_XOSC_CTRL1 0xf2 |
| 359 | # define CEC_CAL_XOSC_CTRL1_ENA_CAL BIT(0) |
| 360 | #define REG_CEC_DES_FREQ2 0xf5 |
| 361 | # define CEC_DES_FREQ2_DIS_AUTOCAL BIT(7) |
| 362 | #define REG_CEC_CLK 0xf6 |
| 363 | # define CEC_CLK_FRO 0x11 |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 364 | #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */ |
| 365 | # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7) |
| 366 | # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6) |
| 367 | # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1) |
| 368 | # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0) |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 369 | #define REG_CEC_RXSHPDINTENA 0xfc /* read/write */ |
| 370 | #define REG_CEC_RXSHPDINT 0xfd /* read */ |
Russell King | ec5d3e8 | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 371 | # define CEC_RXSHPDINT_RXSENS BIT(0) |
| 372 | # define CEC_RXSHPDINT_HPD BIT(1) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 373 | #define REG_CEC_RXSHPDLEV 0xfe /* read */ |
| 374 | # define CEC_RXSHPDLEV_RXSENS (1 << 0) |
| 375 | # define CEC_RXSHPDLEV_HPD (1 << 1) |
| 376 | |
| 377 | #define REG_CEC_ENAMODS 0xff /* read/write */ |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 378 | # define CEC_ENAMODS_EN_CEC_CLK (1 << 7) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 379 | # define CEC_ENAMODS_DIS_FRO (1 << 6) |
| 380 | # define CEC_ENAMODS_DIS_CCLK (1 << 5) |
| 381 | # define CEC_ENAMODS_EN_RXSENS (1 << 2) |
| 382 | # define CEC_ENAMODS_EN_HDMI (1 << 1) |
| 383 | # define CEC_ENAMODS_EN_CEC (1 << 0) |
| 384 | |
| 385 | |
| 386 | /* Device versions: */ |
| 387 | #define TDA9989N2 0x0101 |
| 388 | #define TDA19989 0x0201 |
| 389 | #define TDA19989N2 0x0202 |
| 390 | #define TDA19988 0x0301 |
| 391 | |
| 392 | static void |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 393 | cec_write(struct tda998x_priv *priv, u16 addr, u8 val) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 394 | { |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 395 | u8 buf[] = {addr, val}; |
Russell King | 14e5b58 | 2016-11-03 10:16:17 +0000 | [diff] [blame] | 396 | struct i2c_msg msg = { |
| 397 | .addr = priv->cec_addr, |
| 398 | .len = 2, |
| 399 | .buf = buf, |
| 400 | }; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 401 | int ret; |
| 402 | |
Russell King | 14e5b58 | 2016-11-03 10:16:17 +0000 | [diff] [blame] | 403 | ret = i2c_transfer(priv->hdmi->adapter, &msg, 1); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 404 | if (ret < 0) |
Russell King | 14e5b58 | 2016-11-03 10:16:17 +0000 | [diff] [blame] | 405 | dev_err(&priv->hdmi->dev, "Error %d writing to cec:0x%x\n", |
| 406 | ret, addr); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 407 | } |
| 408 | |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 409 | static u8 |
| 410 | cec_read(struct tda998x_priv *priv, u8 addr) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 411 | { |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 412 | u8 val; |
Russell King | 14e5b58 | 2016-11-03 10:16:17 +0000 | [diff] [blame] | 413 | struct i2c_msg msg[2] = { |
| 414 | { |
| 415 | .addr = priv->cec_addr, |
| 416 | .len = 1, |
| 417 | .buf = &addr, |
| 418 | }, { |
| 419 | .addr = priv->cec_addr, |
| 420 | .flags = I2C_M_RD, |
| 421 | .len = 1, |
| 422 | .buf = &val, |
| 423 | }, |
| 424 | }; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 425 | int ret; |
| 426 | |
Russell King | 14e5b58 | 2016-11-03 10:16:17 +0000 | [diff] [blame] | 427 | ret = i2c_transfer(priv->hdmi->adapter, msg, ARRAY_SIZE(msg)); |
| 428 | if (ret < 0) { |
| 429 | dev_err(&priv->hdmi->dev, "Error %d reading from cec:0x%x\n", |
| 430 | ret, addr); |
| 431 | val = 0; |
| 432 | } |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 433 | |
| 434 | return val; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 435 | } |
| 436 | |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 437 | static void cec_enamods(struct tda998x_priv *priv, u8 mods, bool enable) |
| 438 | { |
| 439 | int val = cec_read(priv, REG_CEC_ENAMODS); |
| 440 | |
| 441 | if (val < 0) |
| 442 | return; |
| 443 | |
| 444 | if (enable) |
| 445 | val |= mods; |
| 446 | else |
| 447 | val &= ~mods; |
| 448 | |
| 449 | cec_write(priv, REG_CEC_ENAMODS, val); |
| 450 | } |
| 451 | |
| 452 | static void tda998x_cec_set_calibration(struct tda998x_priv *priv, bool enable) |
| 453 | { |
| 454 | if (enable) { |
| 455 | u8 val; |
| 456 | |
| 457 | cec_write(priv, 0xf3, 0xc0); |
| 458 | cec_write(priv, 0xf4, 0xd4); |
| 459 | |
| 460 | /* Enable automatic calibration mode */ |
| 461 | val = cec_read(priv, REG_CEC_DES_FREQ2); |
| 462 | val &= ~CEC_DES_FREQ2_DIS_AUTOCAL; |
| 463 | cec_write(priv, REG_CEC_DES_FREQ2, val); |
| 464 | |
| 465 | /* Enable free running oscillator */ |
| 466 | cec_write(priv, REG_CEC_CLK, CEC_CLK_FRO); |
| 467 | cec_enamods(priv, CEC_ENAMODS_DIS_FRO, false); |
| 468 | |
| 469 | cec_write(priv, REG_CEC_CAL_XOSC_CTRL1, |
| 470 | CEC_CAL_XOSC_CTRL1_ENA_CAL); |
| 471 | } else { |
| 472 | cec_write(priv, REG_CEC_CAL_XOSC_CTRL1, 0); |
| 473 | } |
| 474 | } |
| 475 | |
| 476 | /* |
| 477 | * Calibration for the internal oscillator: we need to set calibration mode, |
| 478 | * and then pulse the IRQ line low for a 10ms ± 1% period. |
| 479 | */ |
| 480 | static void tda998x_cec_calibration(struct tda998x_priv *priv) |
| 481 | { |
| 482 | struct gpio_desc *calib = priv->calib; |
| 483 | |
| 484 | mutex_lock(&priv->edid_mutex); |
| 485 | if (priv->hdmi->irq > 0) |
| 486 | disable_irq(priv->hdmi->irq); |
| 487 | gpiod_direction_output(calib, 1); |
| 488 | tda998x_cec_set_calibration(priv, true); |
| 489 | |
| 490 | local_irq_disable(); |
| 491 | gpiod_set_value(calib, 0); |
| 492 | mdelay(10); |
| 493 | gpiod_set_value(calib, 1); |
| 494 | local_irq_enable(); |
| 495 | |
| 496 | tda998x_cec_set_calibration(priv, false); |
| 497 | gpiod_direction_input(calib); |
| 498 | if (priv->hdmi->irq > 0) |
| 499 | enable_irq(priv->hdmi->irq); |
| 500 | mutex_unlock(&priv->edid_mutex); |
| 501 | } |
| 502 | |
| 503 | static int tda998x_cec_hook_init(void *data) |
| 504 | { |
| 505 | struct tda998x_priv *priv = data; |
| 506 | struct gpio_desc *calib; |
| 507 | |
| 508 | calib = gpiod_get(&priv->hdmi->dev, "nxp,calib", GPIOD_ASIS); |
| 509 | if (IS_ERR(calib)) { |
| 510 | dev_warn(&priv->hdmi->dev, "failed to get calibration gpio: %ld\n", |
| 511 | PTR_ERR(calib)); |
| 512 | return PTR_ERR(calib); |
| 513 | } |
| 514 | |
| 515 | priv->calib = calib; |
| 516 | |
| 517 | return 0; |
| 518 | } |
| 519 | |
| 520 | static void tda998x_cec_hook_exit(void *data) |
| 521 | { |
| 522 | struct tda998x_priv *priv = data; |
| 523 | |
| 524 | gpiod_put(priv->calib); |
| 525 | priv->calib = NULL; |
| 526 | } |
| 527 | |
| 528 | static int tda998x_cec_hook_open(void *data) |
| 529 | { |
| 530 | struct tda998x_priv *priv = data; |
| 531 | |
| 532 | cec_enamods(priv, CEC_ENAMODS_EN_CEC_CLK | CEC_ENAMODS_EN_CEC, true); |
| 533 | tda998x_cec_calibration(priv); |
| 534 | |
| 535 | return 0; |
| 536 | } |
| 537 | |
| 538 | static void tda998x_cec_hook_release(void *data) |
| 539 | { |
| 540 | struct tda998x_priv *priv = data; |
| 541 | |
| 542 | cec_enamods(priv, CEC_ENAMODS_EN_CEC_CLK | CEC_ENAMODS_EN_CEC, false); |
| 543 | } |
| 544 | |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 545 | static int |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 546 | set_page(struct tda998x_priv *priv, u16 reg) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 547 | { |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 548 | if (REG2PAGE(reg) != priv->current_page) { |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 549 | struct i2c_client *client = priv->hdmi; |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 550 | u8 buf[] = { |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 551 | REG_CURPAGE, REG2PAGE(reg) |
| 552 | }; |
| 553 | int ret = i2c_master_send(client, buf, sizeof(buf)); |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 554 | if (ret < 0) { |
Julia Lawall | 288ffc7 | 2014-12-07 20:20:59 +0100 | [diff] [blame] | 555 | dev_err(&client->dev, "%s %04x err %d\n", __func__, |
Jean-Francois Moine | 704d63f | 2014-01-25 18:14:46 +0100 | [diff] [blame] | 556 | reg, ret); |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 557 | return ret; |
| 558 | } |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 559 | |
| 560 | priv->current_page = REG2PAGE(reg); |
| 561 | } |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 562 | return 0; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 563 | } |
| 564 | |
| 565 | static int |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 566 | reg_read_range(struct tda998x_priv *priv, u16 reg, char *buf, int cnt) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 567 | { |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 568 | struct i2c_client *client = priv->hdmi; |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 569 | u8 addr = REG2ADDR(reg); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 570 | int ret; |
| 571 | |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 572 | mutex_lock(&priv->mutex); |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 573 | ret = set_page(priv, reg); |
| 574 | if (ret < 0) |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 575 | goto out; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 576 | |
| 577 | ret = i2c_master_send(client, &addr, sizeof(addr)); |
| 578 | if (ret < 0) |
| 579 | goto fail; |
| 580 | |
| 581 | ret = i2c_master_recv(client, buf, cnt); |
| 582 | if (ret < 0) |
| 583 | goto fail; |
| 584 | |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 585 | goto out; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 586 | |
| 587 | fail: |
| 588 | dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg); |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 589 | out: |
| 590 | mutex_unlock(&priv->mutex); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 591 | return ret; |
| 592 | } |
| 593 | |
Laura Abbott | ca510ea | 2018-04-10 18:03:30 -0700 | [diff] [blame] | 594 | #define MAX_WRITE_RANGE_BUF 32 |
| 595 | |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 596 | static void |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 597 | reg_write_range(struct tda998x_priv *priv, u16 reg, u8 *p, int cnt) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 598 | { |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 599 | struct i2c_client *client = priv->hdmi; |
Laura Abbott | ca510ea | 2018-04-10 18:03:30 -0700 | [diff] [blame] | 600 | /* This is the maximum size of the buffer passed in */ |
| 601 | u8 buf[MAX_WRITE_RANGE_BUF + 1]; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 602 | int ret; |
| 603 | |
Laura Abbott | ca510ea | 2018-04-10 18:03:30 -0700 | [diff] [blame] | 604 | if (cnt > MAX_WRITE_RANGE_BUF) { |
| 605 | dev_err(&client->dev, "Fixed write buffer too small (%d)\n", |
| 606 | MAX_WRITE_RANGE_BUF); |
| 607 | return; |
| 608 | } |
| 609 | |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 610 | buf[0] = REG2ADDR(reg); |
| 611 | memcpy(&buf[1], p, cnt); |
| 612 | |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 613 | mutex_lock(&priv->mutex); |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 614 | ret = set_page(priv, reg); |
| 615 | if (ret < 0) |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 616 | goto out; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 617 | |
| 618 | ret = i2c_master_send(client, buf, cnt + 1); |
| 619 | if (ret < 0) |
| 620 | dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg); |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 621 | out: |
| 622 | mutex_unlock(&priv->mutex); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 623 | } |
| 624 | |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 625 | static int |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 626 | reg_read(struct tda998x_priv *priv, u16 reg) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 627 | { |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 628 | u8 val = 0; |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 629 | int ret; |
| 630 | |
| 631 | ret = reg_read_range(priv, reg, &val, sizeof(val)); |
| 632 | if (ret < 0) |
| 633 | return ret; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 634 | return val; |
| 635 | } |
| 636 | |
| 637 | static void |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 638 | reg_write(struct tda998x_priv *priv, u16 reg, u8 val) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 639 | { |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 640 | struct i2c_client *client = priv->hdmi; |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 641 | u8 buf[] = {REG2ADDR(reg), val}; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 642 | int ret; |
| 643 | |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 644 | mutex_lock(&priv->mutex); |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 645 | ret = set_page(priv, reg); |
| 646 | if (ret < 0) |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 647 | goto out; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 648 | |
Jean-Francois Moine | 704d63f | 2014-01-25 18:14:46 +0100 | [diff] [blame] | 649 | ret = i2c_master_send(client, buf, sizeof(buf)); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 650 | if (ret < 0) |
| 651 | dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg); |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 652 | out: |
| 653 | mutex_unlock(&priv->mutex); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 654 | } |
| 655 | |
| 656 | static void |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 657 | reg_write16(struct tda998x_priv *priv, u16 reg, u16 val) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 658 | { |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 659 | struct i2c_client *client = priv->hdmi; |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 660 | u8 buf[] = {REG2ADDR(reg), val >> 8, val}; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 661 | int ret; |
| 662 | |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 663 | mutex_lock(&priv->mutex); |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 664 | ret = set_page(priv, reg); |
| 665 | if (ret < 0) |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 666 | goto out; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 667 | |
Jean-Francois Moine | 704d63f | 2014-01-25 18:14:46 +0100 | [diff] [blame] | 668 | ret = i2c_master_send(client, buf, sizeof(buf)); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 669 | if (ret < 0) |
| 670 | dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg); |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 671 | out: |
| 672 | mutex_unlock(&priv->mutex); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 673 | } |
| 674 | |
| 675 | static void |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 676 | reg_set(struct tda998x_priv *priv, u16 reg, u8 val) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 677 | { |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 678 | int old_val; |
| 679 | |
| 680 | old_val = reg_read(priv, reg); |
| 681 | if (old_val >= 0) |
| 682 | reg_write(priv, reg, old_val | val); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 683 | } |
| 684 | |
| 685 | static void |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 686 | reg_clear(struct tda998x_priv *priv, u16 reg, u8 val) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 687 | { |
Jean-Francois Moine | 7d2eadc | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 688 | int old_val; |
| 689 | |
| 690 | old_val = reg_read(priv, reg); |
| 691 | if (old_val >= 0) |
| 692 | reg_write(priv, reg, old_val & ~val); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 693 | } |
| 694 | |
| 695 | static void |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 696 | tda998x_reset(struct tda998x_priv *priv) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 697 | { |
| 698 | /* reset audio and i2c master: */ |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 699 | reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 700 | msleep(50); |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 701 | reg_write(priv, REG_SOFTRESET, 0); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 702 | msleep(50); |
| 703 | |
| 704 | /* reset transmitter: */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 705 | reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR); |
| 706 | reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 707 | |
| 708 | /* PLL registers common configuration */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 709 | reg_write(priv, REG_PLL_SERIAL_1, 0x00); |
| 710 | reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1)); |
| 711 | reg_write(priv, REG_PLL_SERIAL_3, 0x00); |
| 712 | reg_write(priv, REG_SERIALIZER, 0x00); |
| 713 | reg_write(priv, REG_BUFFER_OUT, 0x00); |
| 714 | reg_write(priv, REG_PLL_SCG1, 0x00); |
| 715 | reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8); |
| 716 | reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK); |
| 717 | reg_write(priv, REG_PLL_SCGN1, 0xfa); |
| 718 | reg_write(priv, REG_PLL_SCGN2, 0x00); |
| 719 | reg_write(priv, REG_PLL_SCGR1, 0x5b); |
| 720 | reg_write(priv, REG_PLL_SCGR2, 0x00); |
| 721 | reg_write(priv, REG_PLL_SCG2, 0x10); |
Russell King | bcb2481d | 2013-08-14 21:43:27 +0200 | [diff] [blame] | 722 | |
| 723 | /* Write the default value MUX register */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 724 | reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 725 | } |
| 726 | |
Russell King | 0fc6f44 | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 727 | /* |
| 728 | * The TDA998x has a problem when trying to read the EDID close to a |
| 729 | * HPD assertion: it needs a delay of 100ms to avoid timing out while |
| 730 | * trying to read EDID data. |
| 731 | * |
Russell King | 95a9b68 | 2016-10-23 11:24:22 +0100 | [diff] [blame] | 732 | * However, tda998x_connector_get_modes() may be called at any moment |
Russell King | 9525c4d | 2015-08-14 11:28:53 +0100 | [diff] [blame] | 733 | * after tda998x_connector_detect() indicates that we are connected, so |
Russell King | 95a9b68 | 2016-10-23 11:24:22 +0100 | [diff] [blame] | 734 | * we need to delay probing modes in tda998x_connector_get_modes() after |
Russell King | 0fc6f44 | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 735 | * we have seen a HPD inactive->active transition. This code implements |
| 736 | * that delay. |
| 737 | */ |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 738 | static void tda998x_edid_delay_done(struct timer_list *t) |
Jean-Francois Moine | 6833d26 | 2014-11-29 08:57:15 +0100 | [diff] [blame] | 739 | { |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 740 | struct tda998x_priv *priv = from_timer(priv, t, edid_delay_timer); |
Jean-Francois Moine | 6833d26 | 2014-11-29 08:57:15 +0100 | [diff] [blame] | 741 | |
Russell King | 0fc6f44 | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 742 | priv->edid_delay_active = false; |
| 743 | wake_up(&priv->edid_delay_waitq); |
| 744 | schedule_work(&priv->detect_work); |
| 745 | } |
| 746 | |
| 747 | static void tda998x_edid_delay_start(struct tda998x_priv *priv) |
| 748 | { |
| 749 | priv->edid_delay_active = true; |
| 750 | mod_timer(&priv->edid_delay_timer, jiffies + HZ/10); |
| 751 | } |
| 752 | |
| 753 | static int tda998x_edid_delay_wait(struct tda998x_priv *priv) |
| 754 | { |
| 755 | return wait_event_killable(priv->edid_delay_waitq, !priv->edid_delay_active); |
| 756 | } |
| 757 | |
| 758 | /* |
| 759 | * We need to run the KMS hotplug event helper outside of our threaded |
| 760 | * interrupt routine as this can call back into our get_modes method, |
| 761 | * which will want to make use of interrupts. |
| 762 | */ |
| 763 | static void tda998x_detect_work(struct work_struct *work) |
| 764 | { |
| 765 | struct tda998x_priv *priv = |
| 766 | container_of(work, struct tda998x_priv, detect_work); |
Peter Rosin | b1eb4f8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 767 | struct drm_device *dev = priv->connector.dev; |
Russell King | 0fc6f44 | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 768 | |
| 769 | if (dev) |
| 770 | drm_kms_helper_hotplug_event(dev); |
Jean-Francois Moine | 6833d26 | 2014-11-29 08:57:15 +0100 | [diff] [blame] | 771 | } |
| 772 | |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 773 | /* |
| 774 | * only 2 interrupts may occur: screen plug/unplug and EDID read |
| 775 | */ |
| 776 | static irqreturn_t tda998x_irq_thread(int irq, void *data) |
| 777 | { |
| 778 | struct tda998x_priv *priv = data; |
| 779 | u8 sta, cec, lvl, flag0, flag1, flag2; |
Russell King | f84a97d | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 780 | bool handled = false; |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 781 | |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 782 | sta = cec_read(priv, REG_CEC_INTSTATUS); |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 783 | if (sta & CEC_INTSTATUS_HDMI) { |
| 784 | cec = cec_read(priv, REG_CEC_RXSHPDINT); |
| 785 | lvl = cec_read(priv, REG_CEC_RXSHPDLEV); |
| 786 | flag0 = reg_read(priv, REG_INT_FLAGS_0); |
| 787 | flag1 = reg_read(priv, REG_INT_FLAGS_1); |
| 788 | flag2 = reg_read(priv, REG_INT_FLAGS_2); |
| 789 | DRM_DEBUG_DRIVER( |
| 790 | "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n", |
| 791 | sta, cec, lvl, flag0, flag1, flag2); |
Russell King | ec5d3e8 | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 792 | |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 793 | if (cec & CEC_RXSHPDINT_HPD) { |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 794 | if (lvl & CEC_RXSHPDLEV_HPD) { |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 795 | tda998x_edid_delay_start(priv); |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 796 | } else { |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 797 | schedule_work(&priv->detect_work); |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 798 | cec_notifier_set_phys_addr(priv->cec_notify, |
| 799 | CEC_PHYS_ADDR_INVALID); |
| 800 | } |
Russell King | 0fc6f44 | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 801 | |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 802 | handled = true; |
| 803 | } |
Russell King | ec5d3e8 | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 804 | |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 805 | if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) { |
| 806 | priv->wq_edid_wait = 0; |
| 807 | wake_up(&priv->wq_edid); |
| 808 | handled = true; |
| 809 | } |
Russell King | ec5d3e8 | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 810 | } |
| 811 | |
Russell King | f84a97d | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 812 | return IRQ_RETVAL(handled); |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 813 | } |
| 814 | |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 815 | static void |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 816 | tda998x_write_if(struct tda998x_priv *priv, u8 bit, u16 addr, |
Russell King | 96795df | 2015-08-06 10:52:05 +0100 | [diff] [blame] | 817 | union hdmi_infoframe *frame) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 818 | { |
Laura Abbott | ca510ea | 2018-04-10 18:03:30 -0700 | [diff] [blame] | 819 | u8 buf[MAX_WRITE_RANGE_BUF]; |
Russell King | 96795df | 2015-08-06 10:52:05 +0100 | [diff] [blame] | 820 | ssize_t len; |
| 821 | |
| 822 | len = hdmi_infoframe_pack(frame, buf, sizeof(buf)); |
| 823 | if (len < 0) { |
| 824 | dev_err(&priv->hdmi->dev, |
| 825 | "hdmi_infoframe_pack() type=0x%02x failed: %zd\n", |
| 826 | frame->any.type, len); |
| 827 | return; |
| 828 | } |
| 829 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 830 | reg_clear(priv, REG_DIP_IF_FLAGS, bit); |
Russell King | 96795df | 2015-08-06 10:52:05 +0100 | [diff] [blame] | 831 | reg_write_range(priv, addr, buf, len); |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 832 | reg_set(priv, REG_DIP_IF_FLAGS, bit); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 833 | } |
| 834 | |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 835 | static int tda998x_write_aif(struct tda998x_priv *priv, |
| 836 | struct hdmi_audio_infoframe *cea) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 837 | { |
Russell King | 96795df | 2015-08-06 10:52:05 +0100 | [diff] [blame] | 838 | union hdmi_infoframe frame; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 839 | |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 840 | frame.audio = *cea; |
Russell King | 96795df | 2015-08-06 10:52:05 +0100 | [diff] [blame] | 841 | |
| 842 | tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, &frame); |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 843 | |
| 844 | return 0; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 845 | } |
| 846 | |
| 847 | static void |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 848 | tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 849 | { |
Russell King | 96795df | 2015-08-06 10:52:05 +0100 | [diff] [blame] | 850 | union hdmi_infoframe frame; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 851 | |
Shashank Sharma | 0c1f528 | 2017-07-13 21:03:07 +0530 | [diff] [blame] | 852 | drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, mode, false); |
Russell King | 96795df | 2015-08-06 10:52:05 +0100 | [diff] [blame] | 853 | frame.avi.quantization_range = HDMI_QUANTIZATION_RANGE_FULL; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 854 | |
Russell King | 96795df | 2015-08-06 10:52:05 +0100 | [diff] [blame] | 855 | tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, &frame); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 856 | } |
| 857 | |
Russell King | ad975f9 | 2016-10-23 11:30:56 +0100 | [diff] [blame] | 858 | /* Audio support */ |
| 859 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 860 | static void tda998x_audio_mute(struct tda998x_priv *priv, bool on) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 861 | { |
| 862 | if (on) { |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 863 | reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO); |
| 864 | reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO); |
| 865 | reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 866 | } else { |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 867 | reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 868 | } |
| 869 | } |
| 870 | |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 871 | static int |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 872 | tda998x_configure_audio(struct tda998x_priv *priv, |
Russell King | 319e658 | 2016-10-23 11:32:43 +0100 | [diff] [blame] | 873 | struct tda998x_audio_params *params) |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 874 | { |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 875 | u8 buf[6], clksel_aip, clksel_fs, cts_n, adiv; |
| 876 | u32 n; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 877 | |
| 878 | /* Enable audio ports */ |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 879 | reg_write(priv, REG_ENA_AP, params->config); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 880 | |
| 881 | /* Set audio input source */ |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 882 | switch (params->format) { |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 883 | case AFMT_SPDIF: |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 884 | reg_write(priv, REG_ENA_ACLK, 0); |
Jean-Francois Moine | 10df1a9 | 2014-01-25 18:14:40 +0100 | [diff] [blame] | 885 | reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF); |
| 886 | clksel_aip = AIP_CLKSEL_AIP_SPDIF; |
| 887 | clksel_fs = AIP_CLKSEL_FS_FS64SPDIF; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 888 | cts_n = CTS_N_M(3) | CTS_N_K(3); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 889 | break; |
| 890 | |
| 891 | case AFMT_I2S: |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 892 | reg_write(priv, REG_ENA_ACLK, 1); |
Jean-Francois Moine | 10df1a9 | 2014-01-25 18:14:40 +0100 | [diff] [blame] | 893 | reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S); |
| 894 | clksel_aip = AIP_CLKSEL_AIP_I2S; |
| 895 | clksel_fs = AIP_CLKSEL_FS_ACLK; |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 896 | switch (params->sample_width) { |
| 897 | case 16: |
| 898 | cts_n = CTS_N_M(3) | CTS_N_K(1); |
| 899 | break; |
| 900 | case 18: |
| 901 | case 20: |
| 902 | case 24: |
| 903 | cts_n = CTS_N_M(3) | CTS_N_K(2); |
| 904 | break; |
| 905 | default: |
| 906 | case 32: |
| 907 | cts_n = CTS_N_M(3) | CTS_N_K(3); |
| 908 | break; |
| 909 | } |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 910 | break; |
David Herrmann | 3b28802 | 2013-09-01 15:23:04 +0200 | [diff] [blame] | 911 | |
| 912 | default: |
Jyri Sarha | 7e56762 | 2016-08-09 22:00:05 +0300 | [diff] [blame] | 913 | dev_err(&priv->hdmi->dev, "Unsupported I2S format\n"); |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 914 | return -EINVAL; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 915 | } |
| 916 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 917 | reg_write(priv, REG_AIP_CLKSEL, clksel_aip); |
Jean-Francois Moine | a8b517e | 2014-01-25 18:14:39 +0100 | [diff] [blame] | 918 | reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT | |
| 919 | AIP_CNTRL_0_ACR_MAN); /* auto CTS */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 920 | reg_write(priv, REG_CTS_N, cts_n); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 921 | |
| 922 | /* |
| 923 | * Audio input somehow depends on HDMI line rate which is |
| 924 | * related to pixclk. Testing showed that modes with pixclk |
| 925 | * >100MHz need a larger divider while <40MHz need the default. |
| 926 | * There is no detailed info in the datasheet, so we just |
| 927 | * assume 100MHz requires larger divider. |
| 928 | */ |
Jean-Francois Moine | 2470fec | 2014-01-25 18:14:36 +0100 | [diff] [blame] | 929 | adiv = AUDIO_DIV_SERCLK_8; |
Russell King | 319e658 | 2016-10-23 11:32:43 +0100 | [diff] [blame] | 930 | if (priv->tmds_clock > 100000) |
Jean-Francois Moine | 2470fec | 2014-01-25 18:14:36 +0100 | [diff] [blame] | 931 | adiv++; /* AUDIO_DIV_SERCLK_16 */ |
| 932 | |
| 933 | /* S/PDIF asks for a larger divider */ |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 934 | if (params->format == AFMT_SPDIF) |
Jean-Francois Moine | 2470fec | 2014-01-25 18:14:36 +0100 | [diff] [blame] | 935 | adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */ |
| 936 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 937 | reg_write(priv, REG_AUDIO_DIV, adiv); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 938 | |
| 939 | /* |
| 940 | * This is the approximate value of N, which happens to be |
| 941 | * the recommended values for non-coherent clocks. |
| 942 | */ |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 943 | n = 128 * params->sample_rate / 1000; |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 944 | |
| 945 | /* Write the CTS and N values */ |
| 946 | buf[0] = 0x44; |
| 947 | buf[1] = 0x42; |
| 948 | buf[2] = 0x01; |
| 949 | buf[3] = n; |
| 950 | buf[4] = n >> 8; |
| 951 | buf[5] = n >> 16; |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 952 | reg_write_range(priv, REG_ACR_CTS_0, buf, 6); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 953 | |
| 954 | /* Set CTS clock reference */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 955 | reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 956 | |
| 957 | /* Reset CTS generator */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 958 | reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS); |
| 959 | reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 960 | |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 961 | /* Write the channel status |
| 962 | * The REG_CH_STAT_B-registers skip IEC958 AES2 byte, because |
| 963 | * there is a separate register for each I2S wire. |
| 964 | */ |
| 965 | buf[0] = params->status[0]; |
| 966 | buf[1] = params->status[1]; |
| 967 | buf[2] = params->status[3]; |
| 968 | buf[3] = params->status[4]; |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 969 | reg_write_range(priv, REG_CH_STAT_B(0), buf, 4); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 970 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 971 | tda998x_audio_mute(priv, true); |
Jean-Francois Moine | 73d5e25 | 2014-01-25 18:14:44 +0100 | [diff] [blame] | 972 | msleep(20); |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 973 | tda998x_audio_mute(priv, false); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 974 | |
Jyri Sarha | 95db3b2 | 2016-08-09 22:00:04 +0300 | [diff] [blame] | 975 | return tda998x_write_aif(priv, ¶ms->cea); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 976 | } |
| 977 | |
Russell King | ad975f9 | 2016-10-23 11:30:56 +0100 | [diff] [blame] | 978 | static int tda998x_audio_hw_params(struct device *dev, void *data, |
| 979 | struct hdmi_codec_daifmt *daifmt, |
| 980 | struct hdmi_codec_params *params) |
| 981 | { |
| 982 | struct tda998x_priv *priv = dev_get_drvdata(dev); |
| 983 | int i, ret; |
| 984 | struct tda998x_audio_params audio = { |
| 985 | .sample_width = params->sample_width, |
| 986 | .sample_rate = params->sample_rate, |
| 987 | .cea = params->cea, |
| 988 | }; |
| 989 | |
| 990 | memcpy(audio.status, params->iec.status, |
| 991 | min(sizeof(audio.status), sizeof(params->iec.status))); |
| 992 | |
| 993 | switch (daifmt->fmt) { |
| 994 | case HDMI_I2S: |
| 995 | if (daifmt->bit_clk_inv || daifmt->frame_clk_inv || |
| 996 | daifmt->bit_clk_master || daifmt->frame_clk_master) { |
| 997 | dev_err(dev, "%s: Bad flags %d %d %d %d\n", __func__, |
| 998 | daifmt->bit_clk_inv, daifmt->frame_clk_inv, |
| 999 | daifmt->bit_clk_master, |
| 1000 | daifmt->frame_clk_master); |
| 1001 | return -EINVAL; |
| 1002 | } |
| 1003 | for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++) |
| 1004 | if (priv->audio_port[i].format == AFMT_I2S) |
| 1005 | audio.config = priv->audio_port[i].config; |
| 1006 | audio.format = AFMT_I2S; |
| 1007 | break; |
| 1008 | case HDMI_SPDIF: |
| 1009 | for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++) |
| 1010 | if (priv->audio_port[i].format == AFMT_SPDIF) |
| 1011 | audio.config = priv->audio_port[i].config; |
| 1012 | audio.format = AFMT_SPDIF; |
| 1013 | break; |
| 1014 | default: |
| 1015 | dev_err(dev, "%s: Invalid format %d\n", __func__, daifmt->fmt); |
| 1016 | return -EINVAL; |
| 1017 | } |
| 1018 | |
| 1019 | if (audio.config == 0) { |
Colin Ian King | 9b2502b | 2016-11-14 22:46:43 +0000 | [diff] [blame] | 1020 | dev_err(dev, "%s: No audio configuration found\n", __func__); |
Russell King | ad975f9 | 2016-10-23 11:30:56 +0100 | [diff] [blame] | 1021 | return -EINVAL; |
| 1022 | } |
| 1023 | |
| 1024 | mutex_lock(&priv->audio_mutex); |
| 1025 | if (priv->supports_infoframes && priv->sink_has_audio) |
| 1026 | ret = tda998x_configure_audio(priv, &audio); |
| 1027 | else |
| 1028 | ret = 0; |
| 1029 | |
| 1030 | if (ret == 0) |
| 1031 | priv->audio_params = audio; |
| 1032 | mutex_unlock(&priv->audio_mutex); |
| 1033 | |
| 1034 | return ret; |
| 1035 | } |
| 1036 | |
| 1037 | static void tda998x_audio_shutdown(struct device *dev, void *data) |
| 1038 | { |
| 1039 | struct tda998x_priv *priv = dev_get_drvdata(dev); |
| 1040 | |
| 1041 | mutex_lock(&priv->audio_mutex); |
| 1042 | |
| 1043 | reg_write(priv, REG_ENA_AP, 0); |
| 1044 | |
| 1045 | priv->audio_params.format = AFMT_UNUSED; |
| 1046 | |
| 1047 | mutex_unlock(&priv->audio_mutex); |
| 1048 | } |
| 1049 | |
| 1050 | int tda998x_audio_digital_mute(struct device *dev, void *data, bool enable) |
| 1051 | { |
| 1052 | struct tda998x_priv *priv = dev_get_drvdata(dev); |
| 1053 | |
| 1054 | mutex_lock(&priv->audio_mutex); |
| 1055 | |
| 1056 | tda998x_audio_mute(priv, enable); |
| 1057 | |
| 1058 | mutex_unlock(&priv->audio_mutex); |
| 1059 | return 0; |
| 1060 | } |
| 1061 | |
| 1062 | static int tda998x_audio_get_eld(struct device *dev, void *data, |
| 1063 | uint8_t *buf, size_t len) |
| 1064 | { |
| 1065 | struct tda998x_priv *priv = dev_get_drvdata(dev); |
Russell King | ad975f9 | 2016-10-23 11:30:56 +0100 | [diff] [blame] | 1066 | |
Russell King | 02efac0 | 2016-10-23 11:31:44 +0100 | [diff] [blame] | 1067 | mutex_lock(&priv->audio_mutex); |
| 1068 | memcpy(buf, priv->connector.eld, |
| 1069 | min(sizeof(priv->connector.eld), len)); |
| 1070 | mutex_unlock(&priv->audio_mutex); |
Russell King | ad975f9 | 2016-10-23 11:30:56 +0100 | [diff] [blame] | 1071 | |
Russell King | 02efac0 | 2016-10-23 11:31:44 +0100 | [diff] [blame] | 1072 | return 0; |
Russell King | ad975f9 | 2016-10-23 11:30:56 +0100 | [diff] [blame] | 1073 | } |
| 1074 | |
| 1075 | static const struct hdmi_codec_ops audio_codec_ops = { |
| 1076 | .hw_params = tda998x_audio_hw_params, |
| 1077 | .audio_shutdown = tda998x_audio_shutdown, |
| 1078 | .digital_mute = tda998x_audio_digital_mute, |
| 1079 | .get_eld = tda998x_audio_get_eld, |
| 1080 | }; |
| 1081 | |
| 1082 | static int tda998x_audio_codec_init(struct tda998x_priv *priv, |
| 1083 | struct device *dev) |
| 1084 | { |
| 1085 | struct hdmi_codec_pdata codec_data = { |
| 1086 | .ops = &audio_codec_ops, |
| 1087 | .max_i2s_channels = 2, |
| 1088 | }; |
| 1089 | int i; |
| 1090 | |
| 1091 | for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++) { |
| 1092 | if (priv->audio_port[i].format == AFMT_I2S && |
| 1093 | priv->audio_port[i].config != 0) |
| 1094 | codec_data.i2s = 1; |
| 1095 | if (priv->audio_port[i].format == AFMT_SPDIF && |
| 1096 | priv->audio_port[i].config != 0) |
| 1097 | codec_data.spdif = 1; |
| 1098 | } |
| 1099 | |
| 1100 | priv->audio_pdev = platform_device_register_data( |
| 1101 | dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_AUTO, |
| 1102 | &codec_data, sizeof(codec_data)); |
| 1103 | |
| 1104 | return PTR_ERR_OR_ZERO(priv->audio_pdev); |
| 1105 | } |
| 1106 | |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1107 | /* DRM connector functions */ |
| 1108 | |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1109 | static int tda998x_connector_fill_modes(struct drm_connector *connector, |
| 1110 | uint32_t maxX, uint32_t maxY) |
| 1111 | { |
| 1112 | struct tda998x_priv *priv = conn_to_tda998x_priv(connector); |
| 1113 | int ret; |
| 1114 | |
Russell King | 02efac0 | 2016-10-23 11:31:44 +0100 | [diff] [blame] | 1115 | mutex_lock(&priv->audio_mutex); |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1116 | ret = drm_helper_probe_single_connector_modes(connector, maxX, maxY); |
| 1117 | |
| 1118 | if (connector->edid_blob_ptr) { |
| 1119 | struct edid *edid = (void *)connector->edid_blob_ptr->data; |
| 1120 | |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1121 | cec_notifier_set_phys_addr_from_edid(priv->cec_notify, edid); |
| 1122 | |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1123 | priv->sink_has_audio = drm_detect_monitor_audio(edid); |
| 1124 | } else { |
| 1125 | priv->sink_has_audio = false; |
| 1126 | } |
Russell King | 02efac0 | 2016-10-23 11:31:44 +0100 | [diff] [blame] | 1127 | mutex_unlock(&priv->audio_mutex); |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1128 | |
| 1129 | return ret; |
| 1130 | } |
| 1131 | |
| 1132 | static enum drm_connector_status |
| 1133 | tda998x_connector_detect(struct drm_connector *connector, bool force) |
| 1134 | { |
| 1135 | struct tda998x_priv *priv = conn_to_tda998x_priv(connector); |
| 1136 | u8 val = cec_read(priv, REG_CEC_RXSHPDLEV); |
| 1137 | |
| 1138 | return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected : |
| 1139 | connector_status_disconnected; |
| 1140 | } |
| 1141 | |
| 1142 | static void tda998x_connector_destroy(struct drm_connector *connector) |
| 1143 | { |
| 1144 | drm_connector_cleanup(connector); |
| 1145 | } |
| 1146 | |
| 1147 | static const struct drm_connector_funcs tda998x_connector_funcs = { |
Daniel Vetter | 7d902c0 | 2017-07-25 10:01:21 +0200 | [diff] [blame] | 1148 | .dpms = drm_helper_connector_dpms, |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1149 | .reset = drm_atomic_helper_connector_reset, |
| 1150 | .fill_modes = tda998x_connector_fill_modes, |
| 1151 | .detect = tda998x_connector_detect, |
| 1152 | .destroy = tda998x_connector_destroy, |
| 1153 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
| 1154 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
| 1155 | }; |
| 1156 | |
| 1157 | static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length) |
| 1158 | { |
| 1159 | struct tda998x_priv *priv = data; |
| 1160 | u8 offset, segptr; |
| 1161 | int ret, i; |
| 1162 | |
| 1163 | offset = (blk & 1) ? 128 : 0; |
| 1164 | segptr = blk / 2; |
| 1165 | |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1166 | mutex_lock(&priv->edid_mutex); |
| 1167 | |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1168 | reg_write(priv, REG_DDC_ADDR, 0xa0); |
| 1169 | reg_write(priv, REG_DDC_OFFS, offset); |
| 1170 | reg_write(priv, REG_DDC_SEGM_ADDR, 0x60); |
| 1171 | reg_write(priv, REG_DDC_SEGM, segptr); |
| 1172 | |
| 1173 | /* enable reading EDID: */ |
| 1174 | priv->wq_edid_wait = 1; |
| 1175 | reg_write(priv, REG_EDID_CTRL, 0x1); |
| 1176 | |
| 1177 | /* flag must be cleared by sw: */ |
| 1178 | reg_write(priv, REG_EDID_CTRL, 0x0); |
| 1179 | |
| 1180 | /* wait for block read to complete: */ |
| 1181 | if (priv->hdmi->irq) { |
| 1182 | i = wait_event_timeout(priv->wq_edid, |
| 1183 | !priv->wq_edid_wait, |
| 1184 | msecs_to_jiffies(100)); |
| 1185 | if (i < 0) { |
| 1186 | dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i); |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1187 | ret = i; |
| 1188 | goto failed; |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1189 | } |
| 1190 | } else { |
| 1191 | for (i = 100; i > 0; i--) { |
| 1192 | msleep(1); |
| 1193 | ret = reg_read(priv, REG_INT_FLAGS_2); |
| 1194 | if (ret < 0) |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1195 | goto failed; |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1196 | if (ret & INT_FLAGS_2_EDID_BLK_RD) |
| 1197 | break; |
| 1198 | } |
| 1199 | } |
| 1200 | |
| 1201 | if (i == 0) { |
| 1202 | dev_err(&priv->hdmi->dev, "read edid timeout\n"); |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1203 | ret = -ETIMEDOUT; |
| 1204 | goto failed; |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1205 | } |
| 1206 | |
| 1207 | ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length); |
| 1208 | if (ret != length) { |
| 1209 | dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n", |
| 1210 | blk, ret); |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1211 | goto failed; |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1212 | } |
| 1213 | |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1214 | ret = 0; |
| 1215 | |
| 1216 | failed: |
| 1217 | mutex_unlock(&priv->edid_mutex); |
| 1218 | return ret; |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1219 | } |
| 1220 | |
| 1221 | static int tda998x_connector_get_modes(struct drm_connector *connector) |
| 1222 | { |
| 1223 | struct tda998x_priv *priv = conn_to_tda998x_priv(connector); |
| 1224 | struct edid *edid; |
| 1225 | int n; |
| 1226 | |
| 1227 | /* |
| 1228 | * If we get killed while waiting for the HPD timeout, return |
| 1229 | * no modes found: we are not in a restartable path, so we |
| 1230 | * can't handle signals gracefully. |
| 1231 | */ |
| 1232 | if (tda998x_edid_delay_wait(priv)) |
| 1233 | return 0; |
| 1234 | |
| 1235 | if (priv->rev == TDA19988) |
| 1236 | reg_clear(priv, REG_TX4, TX4_PD_RAM); |
| 1237 | |
| 1238 | edid = drm_do_get_edid(connector, read_edid_block, priv); |
| 1239 | |
| 1240 | if (priv->rev == TDA19988) |
| 1241 | reg_set(priv, REG_TX4, TX4_PD_RAM); |
| 1242 | |
| 1243 | if (!edid) { |
| 1244 | dev_warn(&priv->hdmi->dev, "failed to read EDID\n"); |
| 1245 | return 0; |
| 1246 | } |
| 1247 | |
| 1248 | drm_mode_connector_update_edid_property(connector, edid); |
| 1249 | n = drm_add_edid_modes(connector, edid); |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1250 | |
| 1251 | kfree(edid); |
| 1252 | |
| 1253 | return n; |
| 1254 | } |
| 1255 | |
Luc Van Oostenryck | f555828 | 2018-04-24 15:15:21 +0200 | [diff] [blame] | 1256 | static enum drm_mode_status tda998x_connector_mode_valid(struct drm_connector *connector, |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1257 | struct drm_display_mode *mode) |
| 1258 | { |
| 1259 | /* TDA19988 dotclock can go up to 165MHz */ |
| 1260 | struct tda998x_priv *priv = conn_to_tda998x_priv(connector); |
| 1261 | |
| 1262 | if (mode->clock > ((priv->rev == TDA19988) ? 165000 : 150000)) |
| 1263 | return MODE_CLOCK_HIGH; |
| 1264 | if (mode->htotal >= BIT(13)) |
| 1265 | return MODE_BAD_HVALUE; |
| 1266 | if (mode->vtotal >= BIT(11)) |
| 1267 | return MODE_BAD_VVALUE; |
| 1268 | return MODE_OK; |
| 1269 | } |
| 1270 | |
| 1271 | static struct drm_encoder * |
| 1272 | tda998x_connector_best_encoder(struct drm_connector *connector) |
| 1273 | { |
| 1274 | struct tda998x_priv *priv = conn_to_tda998x_priv(connector); |
| 1275 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1276 | return priv->bridge.encoder; |
Russell King | 2557673 | 2016-10-23 11:29:59 +0100 | [diff] [blame] | 1277 | } |
| 1278 | |
| 1279 | static |
| 1280 | const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = { |
| 1281 | .get_modes = tda998x_connector_get_modes, |
| 1282 | .mode_valid = tda998x_connector_mode_valid, |
| 1283 | .best_encoder = tda998x_connector_best_encoder, |
| 1284 | }; |
| 1285 | |
Russell King | a2f7566 | 2016-10-23 11:30:56 +0100 | [diff] [blame] | 1286 | static int tda998x_connector_init(struct tda998x_priv *priv, |
| 1287 | struct drm_device *drm) |
| 1288 | { |
| 1289 | struct drm_connector *connector = &priv->connector; |
| 1290 | int ret; |
| 1291 | |
| 1292 | connector->interlace_allowed = 1; |
| 1293 | |
| 1294 | if (priv->hdmi->irq) |
| 1295 | connector->polled = DRM_CONNECTOR_POLL_HPD; |
| 1296 | else |
| 1297 | connector->polled = DRM_CONNECTOR_POLL_CONNECT | |
| 1298 | DRM_CONNECTOR_POLL_DISCONNECT; |
| 1299 | |
| 1300 | drm_connector_helper_add(connector, &tda998x_connector_helper_funcs); |
| 1301 | ret = drm_connector_init(drm, connector, &tda998x_connector_funcs, |
| 1302 | DRM_MODE_CONNECTOR_HDMIA); |
| 1303 | if (ret) |
| 1304 | return ret; |
| 1305 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1306 | drm_mode_connector_attach_encoder(&priv->connector, |
| 1307 | priv->bridge.encoder); |
Russell King | a2f7566 | 2016-10-23 11:30:56 +0100 | [diff] [blame] | 1308 | |
| 1309 | return 0; |
| 1310 | } |
| 1311 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1312 | /* DRM bridge functions */ |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1313 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1314 | static int tda998x_bridge_attach(struct drm_bridge *bridge) |
Peter Rosin | 2c6e758 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1315 | { |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1316 | struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge); |
| 1317 | |
| 1318 | return tda998x_connector_init(priv, bridge->dev); |
| 1319 | } |
| 1320 | |
| 1321 | static void tda998x_bridge_detach(struct drm_bridge *bridge) |
| 1322 | { |
| 1323 | struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge); |
| 1324 | |
| 1325 | drm_connector_cleanup(&priv->connector); |
| 1326 | } |
| 1327 | |
| 1328 | static void tda998x_bridge_enable(struct drm_bridge *bridge) |
| 1329 | { |
| 1330 | struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge); |
| 1331 | |
Peter Rosin | 2c6e758 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1332 | if (!priv->is_on) { |
| 1333 | /* enable video ports, audio will be enabled later */ |
| 1334 | reg_write(priv, REG_ENA_VP_0, 0xff); |
| 1335 | reg_write(priv, REG_ENA_VP_1, 0xff); |
| 1336 | reg_write(priv, REG_ENA_VP_2, 0xff); |
| 1337 | /* set muxing after enabling ports: */ |
| 1338 | reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0); |
| 1339 | reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1); |
| 1340 | reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2); |
| 1341 | |
| 1342 | priv->is_on = true; |
| 1343 | } |
| 1344 | } |
| 1345 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1346 | static void tda998x_bridge_disable(struct drm_bridge *bridge) |
Peter Rosin | 2c6e758 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1347 | { |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1348 | struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge); |
| 1349 | |
Peter Rosin | 2c6e758 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1350 | if (priv->is_on) { |
| 1351 | /* disable video ports */ |
| 1352 | reg_write(priv, REG_ENA_VP_0, 0x00); |
| 1353 | reg_write(priv, REG_ENA_VP_1, 0x00); |
| 1354 | reg_write(priv, REG_ENA_VP_2, 0x00); |
| 1355 | |
| 1356 | priv->is_on = false; |
| 1357 | } |
| 1358 | } |
| 1359 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1360 | static void tda998x_bridge_mode_set(struct drm_bridge *bridge, |
| 1361 | struct drm_display_mode *mode, |
| 1362 | struct drm_display_mode *adjusted_mode) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1363 | { |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1364 | struct tda998x_priv *priv = bridge_to_tda998x_priv(bridge); |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 1365 | u16 ref_pix, ref_line, n_pix, n_line; |
| 1366 | u16 hs_pix_s, hs_pix_e; |
| 1367 | u16 vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e; |
| 1368 | u16 vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e; |
| 1369 | u16 vwin1_line_s, vwin1_line_e; |
| 1370 | u16 vwin2_line_s, vwin2_line_e; |
| 1371 | u16 de_pix_s, de_pix_e; |
| 1372 | u8 reg, div, rep; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1373 | |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 1374 | /* |
| 1375 | * Internally TDA998x is using ITU-R BT.656 style sync but |
| 1376 | * we get VESA style sync. TDA998x is using a reference pixel |
| 1377 | * relative to ITU to sync to the input frame and for output |
| 1378 | * sync generation. Currently, we are using reference detection |
| 1379 | * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point |
| 1380 | * which is position of rising VS with coincident rising HS. |
| 1381 | * |
| 1382 | * Now there is some issues to take care of: |
| 1383 | * - HDMI data islands require sync-before-active |
| 1384 | * - TDA998x register values must be > 0 to be enabled |
| 1385 | * - REFLINE needs an additional offset of +1 |
| 1386 | * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB |
| 1387 | * |
| 1388 | * So we add +1 to all horizontal and vertical register values, |
| 1389 | * plus an additional +3 for REFPIX as we are using RGB input only. |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1390 | */ |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 1391 | n_pix = mode->htotal; |
| 1392 | n_line = mode->vtotal; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1393 | |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 1394 | hs_pix_e = mode->hsync_end - mode->hdisplay; |
| 1395 | hs_pix_s = mode->hsync_start - mode->hdisplay; |
| 1396 | de_pix_e = mode->htotal; |
| 1397 | de_pix_s = mode->htotal - mode->hdisplay; |
| 1398 | ref_pix = 3 + hs_pix_s; |
| 1399 | |
Sebastian Hesselbarth | 179f1aa | 2013-08-14 21:43:32 +0200 | [diff] [blame] | 1400 | /* |
| 1401 | * Attached LCD controllers may generate broken sync. Allow |
| 1402 | * those to adjust the position of the rising VS edge by adding |
| 1403 | * HSKEW to ref_pix. |
| 1404 | */ |
| 1405 | if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW) |
| 1406 | ref_pix += adjusted_mode->hskew; |
| 1407 | |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 1408 | if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) { |
| 1409 | ref_line = 1 + mode->vsync_start - mode->vdisplay; |
| 1410 | vwin1_line_s = mode->vtotal - mode->vdisplay - 1; |
| 1411 | vwin1_line_e = vwin1_line_s + mode->vdisplay; |
| 1412 | vs1_pix_s = vs1_pix_e = hs_pix_s; |
| 1413 | vs1_line_s = mode->vsync_start - mode->vdisplay; |
| 1414 | vs1_line_e = vs1_line_s + |
| 1415 | mode->vsync_end - mode->vsync_start; |
| 1416 | vwin2_line_s = vwin2_line_e = 0; |
| 1417 | vs2_pix_s = vs2_pix_e = 0; |
| 1418 | vs2_line_s = vs2_line_e = 0; |
| 1419 | } else { |
| 1420 | ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2; |
| 1421 | vwin1_line_s = (mode->vtotal - mode->vdisplay)/2; |
| 1422 | vwin1_line_e = vwin1_line_s + mode->vdisplay/2; |
| 1423 | vs1_pix_s = vs1_pix_e = hs_pix_s; |
| 1424 | vs1_line_s = (mode->vsync_start - mode->vdisplay)/2; |
| 1425 | vs1_line_e = vs1_line_s + |
| 1426 | (mode->vsync_end - mode->vsync_start)/2; |
| 1427 | vwin2_line_s = vwin1_line_s + mode->vtotal/2; |
| 1428 | vwin2_line_e = vwin2_line_s + mode->vdisplay/2; |
| 1429 | vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2; |
| 1430 | vs2_line_s = vs1_line_s + mode->vtotal/2 ; |
| 1431 | vs2_line_e = vs2_line_s + |
| 1432 | (mode->vsync_end - mode->vsync_start)/2; |
| 1433 | } |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1434 | |
| 1435 | div = 148500 / mode->clock; |
Jean-Francois Moine | 3ae471f | 2014-01-25 18:14:36 +0100 | [diff] [blame] | 1436 | if (div != 0) { |
| 1437 | div--; |
| 1438 | if (div > 3) |
| 1439 | div = 3; |
| 1440 | } |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1441 | |
Russell King | 2cae8e0 | 2016-11-02 21:38:34 +0000 | [diff] [blame] | 1442 | mutex_lock(&priv->audio_mutex); |
| 1443 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1444 | /* mute the audio FIFO: */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1445 | reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1446 | |
| 1447 | /* set HDMI HDCP mode off: */ |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 1448 | reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS); |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1449 | reg_clear(priv, REG_TX33, TX33_HDMI); |
| 1450 | reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0)); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1451 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1452 | /* no pre-filter or interpolator: */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1453 | reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1454 | HVF_CNTRL_0_INTPOL(0)); |
Russell King | 9476ed2 | 2016-11-03 15:19:06 +0000 | [diff] [blame] | 1455 | reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_PREFILT); |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1456 | reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0)); |
| 1457 | reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1458 | VIP_CNTRL_4_BLC(0)); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1459 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1460 | reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ); |
Jean-Francois Moine | a8b517e | 2014-01-25 18:14:39 +0100 | [diff] [blame] | 1461 | reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR | |
| 1462 | PLL_SERIAL_3_SRL_DE); |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1463 | reg_write(priv, REG_SERIALIZER, 0); |
| 1464 | reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0)); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1465 | |
| 1466 | /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */ |
| 1467 | rep = 0; |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1468 | reg_write(priv, REG_RPT_CNTRL, 0); |
| 1469 | reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1470 | SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK); |
| 1471 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1472 | reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1473 | PLL_SERIAL_2_SRL_PR(rep)); |
| 1474 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1475 | /* set color matrix bypass flag: */ |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 1476 | reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP | |
| 1477 | MAT_CONTRL_MAT_SC(1)); |
Russell King | 9476ed2 | 2016-11-03 15:19:06 +0000 | [diff] [blame] | 1478 | reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_CSC); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1479 | |
| 1480 | /* set BIAS tmds value: */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1481 | reg_write(priv, REG_ANA_GENERAL, 0x09); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1482 | |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 1483 | /* |
| 1484 | * Sync on rising HSYNC/VSYNC |
| 1485 | */ |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 1486 | reg = VIP_CNTRL_3_SYNC_HS; |
Sebastian Hesselbarth | 088d61d | 2013-08-14 21:43:31 +0200 | [diff] [blame] | 1487 | |
| 1488 | /* |
| 1489 | * TDA19988 requires high-active sync at input stage, |
| 1490 | * so invert low-active sync provided by master encoder here |
| 1491 | */ |
| 1492 | if (mode->flags & DRM_MODE_FLAG_NHSYNC) |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 1493 | reg |= VIP_CNTRL_3_H_TGL; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1494 | if (mode->flags & DRM_MODE_FLAG_NVSYNC) |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 1495 | reg |= VIP_CNTRL_3_V_TGL; |
| 1496 | reg_write(priv, REG_VIP_CNTRL_3, reg); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1497 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1498 | reg_write(priv, REG_VIDFORMAT, 0x00); |
| 1499 | reg_write16(priv, REG_REFPIX_MSB, ref_pix); |
| 1500 | reg_write16(priv, REG_REFLINE_MSB, ref_line); |
| 1501 | reg_write16(priv, REG_NPIX_MSB, n_pix); |
| 1502 | reg_write16(priv, REG_NLINE_MSB, n_line); |
| 1503 | reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s); |
| 1504 | reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s); |
| 1505 | reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e); |
| 1506 | reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e); |
| 1507 | reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s); |
| 1508 | reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s); |
| 1509 | reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e); |
| 1510 | reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e); |
| 1511 | reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s); |
| 1512 | reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e); |
| 1513 | reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s); |
| 1514 | reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e); |
| 1515 | reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s); |
| 1516 | reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e); |
| 1517 | reg_write16(priv, REG_DE_START_MSB, de_pix_s); |
| 1518 | reg_write16(priv, REG_DE_STOP_MSB, de_pix_e); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1519 | |
| 1520 | if (priv->rev == TDA19988) { |
| 1521 | /* let incoming pixels fill the active space (if any) */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1522 | reg_write(priv, REG_ENABLE_SPACE, 0x00); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1523 | } |
| 1524 | |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 1525 | /* |
| 1526 | * Always generate sync polarity relative to input sync and |
| 1527 | * revert input stage toggled sync at output stage |
| 1528 | */ |
| 1529 | reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN; |
| 1530 | if (mode->flags & DRM_MODE_FLAG_NHSYNC) |
| 1531 | reg |= TBG_CNTRL_1_H_TGL; |
| 1532 | if (mode->flags & DRM_MODE_FLAG_NVSYNC) |
| 1533 | reg |= TBG_CNTRL_1_V_TGL; |
| 1534 | reg_write(priv, REG_TBG_CNTRL_1, reg); |
| 1535 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1536 | /* must be last register set: */ |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 1537 | reg_write(priv, REG_TBG_CNTRL_0, 0); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 1538 | |
Russell King | 319e658 | 2016-10-23 11:32:43 +0100 | [diff] [blame] | 1539 | priv->tmds_clock = adjusted_mode->clock; |
| 1540 | |
Russell King | 896a413 | 2016-10-23 11:32:42 +0100 | [diff] [blame] | 1541 | /* CEA-861B section 6 says that: |
| 1542 | * CEA version 1 (CEA-861) has no support for infoframes. |
| 1543 | * CEA version 2 (CEA-861A) supports version 1 AVI infoframes, |
| 1544 | * and optional basic audio. |
| 1545 | * CEA version 3 (CEA-861B) supports version 1 and 2 AVI infoframes, |
| 1546 | * and optional digital audio, with audio infoframes. |
| 1547 | * |
| 1548 | * Since we only support generation of version 2 AVI infoframes, |
| 1549 | * ignore CEA version 2 and below (iow, behave as if we're a |
| 1550 | * CEA-861 source.) |
| 1551 | */ |
| 1552 | priv->supports_infoframes = priv->connector.display_info.cea_rev >= 3; |
| 1553 | |
| 1554 | if (priv->supports_infoframes) { |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 1555 | /* We need to turn HDMI HDCP stuff on to get audio through */ |
Jean-Francois Moine | 81b53a1 | 2014-01-25 18:14:42 +0100 | [diff] [blame] | 1556 | reg &= ~TBG_CNTRL_1_DWIN_DIS; |
| 1557 | reg_write(priv, REG_TBG_CNTRL_1, reg); |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1558 | reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1)); |
| 1559 | reg_set(priv, REG_TX33, TX33_HDMI); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 1560 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1561 | tda998x_write_avi(priv, adjusted_mode); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 1562 | |
Russell King | 8f3f21f | 2016-11-02 21:15:04 +0000 | [diff] [blame] | 1563 | if (priv->audio_params.format != AFMT_UNUSED && |
| 1564 | priv->sink_has_audio) |
Russell King | 319e658 | 2016-10-23 11:32:43 +0100 | [diff] [blame] | 1565 | tda998x_configure_audio(priv, &priv->audio_params); |
Russell King | c4c11dd | 2013-08-14 21:43:30 +0200 | [diff] [blame] | 1566 | } |
Russell King | 319e658 | 2016-10-23 11:32:43 +0100 | [diff] [blame] | 1567 | |
| 1568 | mutex_unlock(&priv->audio_mutex); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1569 | } |
| 1570 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1571 | static const struct drm_bridge_funcs tda998x_bridge_funcs = { |
| 1572 | .attach = tda998x_bridge_attach, |
| 1573 | .detach = tda998x_bridge_detach, |
| 1574 | .disable = tda998x_bridge_disable, |
| 1575 | .mode_set = tda998x_bridge_mode_set, |
| 1576 | .enable = tda998x_bridge_enable, |
| 1577 | }; |
| 1578 | |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1579 | static void tda998x_destroy(struct device *dev) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1580 | { |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1581 | struct tda998x_priv *priv = dev_get_drvdata(dev); |
| 1582 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1583 | drm_bridge_remove(&priv->bridge); |
| 1584 | |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1585 | /* disable all IRQs and free the IRQ handler */ |
| 1586 | cec_write(priv, REG_CEC_RXSHPDINTENA, 0); |
| 1587 | reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD); |
Russell King | 0fc6f44 | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 1588 | |
Jyri Sarha | 7e56762 | 2016-08-09 22:00:05 +0300 | [diff] [blame] | 1589 | if (priv->audio_pdev) |
| 1590 | platform_device_unregister(priv->audio_pdev); |
| 1591 | |
Russell King | 0fc6f44 | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 1592 | if (priv->hdmi->irq) |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1593 | free_irq(priv->hdmi->irq, priv); |
Russell King | 0fc6f44 | 2015-06-06 21:41:09 +0100 | [diff] [blame] | 1594 | |
| 1595 | del_timer_sync(&priv->edid_delay_timer); |
| 1596 | cancel_work_sync(&priv->detect_work); |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1597 | |
Jean-Francois Moine | 89fc868 | 2014-07-07 17:59:51 +0200 | [diff] [blame] | 1598 | i2c_unregister_device(priv->cec); |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1599 | |
| 1600 | if (priv->cec_notify) |
| 1601 | cec_notifier_put(priv->cec_notify); |
Russell King | a8f4d4d6 | 2014-02-07 19:17:21 +0000 | [diff] [blame] | 1602 | } |
| 1603 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1604 | /* I2C driver functions */ |
| 1605 | |
Jyri Sarha | 7e56762 | 2016-08-09 22:00:05 +0300 | [diff] [blame] | 1606 | static int tda998x_get_audio_ports(struct tda998x_priv *priv, |
| 1607 | struct device_node *np) |
| 1608 | { |
| 1609 | const u32 *port_data; |
| 1610 | u32 size; |
| 1611 | int i; |
| 1612 | |
| 1613 | port_data = of_get_property(np, "audio-ports", &size); |
| 1614 | if (!port_data) |
| 1615 | return 0; |
| 1616 | |
| 1617 | size /= sizeof(u32); |
| 1618 | if (size > 2 * ARRAY_SIZE(priv->audio_port) || size % 2 != 0) { |
| 1619 | dev_err(&priv->hdmi->dev, |
| 1620 | "Bad number of elements in audio-ports dt-property\n"); |
| 1621 | return -EINVAL; |
| 1622 | } |
| 1623 | |
| 1624 | size /= 2; |
| 1625 | |
| 1626 | for (i = 0; i < size; i++) { |
| 1627 | u8 afmt = be32_to_cpup(&port_data[2*i]); |
| 1628 | u8 ena_ap = be32_to_cpup(&port_data[2*i+1]); |
| 1629 | |
| 1630 | if (afmt != AFMT_SPDIF && afmt != AFMT_I2S) { |
| 1631 | dev_err(&priv->hdmi->dev, |
| 1632 | "Bad audio format %u\n", afmt); |
| 1633 | return -EINVAL; |
| 1634 | } |
| 1635 | |
| 1636 | priv->audio_port[i].format = afmt; |
| 1637 | priv->audio_port[i].config = ena_ap; |
| 1638 | } |
| 1639 | |
| 1640 | if (priv->audio_port[0].format == priv->audio_port[1].format) { |
| 1641 | dev_err(&priv->hdmi->dev, |
| 1642 | "There can only be on I2S port and one SPDIF port\n"); |
| 1643 | return -EINVAL; |
| 1644 | } |
| 1645 | return 0; |
| 1646 | } |
| 1647 | |
Russell King | 6c1187a | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1648 | static void tda998x_set_config(struct tda998x_priv *priv, |
| 1649 | const struct tda998x_encoder_params *p) |
| 1650 | { |
| 1651 | priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) | |
| 1652 | (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) | |
| 1653 | VIP_CNTRL_0_SWAP_B(p->swap_b) | |
| 1654 | (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0); |
| 1655 | priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) | |
| 1656 | (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) | |
| 1657 | VIP_CNTRL_1_SWAP_D(p->swap_d) | |
| 1658 | (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0); |
| 1659 | priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) | |
| 1660 | (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) | |
| 1661 | VIP_CNTRL_2_SWAP_F(p->swap_f) | |
| 1662 | (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0); |
| 1663 | |
| 1664 | priv->audio_params = p->audio_params; |
| 1665 | } |
| 1666 | |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1667 | static int tda998x_create(struct device *dev) |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1668 | { |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1669 | struct i2c_client *client = to_i2c_client(dev); |
Jean-Francois Moine | 0d44ea1 | 2014-01-25 18:14:41 +0100 | [diff] [blame] | 1670 | struct device_node *np = client->dev.of_node; |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1671 | struct i2c_board_info cec_info; |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1672 | struct tda998x_priv *priv; |
Jean-Francois Moine | 0d44ea1 | 2014-01-25 18:14:41 +0100 | [diff] [blame] | 1673 | u32 video; |
Russell King | fb7544d | 2014-02-02 16:18:24 +0000 | [diff] [blame] | 1674 | int rev_lo, rev_hi, ret; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1675 | |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1676 | priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); |
| 1677 | if (!priv) |
| 1678 | return -ENOMEM; |
| 1679 | |
| 1680 | dev_set_drvdata(dev, priv); |
| 1681 | |
Russell King | d93ae19 | 2016-11-17 23:38:29 +0000 | [diff] [blame] | 1682 | mutex_init(&priv->mutex); /* protect the page access */ |
| 1683 | mutex_init(&priv->audio_mutex); /* protect access from audio thread */ |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1684 | mutex_init(&priv->edid_mutex); |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1685 | INIT_LIST_HEAD(&priv->bridge.list); |
Russell King | d93ae19 | 2016-11-17 23:38:29 +0000 | [diff] [blame] | 1686 | init_waitqueue_head(&priv->edid_delay_waitq); |
| 1687 | timer_setup(&priv->edid_delay_timer, tda998x_edid_delay_done, 0); |
| 1688 | INIT_WORK(&priv->detect_work, tda998x_detect_work); |
Russell King | ba300c1 | 2016-11-17 23:55:00 +0000 | [diff] [blame] | 1689 | |
Russell King | 5e74c22 | 2013-08-14 21:43:29 +0200 | [diff] [blame] | 1690 | priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3); |
| 1691 | priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1); |
| 1692 | priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5); |
| 1693 | |
Russell King | 14e5b58 | 2016-11-03 10:16:17 +0000 | [diff] [blame] | 1694 | /* CEC I2C address bound to TDA998x I2C addr by configuration pins */ |
| 1695 | priv->cec_addr = 0x34 + (client->addr & 0x03); |
Jean-Francois Moine | 2eb4c7b | 2014-01-25 18:14:45 +0100 | [diff] [blame] | 1696 | priv->current_page = 0xff; |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1697 | priv->hdmi = client; |
Jean-Francois Moine | ed9a842 | 2014-11-29 08:30:51 +0100 | [diff] [blame] | 1698 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1699 | /* wake up the device: */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1700 | cec_write(priv, REG_CEC_ENAMODS, |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1701 | CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI); |
| 1702 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1703 | tda998x_reset(priv); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1704 | |
| 1705 | /* read version: */ |
Russell King | fb7544d | 2014-02-02 16:18:24 +0000 | [diff] [blame] | 1706 | rev_lo = reg_read(priv, REG_VERSION_LSB); |
Russell King | 6a765c3 | 2016-11-17 23:49:43 +0000 | [diff] [blame] | 1707 | if (rev_lo < 0) { |
| 1708 | dev_err(&client->dev, "failed to read version: %d\n", rev_lo); |
| 1709 | return rev_lo; |
| 1710 | } |
| 1711 | |
Russell King | fb7544d | 2014-02-02 16:18:24 +0000 | [diff] [blame] | 1712 | rev_hi = reg_read(priv, REG_VERSION_MSB); |
Russell King | 6a765c3 | 2016-11-17 23:49:43 +0000 | [diff] [blame] | 1713 | if (rev_hi < 0) { |
| 1714 | dev_err(&client->dev, "failed to read version: %d\n", rev_hi); |
| 1715 | return rev_hi; |
Russell King | fb7544d | 2014-02-02 16:18:24 +0000 | [diff] [blame] | 1716 | } |
| 1717 | |
| 1718 | priv->rev = rev_lo | rev_hi << 8; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1719 | |
| 1720 | /* mask off feature bits: */ |
| 1721 | priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */ |
| 1722 | |
| 1723 | switch (priv->rev) { |
Jean-Francois Moine | b728fab | 2014-01-25 18:14:46 +0100 | [diff] [blame] | 1724 | case TDA9989N2: |
| 1725 | dev_info(&client->dev, "found TDA9989 n2"); |
| 1726 | break; |
| 1727 | case TDA19989: |
| 1728 | dev_info(&client->dev, "found TDA19989"); |
| 1729 | break; |
| 1730 | case TDA19989N2: |
| 1731 | dev_info(&client->dev, "found TDA19989 n2"); |
| 1732 | break; |
| 1733 | case TDA19988: |
| 1734 | dev_info(&client->dev, "found TDA19988"); |
| 1735 | break; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1736 | default: |
Jean-Francois Moine | b728fab | 2014-01-25 18:14:46 +0100 | [diff] [blame] | 1737 | dev_err(&client->dev, "found unsupported device: %04x\n", |
| 1738 | priv->rev); |
Russell King | 6a765c3 | 2016-11-17 23:49:43 +0000 | [diff] [blame] | 1739 | return -ENXIO; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1740 | } |
| 1741 | |
| 1742 | /* after reset, enable DDC: */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1743 | reg_write(priv, REG_DDC_DISABLE, 0x00); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1744 | |
| 1745 | /* set clock on DDC channel: */ |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1746 | reg_write(priv, REG_TX3, 39); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1747 | |
| 1748 | /* if necessary, disable multi-master: */ |
| 1749 | if (priv->rev == TDA19989) |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1750 | reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1751 | |
Jean-Francois Moine | 2f7f730 | 2014-01-25 18:14:47 +0100 | [diff] [blame] | 1752 | cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL, |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1753 | CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL); |
| 1754 | |
Russell King | ba8975f | 2017-03-11 11:12:22 +0000 | [diff] [blame] | 1755 | /* ensure interrupts are disabled */ |
| 1756 | cec_write(priv, REG_CEC_RXSHPDINTENA, 0); |
| 1757 | |
| 1758 | /* clear pending interrupts */ |
| 1759 | cec_read(priv, REG_CEC_RXSHPDINT); |
| 1760 | reg_read(priv, REG_INT_FLAGS_0); |
| 1761 | reg_read(priv, REG_INT_FLAGS_1); |
| 1762 | reg_read(priv, REG_INT_FLAGS_2); |
| 1763 | |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1764 | /* initialize the optional IRQ */ |
| 1765 | if (client->irq) { |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 1766 | unsigned long irq_flags; |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1767 | |
Jean-Francois Moine | 6833d26 | 2014-11-29 08:57:15 +0100 | [diff] [blame] | 1768 | /* init read EDID waitqueue and HDP work */ |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1769 | init_waitqueue_head(&priv->wq_edid); |
| 1770 | |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 1771 | irq_flags = |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1772 | irqd_get_trigger_type(irq_get_irq_data(client->irq)); |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1773 | |
| 1774 | priv->cec_glue.irq_flags = irq_flags; |
| 1775 | |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 1776 | irq_flags |= IRQF_SHARED | IRQF_ONESHOT; |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1777 | ret = request_threaded_irq(client->irq, NULL, |
Russell King | ae81553 | 2016-11-03 08:58:04 +0000 | [diff] [blame] | 1778 | tda998x_irq_thread, irq_flags, |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1779 | "tda998x", priv); |
| 1780 | if (ret) { |
| 1781 | dev_err(&client->dev, |
| 1782 | "failed to request IRQ#%u: %d\n", |
| 1783 | client->irq, ret); |
Russell King | 6a765c3 | 2016-11-17 23:49:43 +0000 | [diff] [blame] | 1784 | goto err_irq; |
Jean-Francois Moine | 12473b7 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1785 | } |
| 1786 | |
| 1787 | /* enable HPD irq */ |
| 1788 | cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD); |
| 1789 | } |
| 1790 | |
Russell King | 7e8675f | 2016-10-05 12:47:50 +0100 | [diff] [blame] | 1791 | priv->cec_notify = cec_notifier_get(&client->dev); |
| 1792 | if (!priv->cec_notify) { |
| 1793 | ret = -ENOMEM; |
| 1794 | goto fail; |
| 1795 | } |
| 1796 | |
| 1797 | priv->cec_glue.parent = &client->dev; |
| 1798 | priv->cec_glue.data = priv; |
| 1799 | priv->cec_glue.init = tda998x_cec_hook_init; |
| 1800 | priv->cec_glue.exit = tda998x_cec_hook_exit; |
| 1801 | priv->cec_glue.open = tda998x_cec_hook_open; |
| 1802 | priv->cec_glue.release = tda998x_cec_hook_release; |
| 1803 | |
| 1804 | /* |
| 1805 | * Some TDA998x are actually two I2C devices merged onto one piece |
| 1806 | * of silicon: TDA9989 and TDA19989 combine the HDMI transmitter |
| 1807 | * with a slightly modified TDA9950 CEC device. The CEC device |
| 1808 | * is at the TDA9950 address, with the address pins strapped across |
| 1809 | * to the TDA998x address pins. Hence, it always has the same |
| 1810 | * offset. |
| 1811 | */ |
| 1812 | memset(&cec_info, 0, sizeof(cec_info)); |
| 1813 | strlcpy(cec_info.type, "tda9950", sizeof(cec_info.type)); |
| 1814 | cec_info.addr = priv->cec_addr; |
| 1815 | cec_info.platform_data = &priv->cec_glue; |
| 1816 | cec_info.irq = client->irq; |
| 1817 | |
| 1818 | priv->cec = i2c_new_device(client->adapter, &cec_info); |
Russell King | 101e996 | 2016-11-17 23:40:26 +0000 | [diff] [blame] | 1819 | if (!priv->cec) { |
| 1820 | ret = -ENODEV; |
| 1821 | goto fail; |
| 1822 | } |
| 1823 | |
Jean-Francois Moine | e478262 | 2014-01-25 18:14:38 +0100 | [diff] [blame] | 1824 | /* enable EDID read irq: */ |
| 1825 | reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD); |
| 1826 | |
Russell King | 6c1187a | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1827 | if (np) { |
| 1828 | /* get the device tree parameters */ |
| 1829 | ret = of_property_read_u32(np, "video-ports", &video); |
| 1830 | if (ret == 0) { |
| 1831 | priv->vip_cntrl_0 = video >> 16; |
| 1832 | priv->vip_cntrl_1 = video >> 8; |
| 1833 | priv->vip_cntrl_2 = video; |
| 1834 | } |
Jean-Francois Moine | 0d44ea1 | 2014-01-25 18:14:41 +0100 | [diff] [blame] | 1835 | |
Russell King | 6c1187a | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1836 | ret = tda998x_get_audio_ports(priv, np); |
| 1837 | if (ret) |
| 1838 | goto fail; |
| 1839 | |
| 1840 | if (priv->audio_port[0].format != AFMT_UNUSED) |
| 1841 | tda998x_audio_codec_init(priv, &client->dev); |
| 1842 | } else if (client->dev.platform_data) { |
| 1843 | tda998x_set_config(priv, client->dev.platform_data); |
Jean-Francois Moine | 0d44ea1 | 2014-01-25 18:14:41 +0100 | [diff] [blame] | 1844 | } |
| 1845 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1846 | priv->bridge.funcs = &tda998x_bridge_funcs; |
| 1847 | #ifdef CONFIG_OF |
| 1848 | priv->bridge.of_node = dev->of_node; |
| 1849 | #endif |
| 1850 | |
| 1851 | drm_bridge_add(&priv->bridge); |
| 1852 | |
Jyri Sarha | 7e56762 | 2016-08-09 22:00:05 +0300 | [diff] [blame] | 1853 | return 0; |
Russell King | 6a765c3 | 2016-11-17 23:49:43 +0000 | [diff] [blame] | 1854 | |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1855 | fail: |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1856 | tda998x_destroy(dev); |
Russell King | 6a765c3 | 2016-11-17 23:49:43 +0000 | [diff] [blame] | 1857 | err_irq: |
Russell King | 6a765c3 | 2016-11-17 23:49:43 +0000 | [diff] [blame] | 1858 | return ret; |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1859 | } |
| 1860 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1861 | /* DRM encoder functions */ |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1862 | |
| 1863 | static void tda998x_encoder_destroy(struct drm_encoder *encoder) |
| 1864 | { |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1865 | drm_encoder_cleanup(encoder); |
| 1866 | } |
| 1867 | |
| 1868 | static const struct drm_encoder_funcs tda998x_encoder_funcs = { |
| 1869 | .destroy = tda998x_encoder_destroy, |
| 1870 | }; |
| 1871 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1872 | static int tda998x_encoder_init(struct device *dev, struct drm_device *drm) |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1873 | { |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1874 | struct tda998x_priv *priv = dev_get_drvdata(dev); |
Russell King | e66e03a | 2015-06-06 21:41:10 +0100 | [diff] [blame] | 1875 | u32 crtcs = 0; |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1876 | int ret; |
| 1877 | |
Russell King | 5dbcf31 | 2014-06-15 11:11:10 +0100 | [diff] [blame] | 1878 | if (dev->of_node) |
| 1879 | crtcs = drm_of_find_possible_crtcs(drm, dev->of_node); |
| 1880 | |
| 1881 | /* If no CRTCs were found, fall back to our old behaviour */ |
| 1882 | if (crtcs == 0) { |
| 1883 | dev_warn(dev, "Falling back to first CRTC\n"); |
| 1884 | crtcs = 1 << 0; |
| 1885 | } |
| 1886 | |
Russell King | a3584f6 | 2015-08-14 11:22:50 +0100 | [diff] [blame] | 1887 | priv->encoder.possible_crtcs = crtcs; |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1888 | |
Russell King | a3584f6 | 2015-08-14 11:22:50 +0100 | [diff] [blame] | 1889 | ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs, |
Ville Syrjälä | 13a3d91 | 2015-12-09 16:20:18 +0200 | [diff] [blame] | 1890 | DRM_MODE_ENCODER_TMDS, NULL); |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1891 | if (ret) |
| 1892 | goto err_encoder; |
| 1893 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1894 | ret = drm_bridge_attach(&priv->encoder, &priv->bridge, NULL); |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1895 | if (ret) |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1896 | goto err_bridge; |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1897 | |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1898 | return 0; |
| 1899 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1900 | err_bridge: |
Russell King | a3584f6 | 2015-08-14 11:22:50 +0100 | [diff] [blame] | 1901 | drm_encoder_cleanup(&priv->encoder); |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1902 | err_encoder: |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1903 | return ret; |
| 1904 | } |
| 1905 | |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1906 | static int tda998x_bind(struct device *dev, struct device *master, void *data) |
| 1907 | { |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1908 | struct drm_device *drm = data; |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1909 | int ret; |
| 1910 | |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1911 | ret = tda998x_create(dev); |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1912 | if (ret) |
| 1913 | return ret; |
| 1914 | |
| 1915 | ret = tda998x_encoder_init(dev, drm); |
| 1916 | if (ret) { |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1917 | tda998x_destroy(dev); |
Russell King | 30bd8b8 | 2018-08-02 10:25:19 +0100 | [diff] [blame] | 1918 | return ret; |
| 1919 | } |
| 1920 | return 0; |
| 1921 | } |
| 1922 | |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1923 | static void tda998x_unbind(struct device *dev, struct device *master, |
| 1924 | void *data) |
| 1925 | { |
Russell King | a3584f6 | 2015-08-14 11:22:50 +0100 | [diff] [blame] | 1926 | struct tda998x_priv *priv = dev_get_drvdata(dev); |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1927 | |
Russell King | a3584f6 | 2015-08-14 11:22:50 +0100 | [diff] [blame] | 1928 | drm_encoder_cleanup(&priv->encoder); |
Russell King | 2143adb | 2018-08-02 10:25:19 +0100 | [diff] [blame^] | 1929 | tda998x_destroy(dev); |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1930 | } |
| 1931 | |
| 1932 | static const struct component_ops tda998x_ops = { |
| 1933 | .bind = tda998x_bind, |
| 1934 | .unbind = tda998x_unbind, |
| 1935 | }; |
| 1936 | |
| 1937 | static int |
| 1938 | tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id) |
| 1939 | { |
Russell King | 14e5b58 | 2016-11-03 10:16:17 +0000 | [diff] [blame] | 1940 | if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) { |
| 1941 | dev_warn(&client->dev, "adapter does not support I2C\n"); |
| 1942 | return -EIO; |
| 1943 | } |
Russell King | c707c36 | 2014-02-07 19:49:44 +0000 | [diff] [blame] | 1944 | return component_add(&client->dev, &tda998x_ops); |
| 1945 | } |
| 1946 | |
| 1947 | static int tda998x_remove(struct i2c_client *client) |
| 1948 | { |
| 1949 | component_del(&client->dev, &tda998x_ops); |
| 1950 | return 0; |
| 1951 | } |
| 1952 | |
Jean-Francois Moine | 0d44ea1 | 2014-01-25 18:14:41 +0100 | [diff] [blame] | 1953 | #ifdef CONFIG_OF |
| 1954 | static const struct of_device_id tda998x_dt_ids[] = { |
| 1955 | { .compatible = "nxp,tda998x", }, |
| 1956 | { } |
| 1957 | }; |
| 1958 | MODULE_DEVICE_TABLE(of, tda998x_dt_ids); |
| 1959 | #endif |
| 1960 | |
Arvind Yadav | b7f08c8 | 2017-08-19 23:58:20 +0530 | [diff] [blame] | 1961 | static const struct i2c_device_id tda998x_ids[] = { |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1962 | { "tda998x", 0 }, |
| 1963 | { } |
| 1964 | }; |
| 1965 | MODULE_DEVICE_TABLE(i2c, tda998x_ids); |
| 1966 | |
Russell King | 3d58e31 | 2015-08-14 11:13:50 +0100 | [diff] [blame] | 1967 | static struct i2c_driver tda998x_driver = { |
| 1968 | .probe = tda998x_probe, |
| 1969 | .remove = tda998x_remove, |
| 1970 | .driver = { |
| 1971 | .name = "tda998x", |
| 1972 | .of_match_table = of_match_ptr(tda998x_dt_ids), |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1973 | }, |
Russell King | 3d58e31 | 2015-08-14 11:13:50 +0100 | [diff] [blame] | 1974 | .id_table = tda998x_ids, |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1975 | }; |
| 1976 | |
Russell King | 3d58e31 | 2015-08-14 11:13:50 +0100 | [diff] [blame] | 1977 | module_i2c_driver(tda998x_driver); |
Rob Clark | e7792ce | 2013-01-08 19:21:02 -0600 | [diff] [blame] | 1978 | |
| 1979 | MODULE_AUTHOR("Rob Clark <robdclark@gmail.com"); |
| 1980 | MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder"); |
| 1981 | MODULE_LICENSE("GPL"); |