blob: 5b1461f6aeedf34ba9aba30182a761606f197f27 [file] [log] [blame]
Baruch Siach1e9c2852009-06-18 16:48:58 -07001/*
Grant Likelyc103de22011-06-04 18:38:28 -06002 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
9 *
10 * Data sheet: ARM DDI 0190B, September 2000
11 */
12#include <linux/spinlock.h>
13#include <linux/errno.h>
14#include <linux/module.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070015#include <linux/io.h>
16#include <linux/ioport.h>
17#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000018#include <linux/irqchip/chained_irq.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070019#include <linux/bitops.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070020#include <linux/gpio.h>
21#include <linux/device.h>
22#include <linux/amba/bus.h>
23#include <linux/amba/pl061.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080025#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053026#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070027
28#define GPIODIR 0x400
29#define GPIOIS 0x404
30#define GPIOIBE 0x408
31#define GPIOIEV 0x40C
32#define GPIOIE 0x410
33#define GPIORIS 0x414
34#define GPIOMIS 0x418
35#define GPIOIC 0x41C
36
37#define PL061_GPIO_NR 8
38
Deepak Sikrie198a8de2011-11-18 15:20:12 +053039#ifdef CONFIG_PM
40struct pl061_context_save_regs {
41 u8 gpio_data;
42 u8 gpio_dir;
43 u8 gpio_is;
44 u8 gpio_ibe;
45 u8 gpio_iev;
46 u8 gpio_ie;
47};
48#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070049
Baruch Siach1e9c2852009-06-18 16:48:58 -070050struct pl061_gpio {
Baruch Siach835c1922012-11-22 11:46:14 +020051 spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070052
53 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070054 struct gpio_chip gc;
Yunlei He27f9fec2014-12-02 12:32:59 +080055 bool uses_pinctrl;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053056
57#ifdef CONFIG_PM
58 struct pl061_context_save_regs csave_regs;
59#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070060};
61
Yunlei He27f9fec2014-12-02 12:32:59 +080062static int pl061_gpio_request(struct gpio_chip *gc, unsigned offset)
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080063{
64 /*
65 * Map back to global GPIO space and request muxing, the direction
66 * parameter does not matter for this controller.
67 */
Yunlei He27f9fec2014-12-02 12:32:59 +080068 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
69 int gpio = gc->base + offset;
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080070
Yunlei He27f9fec2014-12-02 12:32:59 +080071 if (chip->uses_pinctrl)
72 return pinctrl_request_gpio(gpio);
73 return 0;
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080074}
75
Yunlei He27f9fec2014-12-02 12:32:59 +080076static void pl061_gpio_free(struct gpio_chip *gc, unsigned offset)
Axel Lin22ce4462013-03-15 20:52:07 +080077{
Yunlei He27f9fec2014-12-02 12:32:59 +080078 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
79 int gpio = gc->base + offset;
Axel Lin22ce4462013-03-15 20:52:07 +080080
Yunlei He27f9fec2014-12-02 12:32:59 +080081 if (chip->uses_pinctrl)
82 pinctrl_free_gpio(gpio);
Axel Lin22ce4462013-03-15 20:52:07 +080083}
84
Baruch Siach1e9c2852009-06-18 16:48:58 -070085static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
86{
87 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
88 unsigned long flags;
89 unsigned char gpiodir;
90
91 if (offset >= gc->ngpio)
92 return -EINVAL;
93
94 spin_lock_irqsave(&chip->lock, flags);
95 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020096 gpiodir &= ~(BIT(offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -070097 writeb(gpiodir, chip->base + GPIODIR);
98 spin_unlock_irqrestore(&chip->lock, flags);
99
100 return 0;
101}
102
103static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
104 int value)
105{
106 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
107 unsigned long flags;
108 unsigned char gpiodir;
109
110 if (offset >= gc->ngpio)
111 return -EINVAL;
112
113 spin_lock_irqsave(&chip->lock, flags);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200114 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700115 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200116 gpiodir |= BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700117 writeb(gpiodir, chip->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +0100118
119 /*
120 * gpio value is set again, because pl061 doesn't allow to set value of
121 * a gpio pin before configuring it in OUT mode.
122 */
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200123 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700124 spin_unlock_irqrestore(&chip->lock, flags);
125
126 return 0;
127}
128
129static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
130{
131 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
132
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200133 return !!readb(chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700134}
135
136static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
137{
138 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
139
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200140 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700141}
142
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800143static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700144{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100145 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
146 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800147 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700148 unsigned long flags;
149 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100150 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700151
Axel Linc1cc9b92010-05-26 14:42:19 -0700152 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700153 return -EINVAL;
154
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800155 spin_lock_irqsave(&chip->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700156
157 gpioiev = readb(chip->base + GPIOIEV);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700158 gpiois = readb(chip->base + GPIOIS);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700159 gpioibe = readb(chip->base + GPIOIBE);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700160
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200161 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
162 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
163 {
164 dev_err(gc->dev,
165 "trying to configure line %d for both level and edge "
166 "detection, choose one!\n",
167 offset);
168 return -EINVAL;
169 }
170
Linus Walleij438a2c92013-11-26 12:59:51 +0100171 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200172 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
173
174 /* Disable edge detection */
175 gpioibe &= ~bit;
176 /* Enable level detection */
Linus Walleij438a2c92013-11-26 12:59:51 +0100177 gpiois |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200178 /* Select polarity */
179 if (polarity)
Linus Walleij438a2c92013-11-26 12:59:51 +0100180 gpioiev |= bit;
181 else
182 gpioiev &= ~bit;
Linus Walleij438a2c92013-11-26 12:59:51 +0100183
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200184 dev_dbg(gc->dev, "line %d: IRQ on %s level\n",
185 offset,
186 polarity ? "HIGH" : "LOW");
187 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
188 /* Disable level detection */
189 gpiois &= ~bit;
190 /* Select both edges, setting this makes GPIOEV be ignored */
Linus Walleij438a2c92013-11-26 12:59:51 +0100191 gpioibe |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200192
193 dev_dbg(gc->dev, "line %d: IRQ on both edges\n", offset);
194 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
195 (trigger & IRQ_TYPE_EDGE_FALLING)) {
196 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
197
198 /* Disable level detection */
199 gpiois &= ~bit;
200 /* Clear detection on both edges */
Linus Walleij438a2c92013-11-26 12:59:51 +0100201 gpioibe &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200202 /* Select edge */
203 if (rising)
Linus Walleij438a2c92013-11-26 12:59:51 +0100204 gpioiev |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200205 else
Linus Walleij438a2c92013-11-26 12:59:51 +0100206 gpioiev &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200207
208 dev_dbg(gc->dev, "line %d: IRQ on %s edge\n",
209 offset,
210 rising ? "RISING" : "FALLING");
211 } else {
212 /* No trigger: disable everything */
213 gpiois &= ~bit;
214 gpioibe &= ~bit;
215 gpioiev &= ~bit;
216 dev_warn(gc->dev, "no trigger selected for line %d\n",
217 offset);
Linus Walleij438a2c92013-11-26 12:59:51 +0100218 }
219
220 writeb(gpiois, chip->base + GPIOIS);
221 writeb(gpioibe, chip->base + GPIOIBE);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700222 writeb(gpioiev, chip->base + GPIOIEV);
223
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800224 spin_unlock_irqrestore(&chip->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700225
226 return 0;
227}
228
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200229static void pl061_irq_handler(struct irq_desc *desc)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700230{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600231 unsigned long pending;
232 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100233 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
234 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
Rob Herringdece9042011-12-09 14:12:53 -0600235 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700236
Rob Herringdece9042011-12-09 14:12:53 -0600237 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700238
Rob Herring2de0dbc2012-01-04 10:36:07 -0600239 pending = readb(chip->base + GPIOMIS);
240 writeb(pending, chip->base + GPIOIC);
241 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800242 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100243 generic_handle_irq(irq_find_mapping(gc->irqdomain,
244 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700245 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600246
Rob Herringdece9042011-12-09 14:12:53 -0600247 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700248}
249
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800250static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500251{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100252 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
253 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200254 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800255 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500256
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800257 spin_lock(&chip->lock);
258 gpioie = readb(chip->base + GPIOIE) & ~mask;
259 writeb(gpioie, chip->base + GPIOIE);
260 spin_unlock(&chip->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700261}
262
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800263static void pl061_irq_unmask(struct irq_data *d)
264{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100265 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
266 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200267 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800268 u8 gpioie;
269
270 spin_lock(&chip->lock);
271 gpioie = readb(chip->base + GPIOIE) | mask;
272 writeb(gpioie, chip->base + GPIOIE);
273 spin_unlock(&chip->lock);
274}
275
276static struct irq_chip pl061_irqchip = {
Linus Walleij9ae7e9e2013-11-26 14:19:44 +0100277 .name = "pl061",
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800278 .irq_mask = pl061_irq_mask,
279 .irq_unmask = pl061_irq_unmask,
280 .irq_set_type = pl061_irq_type,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800281};
282
Tobias Klauser8944df72012-10-05 11:45:28 +0200283static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700284{
Tobias Klauser8944df72012-10-05 11:45:28 +0200285 struct device *dev = &adev->dev;
Jingoo Hane56aee12013-07-30 17:08:05 +0900286 struct pl061_platform_data *pdata = dev_get_platdata(dev);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700287 struct pl061_gpio *chip;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800288 int ret, irq, i, irq_base;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700289
Tobias Klauser8944df72012-10-05 11:45:28 +0200290 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700291 if (chip == NULL)
292 return -ENOMEM;
293
Rob Herring76c05c82011-08-10 16:31:46 -0500294 if (pdata) {
295 chip->gc.base = pdata->gpio_base;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800296 irq_base = pdata->irq_base;
Linus Walleij78087552013-11-22 10:11:49 +0100297 if (irq_base <= 0) {
298 dev_err(&adev->dev, "invalid IRQ base in pdata\n");
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800299 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100300 }
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800301 } else {
Rob Herring76c05c82011-08-10 16:31:46 -0500302 chip->gc.base = -1;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800303 irq_base = 0;
304 }
Rob Herring76c05c82011-08-10 16:31:46 -0500305
Jingoo Han09bafc32014-02-12 11:53:58 +0900306 chip->base = devm_ioremap_resource(dev, &adev->res);
307 if (IS_ERR(chip->base))
308 return PTR_ERR(chip->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700309
310 spin_lock_init(&chip->lock);
Yunlei He27f9fec2014-12-02 12:32:59 +0800311 if (of_property_read_bool(dev->of_node, "gpio-ranges"))
312 chip->uses_pinctrl = true;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700313
Haojian Zhuang39b70ee2013-02-17 19:42:51 +0800314 chip->gc.request = pl061_gpio_request;
Axel Lin22ce4462013-03-15 20:52:07 +0800315 chip->gc.free = pl061_gpio_free;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700316 chip->gc.direction_input = pl061_direction_input;
317 chip->gc.direction_output = pl061_direction_output;
318 chip->gc.get = pl061_get_value;
319 chip->gc.set = pl061_set_value;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700320 chip->gc.ngpio = PL061_GPIO_NR;
Tobias Klauser8944df72012-10-05 11:45:28 +0200321 chip->gc.label = dev_name(dev);
322 chip->gc.dev = dev;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700323 chip->gc.owner = THIS_MODULE;
324
Baruch Siach1e9c2852009-06-18 16:48:58 -0700325 ret = gpiochip_add(&chip->gc);
326 if (ret)
Tobias Klauser8944df72012-10-05 11:45:28 +0200327 return ret;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700328
329 /*
330 * irq_chip support
331 */
Baruch Siach1e9c2852009-06-18 16:48:58 -0700332 writeb(0, chip->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200333 irq = adev->irq[0];
Linus Walleij78087552013-11-22 10:11:49 +0100334 if (irq < 0) {
335 dev_err(&adev->dev, "invalid IRQ\n");
Tobias Klauser8944df72012-10-05 11:45:28 +0200336 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100337 }
Tobias Klauser8944df72012-10-05 11:45:28 +0200338
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100339 ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip,
340 irq_base, handle_simple_irq,
341 IRQ_TYPE_NONE);
342 if (ret) {
343 dev_info(&adev->dev, "could not add irqchip\n");
344 return ret;
Linus Walleij78087552013-11-22 10:11:49 +0100345 }
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100346 gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip,
347 irq, pl061_irq_handler);
Linus Walleij2ba31542013-11-27 08:47:02 +0100348
Baruch Siach1e9c2852009-06-18 16:48:58 -0700349 for (i = 0; i < PL061_GPIO_NR; i++) {
Rob Herring76c05c82011-08-10 16:31:46 -0500350 if (pdata) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200351 if (pdata->directions & (BIT(i)))
Rob Herring76c05c82011-08-10 16:31:46 -0500352 pl061_direction_output(&chip->gc, i,
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200353 pdata->values & (BIT(i)));
Rob Herring76c05c82011-08-10 16:31:46 -0500354 else
355 pl061_direction_input(&chip->gc, i);
356 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700357 }
358
Tobias Klauser8944df72012-10-05 11:45:28 +0200359 amba_set_drvdata(adev, chip);
Fabio Estevam76b36272014-02-26 08:12:37 -0300360 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
361 &adev->res.start);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530362
Baruch Siach1e9c2852009-06-18 16:48:58 -0700363 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700364}
365
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530366#ifdef CONFIG_PM
367static int pl061_suspend(struct device *dev)
368{
369 struct pl061_gpio *chip = dev_get_drvdata(dev);
370 int offset;
371
372 chip->csave_regs.gpio_data = 0;
373 chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR);
374 chip->csave_regs.gpio_is = readb(chip->base + GPIOIS);
375 chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE);
376 chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV);
377 chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE);
378
379 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200380 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530381 chip->csave_regs.gpio_data |=
382 pl061_get_value(&chip->gc, offset) << offset;
383 }
384
385 return 0;
386}
387
388static int pl061_resume(struct device *dev)
389{
390 struct pl061_gpio *chip = dev_get_drvdata(dev);
391 int offset;
392
393 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200394 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530395 pl061_direction_output(&chip->gc, offset,
396 chip->csave_regs.gpio_data &
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200397 (BIT(offset)));
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530398 else
399 pl061_direction_input(&chip->gc, offset);
400 }
401
402 writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS);
403 writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE);
404 writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV);
405 writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE);
406
407 return 0;
408}
409
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530410static const struct dev_pm_ops pl061_dev_pm_ops = {
411 .suspend = pl061_suspend,
412 .resume = pl061_resume,
413 .freeze = pl061_suspend,
414 .restore = pl061_resume,
415};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530416#endif
417
Russell King2c39c9e2010-07-27 08:50:16 +0100418static struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700419 {
420 .id = 0x00041061,
421 .mask = 0x000fffff,
422 },
423 { 0, 0 },
424};
425
Dave Martin955b6782011-10-05 15:15:21 +0100426MODULE_DEVICE_TABLE(amba, pl061_ids);
427
Baruch Siach1e9c2852009-06-18 16:48:58 -0700428static struct amba_driver pl061_gpio_driver = {
429 .drv = {
430 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530431#ifdef CONFIG_PM
432 .pm = &pl061_dev_pm_ops,
433#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700434 },
435 .id_table = pl061_ids,
436 .probe = pl061_probe,
437};
438
439static int __init pl061_gpio_init(void)
440{
441 return amba_driver_register(&pl061_gpio_driver);
442}
Haojian Zhuang5985d762013-01-18 15:31:13 +0800443module_init(pl061_gpio_init);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700444
445MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
446MODULE_DESCRIPTION("PL061 GPIO driver");
447MODULE_LICENSE("GPL");