blob: 17edc43201d2bf955be3d2806380fb63533e6a13 [file] [log] [blame]
Thomas Gleixner1a59d1b82019-05-27 08:55:05 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Russell Kinga09e64f2008-08-05 16:14:15 +01002/*
Russell Kinga09e64f2008-08-05 16:14:15 +01003 * OMAP GPIO handling defines and functions
4 *
5 * Copyright (C) 2003-2005 Nokia Corporation
6 *
7 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Russell Kinga09e64f2008-08-05 16:14:15 +01008 */
9
10#ifndef __ASM_ARCH_OMAP_GPIO_H
11#define __ASM_ARCH_OMAP_GPIO_H
12
Janusz Krzysztofik26683312018-09-10 19:47:22 +020013#ifndef __ASSEMBLER__
Russell Kingfced80c2008-09-06 12:10:45 +010014#include <linux/io.h>
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -080015#include <linux/platform_device.h>
Janusz Krzysztofik26683312018-09-10 19:47:22 +020016#endif
Russell Kinga09e64f2008-08-05 16:14:15 +010017
Tony Lindgren61755562009-08-28 10:50:34 -070018#define OMAP1_MPUIO_BASE 0xfffb5000
Russell Kinga09e64f2008-08-05 16:14:15 +010019
Tony Lindgren5de62b82010-12-07 16:26:58 -080020/*
21 * These are the omap15xx/16xx offsets. The omap7xx offset are
22 * OMAP_MPUIO_ / 2 offsets below.
23 */
Russell Kinga09e64f2008-08-05 16:14:15 +010024#define OMAP_MPUIO_INPUT_LATCH 0x00
25#define OMAP_MPUIO_OUTPUT 0x04
26#define OMAP_MPUIO_IO_CNTL 0x08
27#define OMAP_MPUIO_KBR_LATCH 0x10
28#define OMAP_MPUIO_KBC 0x14
29#define OMAP_MPUIO_GPIO_EVENT_MODE 0x18
30#define OMAP_MPUIO_GPIO_INT_EDGE 0x1c
31#define OMAP_MPUIO_KBD_INT 0x20
32#define OMAP_MPUIO_GPIO_INT 0x24
33#define OMAP_MPUIO_KBD_MASKIT 0x28
34#define OMAP_MPUIO_GPIO_MASKIT 0x2c
35#define OMAP_MPUIO_GPIO_DEBOUNCING 0x30
36#define OMAP_MPUIO_LATCH 0x34
Russell Kinga09e64f2008-08-05 16:14:15 +010037
38#define OMAP34XX_NR_GPIOS 6
39
Kevin Hilman5ee1a812011-04-20 15:44:11 -070040/*
41 * OMAP1510 GPIO registers
42 */
43#define OMAP1510_GPIO_DATA_INPUT 0x00
44#define OMAP1510_GPIO_DATA_OUTPUT 0x04
45#define OMAP1510_GPIO_DIR_CONTROL 0x08
46#define OMAP1510_GPIO_INT_CONTROL 0x0c
47#define OMAP1510_GPIO_INT_MASK 0x10
48#define OMAP1510_GPIO_INT_STATUS 0x14
49#define OMAP1510_GPIO_PIN_CONTROL 0x18
50
51#define OMAP1510_IH_GPIO_BASE 64
52
53/*
54 * OMAP1610 specific GPIO registers
55 */
56#define OMAP1610_GPIO_REVISION 0x0000
57#define OMAP1610_GPIO_SYSCONFIG 0x0010
58#define OMAP1610_GPIO_SYSSTATUS 0x0014
59#define OMAP1610_GPIO_IRQSTATUS1 0x0018
60#define OMAP1610_GPIO_IRQENABLE1 0x001c
61#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
62#define OMAP1610_GPIO_DATAIN 0x002c
63#define OMAP1610_GPIO_DATAOUT 0x0030
64#define OMAP1610_GPIO_DIRECTION 0x0034
65#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
66#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
67#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
68#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
69#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
70#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
71#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
72#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
73
74/*
75 * OMAP7XX specific GPIO registers
76 */
77#define OMAP7XX_GPIO_DATA_INPUT 0x00
78#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
79#define OMAP7XX_GPIO_DIR_CONTROL 0x08
80#define OMAP7XX_GPIO_INT_CONTROL 0x0c
81#define OMAP7XX_GPIO_INT_MASK 0x10
82#define OMAP7XX_GPIO_INT_STATUS 0x14
83
84/*
85 * omap2+ specific GPIO registers
86 */
87#define OMAP24XX_GPIO_REVISION 0x0000
88#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
89#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
90#define OMAP24XX_GPIO_IRQENABLE2 0x002c
91#define OMAP24XX_GPIO_IRQENABLE1 0x001c
92#define OMAP24XX_GPIO_WAKE_EN 0x0020
93#define OMAP24XX_GPIO_CTRL 0x0030
94#define OMAP24XX_GPIO_OE 0x0034
95#define OMAP24XX_GPIO_DATAIN 0x0038
96#define OMAP24XX_GPIO_DATAOUT 0x003c
97#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
98#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
99#define OMAP24XX_GPIO_RISINGDETECT 0x0048
100#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
101#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
102#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
103#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
104#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
105#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
106#define OMAP24XX_GPIO_SETWKUENA 0x0084
107#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
108#define OMAP24XX_GPIO_SETDATAOUT 0x0094
109
110#define OMAP4_GPIO_REVISION 0x0000
111#define OMAP4_GPIO_EOI 0x0020
112#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
113#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
114#define OMAP4_GPIO_IRQSTATUS0 0x002c
115#define OMAP4_GPIO_IRQSTATUS1 0x0030
116#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
117#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
118#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
119#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
120#define OMAP4_GPIO_IRQWAKEN0 0x0044
121#define OMAP4_GPIO_IRQWAKEN1 0x0048
122#define OMAP4_GPIO_IRQENABLE1 0x011c
123#define OMAP4_GPIO_WAKE_EN 0x0120
124#define OMAP4_GPIO_IRQSTATUS2 0x0128
125#define OMAP4_GPIO_IRQENABLE2 0x012c
126#define OMAP4_GPIO_CTRL 0x0130
127#define OMAP4_GPIO_OE 0x0134
128#define OMAP4_GPIO_DATAIN 0x0138
129#define OMAP4_GPIO_DATAOUT 0x013c
130#define OMAP4_GPIO_LEVELDETECT0 0x0140
131#define OMAP4_GPIO_LEVELDETECT1 0x0144
132#define OMAP4_GPIO_RISINGDETECT 0x0148
133#define OMAP4_GPIO_FALLINGDETECT 0x014c
134#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
135#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
136#define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
137#define OMAP4_GPIO_SETIRQENABLE1 0x0164
138#define OMAP4_GPIO_CLEARWKUENA 0x0180
139#define OMAP4_GPIO_SETWKUENA 0x0184
140#define OMAP4_GPIO_CLEARDATAOUT 0x0190
141#define OMAP4_GPIO_SETDATAOUT 0x0194
142
Tony Lindgren4b254082012-08-30 15:37:24 -0700143#define OMAP_MAX_GPIO_LINES 192
144
Russell Kinga09e64f2008-08-05 16:14:15 +0100145#define OMAP_MPUIO(nr) (OMAP_MAX_GPIO_LINES + (nr))
146#define OMAP_GPIO_IS_MPUIO(nr) ((nr) >= OMAP_MAX_GPIO_LINES)
147
Janusz Krzysztofik26683312018-09-10 19:47:22 +0200148#ifndef __ASSEMBLER__
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700149struct omap_gpio_reg_offs {
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700150 u16 revision;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700151 u16 direction;
152 u16 datain;
153 u16 dataout;
154 u16 set_dataout;
155 u16 clr_dataout;
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700156 u16 irqstatus;
157 u16 irqstatus2;
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +0530158 u16 irqstatus_raw0;
159 u16 irqstatus_raw1;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700160 u16 irqenable;
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +0530161 u16 irqenable2;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700162 u16 set_irqenable;
163 u16 clr_irqenable;
Kevin Hilman9942da02011-04-22 12:02:05 -0700164 u16 debounce;
165 u16 debounce_en;
Charulatha Vc8eef652011-05-02 15:21:42 +0530166 u16 ctrl;
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530167 u16 wkup_en;
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530168 u16 leveldetect0;
169 u16 leveldetect1;
170 u16 risingdetect;
171 u16 fallingdetect;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530172 u16 irqctrl;
173 u16 edgectrl1;
174 u16 edgectrl2;
Charulatha Vfad96ea2011-05-25 11:23:50 +0530175 u16 pinctrl;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700176
177 bool irqenable_inv;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700178};
179
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -0800180struct omap_gpio_platform_data {
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -0800181 int bank_type;
182 int bank_width; /* GPIO bank width */
Tony Lindgren5de62b82010-12-07 16:26:58 -0800183 int bank_stride; /* Only needed for omap1 MPUIO */
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -0800184 bool dbck_flag; /* dbck required or not - True for OMAP3&4 */
Charulatha V0cde8d02011-05-05 20:15:16 +0530185 bool loses_context; /* whether the bank would ever lose context */
Charulatha Vd0d665a2011-08-31 00:02:21 +0530186 bool is_mpuio; /* whether the bank is of type MPUIO */
Charulatha V803a2432011-05-05 17:04:12 +0530187 u32 non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700188
189 struct omap_gpio_reg_offs *regs;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +0530190
191 /* Return context loss count due to PM states changing */
192 int (*get_context_loss_count)(struct device *dev);
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -0800193};
194
Janusz Krzysztofik26683312018-09-10 19:47:22 +0200195#endif /* __ASSEMBLER__ */
Russell Kinga09e64f2008-08-05 16:14:15 +0100196
Russell Kinga09e64f2008-08-05 16:14:15 +0100197#endif