blob: 979c1c5fe96a7e8cad19b406e2ac0f815b5ad4e6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040010#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/stddef.h>
13#include <linux/ioport.h>
14#include <linux/delay.h>
15#include <linux/utsname.h>
16#include <linux/initrd.h>
17#include <linux/console.h>
18#include <linux/bootmem.h>
19#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070020#include <linux/screen_info.h>
Will Deaconaf4dda72014-08-27 17:51:16 +010021#include <linux/of_iommu.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000022#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010024#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060025#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/cpu.h>
27#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000028#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000029#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010030#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010031#include <linux/bug.h>
32#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040033#include <linux/sort.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Catalin Marinasb86040a2009-07-24 12:32:54 +010035#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010036#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010038#include <asm/cputype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000041#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000042#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010044#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/mach-types.h>
46#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010047#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/tlbflush.h>
49
Grant Likely93c02ab2011-04-28 14:27:21 -060050#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#include <asm/mach/arch.h>
52#include <asm/mach/irq.h>
53#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010054#include <asm/system_info.h>
55#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060056#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010057#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080058#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000059#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010061#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000062
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
65char fpe_type[8];
66
67static int __init fpe_setup(char *line)
68{
69 memcpy(fpe_type, line, 8);
70 return 1;
71}
72
73__setup("fpe=", fpe_setup);
74#endif
75
Russell Kingca8f0b02014-05-27 20:34:28 +010076extern void init_default_cache_policy(unsigned long);
Russell Kingff69a4c2013-07-26 14:55:59 +010077extern void paging_init(const struct machine_desc *desc);
Russell King1221ed12015-04-04 17:25:20 +010078extern void early_paging_init(const struct machine_desc *);
Russell King0371d3f2011-07-05 19:58:29 +010079extern void sanity_check_meminfo(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070080extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010081extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010084EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000085unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000087unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010088EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010090unsigned int __atags_pointer __initdata;
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092unsigned int system_rev;
93EXPORT_SYMBOL(system_rev);
94
95unsigned int system_serial_low;
96EXPORT_SYMBOL(system_serial_low);
97
98unsigned int system_serial_high;
99EXPORT_SYMBOL(system_serial_high);
100
Russell King0385ebc2010-12-04 17:45:55 +0000101unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102EXPORT_SYMBOL(elf_hwcap);
103
Ard Biesheuvelb342ea42014-02-19 22:28:40 +0100104unsigned int elf_hwcap2 __read_mostly;
105EXPORT_SYMBOL(elf_hwcap2);
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108#ifdef MULTI_CPU
Russell King0385ebc2010-12-04 17:45:55 +0000109struct processor processor __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110#endif
111#ifdef MULTI_TLB
Russell King0385ebc2010-12-04 17:45:55 +0000112struct cpu_tlb_fns cpu_tlb __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113#endif
114#ifdef MULTI_USER
Russell King0385ebc2010-12-04 17:45:55 +0000115struct cpu_user_fns cpu_user __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#endif
117#ifdef MULTI_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000118struct cpu_cache_fns cpu_cache __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100120#ifdef CONFIG_OUTER_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000121struct outer_cache_fns outer_cache __read_mostly;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100122EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100123#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Dave Martin2ecccf92011-08-19 17:58:35 +0100125/*
126 * Cached cpu_architecture() result for use by assembler code.
127 * C code should use the cpu_architecture() function instead of accessing this
128 * variable directly.
129 */
130int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
131
Russell Kingccea7a12005-05-31 22:22:32 +0100132struct stack {
133 u32 irq[3];
134 u32 abt[3];
135 u32 und[3];
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100136 u32 fiq[3];
Russell Kingccea7a12005-05-31 22:22:32 +0100137} ____cacheline_aligned;
138
Catalin Marinas55bdd692010-05-21 18:06:41 +0100139#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100140static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100141#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143char elf_platform[ELF_PLATFORM_SIZE];
144EXPORT_SYMBOL(elf_platform);
145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146static const char *cpu_name;
147static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100148static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100149const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
152#define ENDIANNESS ((char)endian_test.l)
153
154DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
155
156/*
157 * Standard memory resources
158 */
159static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700160 {
161 .name = "Video RAM",
162 .start = 0,
163 .end = 0,
164 .flags = IORESOURCE_MEM
165 },
166 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100167 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700168 .start = 0,
169 .end = 0,
170 .flags = IORESOURCE_MEM
171 },
172 {
173 .name = "Kernel data",
174 .start = 0,
175 .end = 0,
176 .flags = IORESOURCE_MEM
177 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178};
179
180#define video_ram mem_res[0]
181#define kernel_code mem_res[1]
182#define kernel_data mem_res[2]
183
184static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700185 {
186 .name = "reserved",
187 .start = 0x3bc,
188 .end = 0x3be,
189 .flags = IORESOURCE_IO | IORESOURCE_BUSY
190 },
191 {
192 .name = "reserved",
193 .start = 0x378,
194 .end = 0x37f,
195 .flags = IORESOURCE_IO | IORESOURCE_BUSY
196 },
197 {
198 .name = "reserved",
199 .start = 0x278,
200 .end = 0x27f,
201 .flags = IORESOURCE_IO | IORESOURCE_BUSY
202 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203};
204
205#define lp0 io_res[0]
206#define lp1 io_res[1]
207#define lp2 io_res[2]
208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209static const char *proc_arch[] = {
210 "undefined/unknown",
211 "3",
212 "4",
213 "4T",
214 "5",
215 "5T",
216 "5TE",
217 "5TEJ",
218 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000219 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100220 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 "?(12)",
222 "?(13)",
223 "?(14)",
224 "?(15)",
225 "?(16)",
226 "?(17)",
227};
228
Catalin Marinas55bdd692010-05-21 18:06:41 +0100229#ifdef CONFIG_CPU_V7M
230static int __get_cpu_architecture(void)
231{
232 return CPU_ARCH_ARMv7M;
233}
234#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100235static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
237 int cpu_arch;
238
Russell King0ba8b9b2008-08-10 18:08:10 +0100239 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100241 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
242 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
243 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
244 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 if (cpu_arch)
246 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100247 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100248 /* Revised CPUID format. Read the Memory Model Feature
249 * Register 0 and check for VMSAv7 or PMSAv7 */
Mason526299c2015-03-17 21:37:25 +0100250 unsigned int mmfr0 = read_cpuid_ext(CPUID_EXT_MMFR0);
Catalin Marinas315cfe72011-02-15 18:06:57 +0100251 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
252 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100253 cpu_arch = CPU_ARCH_ARMv7;
254 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
255 (mmfr0 & 0x000000f0) == 0x00000020)
256 cpu_arch = CPU_ARCH_ARMv6;
257 else
258 cpu_arch = CPU_ARCH_UNKNOWN;
259 } else
260 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262 return cpu_arch;
263}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100264#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Dave Martin2ecccf92011-08-19 17:58:35 +0100266int __pure cpu_architecture(void)
267{
268 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
269
270 return __cpu_architecture;
271}
272
Will Deacon8925ec42010-09-13 16:18:30 +0100273static int cpu_has_aliasing_icache(unsigned int arch)
274{
275 int aliasing_icache;
276 unsigned int id_reg, num_sets, line_size;
277
Will Deacon7f94e9c2011-08-23 22:22:11 +0100278 /* PIPT caches never alias. */
279 if (icache_is_pipt())
280 return 0;
281
Will Deacon8925ec42010-09-13 16:18:30 +0100282 /* arch specifies the register format */
283 switch (arch) {
284 case CPU_ARCH_ARMv7:
Linus Walleij5fb31a92010-10-06 11:07:28 +0100285 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
286 : /* No output operands */
Will Deacon8925ec42010-09-13 16:18:30 +0100287 : "r" (1));
Linus Walleij5fb31a92010-10-06 11:07:28 +0100288 isb();
289 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
290 : "=r" (id_reg));
Will Deacon8925ec42010-09-13 16:18:30 +0100291 line_size = 4 << ((id_reg & 0x7) + 2);
292 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
293 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
294 break;
295 case CPU_ARCH_ARMv6:
296 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
297 break;
298 default:
299 /* I-cache aliases will be handled by D-cache aliasing code */
300 aliasing_icache = 0;
301 }
302
303 return aliasing_icache;
304}
305
Russell Kingc0e95872008-09-25 15:35:28 +0100306static void __init cacheid_init(void)
307{
Russell Kingc0e95872008-09-25 15:35:28 +0100308 unsigned int arch = cpu_architecture();
309
Catalin Marinas55bdd692010-05-21 18:06:41 +0100310 if (arch == CPU_ARCH_ARMv7M) {
311 cacheid = 0;
312 } else if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100313 unsigned int cachetype = read_cpuid_cachetype();
Catalin Marinasb57ee992009-03-03 11:44:12 +0100314 if ((cachetype & (7 << 29)) == 4 << 29) {
315 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100316 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100317 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100318 switch (cachetype & (3 << 14)) {
319 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100320 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100321 break;
322 case (3 << 14):
323 cacheid |= CACHEID_PIPT;
324 break;
325 }
Will Deacon8925ec42010-09-13 16:18:30 +0100326 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100327 arch = CPU_ARCH_ARMv6;
328 if (cachetype & (1 << 23))
329 cacheid = CACHEID_VIPT_ALIASING;
330 else
331 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100332 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100333 if (cpu_has_aliasing_icache(arch))
334 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100335 } else {
336 cacheid = CACHEID_VIVT;
337 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100338
Olof Johansson1b0f6682013-12-05 18:29:35 +0100339 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100340 cache_is_vivt() ? "VIVT" :
341 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100342 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100343 cache_is_vivt() ? "VIVT" :
344 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100345 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100346 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100347 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100348}
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/*
351 * These functions re-use the assembly code in head.S, which
352 * already provide the required functionality.
353 */
Russell King0f44ba12006-02-24 21:04:56 +0000354extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000355
Grant Likely93c02ab2011-04-28 14:27:21 -0600356void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000357{
358 extern void printascii(const char *);
359 char buf[256];
360 va_list ap;
361
362 va_start(ap, str);
363 vsnprintf(buf, sizeof(buf), str, ap);
364 va_end(ap);
365
366#ifdef CONFIG_DEBUG_LL
367 printascii(buf);
368#endif
369 printk("%s", buf);
370}
371
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100372static void __init cpuid_init_hwcaps(void)
373{
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100374 int block;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100375 u32 isar5;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100376
377 if (cpu_architecture() < CPU_ARCH_ARMv7)
378 return;
379
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100380 block = cpuid_feature_extract(CPUID_EXT_ISAR0, 24);
381 if (block >= 2)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100382 elf_hwcap |= HWCAP_IDIVA;
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100383 if (block >= 1)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100384 elf_hwcap |= HWCAP_IDIVT;
Will Deacona469abd2013-04-08 17:13:12 +0100385
386 /* LPAE implies atomic ldrd/strd instructions */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100387 block = cpuid_feature_extract(CPUID_EXT_MMFR0, 0);
388 if (block >= 5)
Will Deacona469abd2013-04-08 17:13:12 +0100389 elf_hwcap |= HWCAP_LPAE;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100390
391 /* check for supported v8 Crypto instructions */
392 isar5 = read_cpuid_ext(CPUID_EXT_ISAR5);
393
394 block = cpuid_feature_extract_field(isar5, 4);
395 if (block >= 2)
396 elf_hwcap2 |= HWCAP2_PMULL;
397 if (block >= 1)
398 elf_hwcap2 |= HWCAP2_AES;
399
400 block = cpuid_feature_extract_field(isar5, 8);
401 if (block >= 1)
402 elf_hwcap2 |= HWCAP2_SHA1;
403
404 block = cpuid_feature_extract_field(isar5, 12);
405 if (block >= 1)
406 elf_hwcap2 |= HWCAP2_SHA2;
407
408 block = cpuid_feature_extract_field(isar5, 16);
409 if (block >= 1)
410 elf_hwcap2 |= HWCAP2_CRC32;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100411}
412
Russell King58171bf2014-07-04 16:41:21 +0100413static void __init elf_hwcap_fixup(void)
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100414{
Russell King58171bf2014-07-04 16:41:21 +0100415 unsigned id = read_cpuid_id();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100416
417 /*
418 * HWCAP_TLS is available only on 1136 r1p0 and later,
419 * see also kuser_get_tls_init.
420 */
Russell King58171bf2014-07-04 16:41:21 +0100421 if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
422 ((id >> 20) & 3) == 0) {
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100423 elf_hwcap &= ~HWCAP_TLS;
Russell King58171bf2014-07-04 16:41:21 +0100424 return;
425 }
426
427 /* Verify if CPUID scheme is implemented */
428 if ((id & 0x000f0000) != 0x000f0000)
429 return;
430
431 /*
432 * If the CPU supports LDREX/STREX and LDREXB/STREXB,
433 * avoid advertising SWP; it may not be atomic with
434 * multiprocessing cores.
435 */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100436 if (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) > 1 ||
437 (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) == 1 &&
438 cpuid_feature_extract(CPUID_EXT_ISAR3, 20) >= 3))
Russell King58171bf2014-07-04 16:41:21 +0100439 elf_hwcap &= ~HWCAP_SWP;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100440}
441
Russell Kingb69874e2011-06-21 18:57:31 +0100442/*
443 * cpu_init - initialise one CPU.
444 *
445 * cpu_init sets up the per-CPU stacks.
446 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100447void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100448{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100449#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100450 unsigned int cpu = smp_processor_id();
451 struct stack *stk = &stacks[cpu];
452
453 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100454 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100455 BUG();
456 }
457
Rob Herring14318efb2012-11-29 20:39:54 +0100458 /*
459 * This only works on resume and secondary cores. For booting on the
460 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
461 */
462 set_my_cpu_offset(per_cpu_offset(cpu));
463
Russell Kingb69874e2011-06-21 18:57:31 +0100464 cpu_proc_init();
465
466 /*
467 * Define the placement constraint for the inline asm directive below.
468 * In Thumb-2, msr with an immediate value is not allowed.
469 */
470#ifdef CONFIG_THUMB2_KERNEL
471#define PLC "r"
472#else
473#define PLC "I"
474#endif
475
476 /*
477 * setup stacks for re-entrant exception handlers
478 */
479 __asm__ (
480 "msr cpsr_c, %1\n\t"
481 "add r14, %0, %2\n\t"
482 "mov sp, r14\n\t"
483 "msr cpsr_c, %3\n\t"
484 "add r14, %0, %4\n\t"
485 "mov sp, r14\n\t"
486 "msr cpsr_c, %5\n\t"
487 "add r14, %0, %6\n\t"
488 "mov sp, r14\n\t"
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100489 "msr cpsr_c, %7\n\t"
490 "add r14, %0, %8\n\t"
491 "mov sp, r14\n\t"
492 "msr cpsr_c, %9"
Russell Kingb69874e2011-06-21 18:57:31 +0100493 :
494 : "r" (stk),
495 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
496 "I" (offsetof(struct stack, irq[0])),
497 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
498 "I" (offsetof(struct stack, abt[0])),
499 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
500 "I" (offsetof(struct stack, und[0])),
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100501 PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
502 "I" (offsetof(struct stack, fiq[0])),
Russell Kingb69874e2011-06-21 18:57:31 +0100503 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
504 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100505#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100506}
507
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100508u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100509
510void __init smp_setup_processor_id(void)
511{
512 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000513 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
514 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100515
516 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000517 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100518 cpu_logical_map(i) = i == cpu ? 0 : i;
519
Ming Lei9394c1c2013-03-11 13:52:12 +0100520 /*
521 * clear __my_cpu_offset on boot CPU to avoid hang caused by
522 * using percpu variable early, for example, lockdep will
523 * access percpu variable inside lock_release
524 */
525 set_my_cpu_offset(0);
526
Olof Johansson1b0f6682013-12-05 18:29:35 +0100527 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100528}
529
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100530struct mpidr_hash mpidr_hash;
531#ifdef CONFIG_SMP
532/**
533 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
534 * level in order to build a linear index from an
535 * MPIDR value. Resulting algorithm is a collision
536 * free hash carried out through shifting and ORing
537 */
538static void __init smp_build_mpidr_hash(void)
539{
540 u32 i, affinity;
541 u32 fs[3], bits[3], ls, mask = 0;
542 /*
543 * Pre-scan the list of MPIDRS and filter out bits that do
544 * not contribute to affinity levels, ie they never toggle.
545 */
546 for_each_possible_cpu(i)
547 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
548 pr_debug("mask of set bits 0x%x\n", mask);
549 /*
550 * Find and stash the last and first bit set at all affinity levels to
551 * check how many bits are required to represent them.
552 */
553 for (i = 0; i < 3; i++) {
554 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
555 /*
556 * Find the MSB bit and LSB bits position
557 * to determine how many bits are required
558 * to express the affinity level.
559 */
560 ls = fls(affinity);
561 fs[i] = affinity ? ffs(affinity) - 1 : 0;
562 bits[i] = ls - fs[i];
563 }
564 /*
565 * An index can be created from the MPIDR by isolating the
566 * significant bits at each affinity level and by shifting
567 * them in order to compress the 24 bits values space to a
568 * compressed set of values. This is equivalent to hashing
569 * the MPIDR through shifting and ORing. It is a collision free
570 * hash though not minimal since some levels might contain a number
571 * of CPUs that is not an exact power of 2 and their bit
572 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
573 */
574 mpidr_hash.shift_aff[0] = fs[0];
575 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
576 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
577 (bits[1] + bits[0]);
578 mpidr_hash.mask = mask;
579 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
580 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
581 mpidr_hash.shift_aff[0],
582 mpidr_hash.shift_aff[1],
583 mpidr_hash.shift_aff[2],
584 mpidr_hash.mask,
585 mpidr_hash.bits);
586 /*
587 * 4x is an arbitrary value used to warn on a hash table much bigger
588 * than expected on most systems.
589 */
590 if (mpidr_hash_size() > 4 * num_possible_cpus())
591 pr_warn("Large number of MPIDR hash buckets detected\n");
592 sync_cache_w(&mpidr_hash);
593}
594#endif
595
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596static void __init setup_processor(void)
597{
598 struct proc_info_list *list;
599
600 /*
601 * locate processor in the list of supported processor
602 * types. The linker builds this table for us from the
603 * entries in arch/arm/mm/proc-*.S
604 */
Russell King0ba8b9b2008-08-10 18:08:10 +0100605 list = lookup_processor_type(read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 if (!list) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100607 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
608 read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 while (1);
610 }
611
612 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100613 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
615#ifdef MULTI_CPU
616 processor = *list->proc;
617#endif
618#ifdef MULTI_TLB
619 cpu_tlb = *list->tlb;
620#endif
621#ifdef MULTI_USER
622 cpu_user = *list->user;
623#endif
624#ifdef MULTI_CACHE
625 cpu_cache = *list->cache;
626#endif
627
Olof Johansson1b0f6682013-12-05 18:29:35 +0100628 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
629 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
Russell King4585eaf2014-04-13 18:47:34 +0100630 proc_arch[cpu_architecture()], get_cr());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
Will Deacona34dbfb2011-11-11 11:35:58 +0100632 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
633 list->arch_name, ENDIANNESS);
634 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
635 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100637
638 cpuid_init_hwcaps();
639
Catalin Marinasadeff422006-04-10 21:32:35 +0100640#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100641 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100642#endif
Russell Kingca8f0b02014-05-27 20:34:28 +0100643#ifdef CONFIG_MMU
644 init_default_cache_policy(list->__cpu_mm_mmu_flags);
645#endif
Rob Herring92871b92013-10-09 17:26:44 +0100646 erratum_a15_798181_init();
647
Russell King58171bf2014-07-04 16:41:21 +0100648 elf_hwcap_fixup();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100649
Russell Kingc0e95872008-09-25 15:35:28 +0100650 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100651 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100652}
653
Grant Likely93c02ab2011-04-28 14:27:21 -0600654void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655{
Russell Kingff69a4c2013-07-26 14:55:59 +0100656 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Grant Likely62913192011-04-28 14:27:21 -0600658 early_print("Available machine support:\n\nID (hex)\tNAME\n");
659 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100660 early_print("%08x\t%s\n", p->nr, p->name);
661
662 early_print("\nPlease check your kernel config and/or bootloader.\n");
663
664 while (true)
665 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666}
667
Magnus Damm6a5014a2013-10-22 17:53:16 +0100668int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100669{
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100670 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400671
Russell King3a669412005-06-22 21:43:10 +0100672 /*
673 * Ensure that start/size are aligned to a page boundary.
Masahiro Yamada909ba292015-01-20 04:38:25 +0100674 * Size is rounded down, start is rounded up.
Russell King3a669412005-06-22 21:43:10 +0100675 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100676 aligned_start = PAGE_ALIGN(start);
Masahiro Yamada909ba292015-01-20 04:38:25 +0100677 if (aligned_start > start + size)
678 size = 0;
679 else
680 size -= aligned_start - start;
Will Deacone5ab8582012-04-12 17:15:08 +0100681
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100682#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
683 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100684 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
685 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100686 return -EINVAL;
687 }
688
689 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100690 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
691 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100692 /*
693 * To ensure bank->start + bank->size is representable in
694 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
695 * This means we lose a page after masking.
696 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100697 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100698 }
699#endif
700
Russell King571b1432014-01-11 11:22:18 +0000701 if (aligned_start < PHYS_OFFSET) {
702 if (aligned_start + size <= PHYS_OFFSET) {
703 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
704 aligned_start, aligned_start + size);
705 return -EINVAL;
706 }
707
708 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
709 aligned_start, (u64)PHYS_OFFSET);
710
711 size -= PHYS_OFFSET - aligned_start;
712 aligned_start = PHYS_OFFSET;
713 }
714
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100715 start = aligned_start;
716 size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400717
718 /*
719 * Check whether this memory region has non-zero size or
720 * invalid node number.
721 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100722 if (size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400723 return -EINVAL;
724
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100725 memblock_add(start, size);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400726 return 0;
Russell King3a669412005-06-22 21:43:10 +0100727}
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729/*
730 * Pick out the memory size. We look for mem=size@start,
731 * where start and size are "size[KkMm]"
732 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100733
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100734static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735{
736 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100737 u64 size;
738 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100739 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
741 /*
742 * If the user specifies memory size, we
743 * blow away any automatically generated
744 * size.
745 */
746 if (usermem == 0) {
747 usermem = 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100748 memblock_remove(memblock_start_of_DRAM(),
749 memblock_end_of_DRAM() - memblock_start_of_DRAM());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 }
751
752 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100753 size = memparse(p, &endp);
754 if (*endp == '@')
755 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
Andrew Morton1c97b732006-04-20 21:41:18 +0100757 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100758
759 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100761early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Russell Kingff69a4c2013-07-26 14:55:59 +0100763static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764{
Dima Zavin11b93692011-01-14 23:05:14 +0100765 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Russell King37efe642008-12-01 11:53:07 +0000768 kernel_code.start = virt_to_phys(_text);
769 kernel_code.end = virt_to_phys(_etext - 1);
Russell King842eab42010-10-01 14:12:22 +0100770 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000771 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
Dima Zavin11b93692011-01-14 23:05:14 +0100773 for_each_memblock(memory, region) {
Santosh Shilimkarca474402014-02-06 19:50:35 +0100774 res = memblock_virt_alloc(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 res->name = "System RAM";
Dima Zavin11b93692011-01-14 23:05:14 +0100776 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
777 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
779
780 request_resource(&iomem_resource, res);
781
782 if (kernel_code.start >= res->start &&
783 kernel_code.end <= res->end)
784 request_resource(res, &kernel_code);
785 if (kernel_data.start >= res->start &&
786 kernel_data.end <= res->end)
787 request_resource(res, &kernel_data);
788 }
789
790 if (mdesc->video_start) {
791 video_ram.start = mdesc->video_start;
792 video_ram.end = mdesc->video_end;
793 request_resource(&iomem_resource, &video_ram);
794 }
795
796 /*
797 * Some machines don't have the possibility of ever
798 * possessing lp0, lp1 or lp2
799 */
800 if (mdesc->reserve_lp0)
801 request_resource(&ioport_resource, &lp0);
802 if (mdesc->reserve_lp1)
803 request_resource(&ioport_resource, &lp1);
804 if (mdesc->reserve_lp2)
805 request_resource(&ioport_resource, &lp2);
806}
807
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
809struct screen_info screen_info = {
810 .orig_video_lines = 30,
811 .orig_video_cols = 80,
812 .orig_video_mode = 0,
813 .orig_video_ega_bx = 0,
814 .orig_video_isVGA = 1,
815 .orig_video_points = 8
816};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817#endif
818
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819static int __init customize_machine(void)
820{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000821 /*
822 * customizes platform devices, or adds new ones
823 * On DT based machines, we fall back to populating the
824 * machine from the device tree, if no callback is provided,
825 * otherwise we would always need an init_machine callback.
826 */
Will Deaconaf4dda72014-08-27 17:51:16 +0100827 of_iommu_init();
Russell King8ff14432010-12-20 10:18:36 +0000828 if (machine_desc->init_machine)
829 machine_desc->init_machine();
Arnd Bergmann883a1062013-01-31 17:51:18 +0000830#ifdef CONFIG_OF
831 else
832 of_platform_populate(NULL, of_default_bus_match_table,
833 NULL, NULL);
834#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 return 0;
836}
837arch_initcall(customize_machine);
838
Shawn Guo90de4132012-04-25 22:24:44 +0800839static int __init init_machine_late(void)
840{
841 if (machine_desc->init_late)
842 machine_desc->init_late();
843 return 0;
844}
845late_initcall(init_machine_late);
846
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100847#ifdef CONFIG_KEXEC
848static inline unsigned long long get_total_mem(void)
849{
850 unsigned long total;
851
852 total = max_low_pfn - min_low_pfn;
853 return total << PAGE_SHIFT;
854}
855
856/**
857 * reserve_crashkernel() - reserves memory are for crash kernel
858 *
859 * This function reserves memory area given in "crashkernel=" kernel command
860 * line parameter. The memory reserved is used by a dump capture kernel when
861 * primary kernel is crashing.
862 */
863static void __init reserve_crashkernel(void)
864{
865 unsigned long long crash_size, crash_base;
866 unsigned long long total_mem;
867 int ret;
868
869 total_mem = get_total_mem();
870 ret = parse_crashkernel(boot_command_line, total_mem,
871 &crash_size, &crash_base);
872 if (ret)
873 return;
874
Santosh Shilimkar84f452b2013-06-30 00:28:46 -0400875 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100876 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100877 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
878 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100879 return;
880 }
881
Olof Johansson1b0f6682013-12-05 18:29:35 +0100882 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
883 (unsigned long)(crash_size >> 20),
884 (unsigned long)(crash_base >> 20),
885 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100886
887 crashk_res.start = crash_base;
888 crashk_res.end = crash_base + crash_size - 1;
889 insert_resource(&iomem_resource, &crashk_res);
890}
891#else
892static inline void reserve_crashkernel(void) {}
893#endif /* CONFIG_KEXEC */
894
Dave Martin4588c342012-02-17 16:54:28 +0000895void __init hyp_mode_check(void)
896{
897#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +0100898 sync_boot_mode();
899
Dave Martin4588c342012-02-17 16:54:28 +0000900 if (is_hyp_mode_available()) {
901 pr_info("CPU: All CPU(s) started in HYP mode.\n");
902 pr_info("CPU: Virtualization extensions available.\n");
903 } else if (is_hyp_mode_mismatched()) {
904 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
905 __boot_cpu_mode & MODE_MASK);
906 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
907 } else
908 pr_info("CPU: All CPU(s) started in SVC mode.\n");
909#endif
910}
911
Grant Likely62913192011-04-28 14:27:21 -0600912void __init setup_arch(char **cmdline_p)
913{
Russell Kingff69a4c2013-07-26 14:55:59 +0100914 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -0600915
Grant Likely62913192011-04-28 14:27:21 -0600916 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -0600917 mdesc = setup_machine_fdt(__atags_pointer);
918 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +0100919 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Grant Likely62913192011-04-28 14:27:21 -0600920 machine_desc = mdesc;
921 machine_name = mdesc->name;
Russell King719c9d12014-10-28 12:40:26 +0000922 dump_stack_set_arch_desc("%s", mdesc->name);
Grant Likely62913192011-04-28 14:27:21 -0600923
Robin Holt16d6d5b2013-07-08 16:01:39 -0700924 if (mdesc->reboot_mode != REBOOT_HARD)
925 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -0600926
Russell King37efe642008-12-01 11:53:07 +0000927 init_mm.start_code = (unsigned long) _text;
928 init_mm.end_code = (unsigned long) _etext;
929 init_mm.end_data = (unsigned long) _edata;
930 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100932 /* populate cmd_line too for later use, preserving boot_command_line */
933 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
934 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100935
936 parse_early_param();
937
Russell King1221ed12015-04-04 17:25:20 +0100938#ifdef CONFIG_MMU
939 early_paging_init(mdesc);
940#endif
Santosh Shilimkar7c927322013-12-02 20:29:59 +0100941 setup_dma_zone(mdesc);
Russell King0371d3f2011-07-05 19:58:29 +0100942 sanity_check_meminfo();
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100943 arm_memblock_init(mdesc);
Russell King2778f622010-07-09 16:27:52 +0100944
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400945 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +0100946 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
Russell Kinga5287212011-11-04 15:05:24 +0000948 if (mdesc->restart)
949 arm_pm_restart = mdesc->restart;
950
Grant Likely93c02ab2011-04-28 14:27:21 -0600951 unflatten_device_tree();
952
Lorenzo Pieralisi55871642011-12-14 16:01:24 +0000953 arm_dt_init_cpu_maps();
Stefano Stabellini05774082013-05-21 14:24:11 +0000954 psci_init();
Russell King7bbb7942006-02-16 11:08:09 +0000955#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100956 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +0000957 if (!mdesc->smp_init || !mdesc->smp_init()) {
958 if (psci_smp_available())
959 smp_set_ops(&psci_smp_ops);
960 else if (mdesc->smp)
961 smp_set_ops(mdesc->smp);
962 }
Russell Kingf00ec482010-09-04 10:47:48 +0100963 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100964 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100965 }
Russell King7bbb7942006-02-16 11:08:09 +0000966#endif
Dave Martin4588c342012-02-17 16:54:28 +0000967
968 if (!is_smp())
969 hyp_mode_check();
970
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100971 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +0000972
eric miao52108642010-12-13 09:42:34 +0100973#ifdef CONFIG_MULTI_IRQ_HANDLER
974 handle_arch_irq = mdesc->handle_irq;
975#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
977#ifdef CONFIG_VT
978#if defined(CONFIG_VGA_CONSOLE)
979 conswitchp = &vga_con;
980#elif defined(CONFIG_DUMMY_CONSOLE)
981 conswitchp = &dummy_con;
982#endif
983#endif
Russell Kingdec12e62010-12-16 13:49:34 +0000984
985 if (mdesc->init_early)
986 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987}
988
989
990static int __init topology_init(void)
991{
992 int cpu;
993
Russell King66fb8bd2007-03-13 09:54:21 +0000994 for_each_possible_cpu(cpu) {
995 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
996 cpuinfo->cpu.hotpluggable = 1;
997 register_cpu(&cpuinfo->cpu, cpu);
998 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999
1000 return 0;
1001}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002subsys_initcall(topology_init);
1003
Russell Kinge119bff2010-01-10 17:23:29 +00001004#ifdef CONFIG_HAVE_PROC_CPU
1005static int __init proc_cpu_init(void)
1006{
1007 struct proc_dir_entry *res;
1008
1009 res = proc_mkdir("cpu", NULL);
1010 if (!res)
1011 return -ENOMEM;
1012 return 0;
1013}
1014fs_initcall(proc_cpu_init);
1015#endif
1016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017static const char *hwcap_str[] = {
1018 "swp",
1019 "half",
1020 "thumb",
1021 "26bit",
1022 "fastmult",
1023 "fpa",
1024 "vfp",
1025 "edsp",
1026 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +01001027 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +01001028 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +00001029 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +00001030 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +01001031 "vfpv3",
1032 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +01001033 "tls",
1034 "vfpv4",
1035 "idiva",
1036 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001037 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001038 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001039 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 NULL
1041};
1042
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001043static const char *hwcap2_str[] = {
Ard Biesheuvel8258a982014-02-19 22:29:40 +01001044 "aes",
1045 "pmull",
1046 "sha1",
1047 "sha2",
1048 "crc32",
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001049 NULL
1050};
1051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052static int c_show(struct seq_file *m, void *v)
1053{
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001054 int i, j;
1055 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001058 /*
1059 * glibc reads /proc/cpuinfo to determine the number of
1060 * online processors, looking for lines beginning with
1061 * "processor". Give glibc what it expects.
1062 */
1063 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001064 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1065 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1066 cpu_name, cpuid & 15, elf_platform);
1067
Pavel Machek4bf9636c2015-01-04 20:01:23 +01001068#if defined(CONFIG_SMP)
1069 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1070 per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
1071 (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
1072#else
1073 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1074 loops_per_jiffy / (500000/HZ),
1075 (loops_per_jiffy / (5000/HZ)) % 100);
1076#endif
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001077 /* dump out the processor features */
1078 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001080 for (j = 0; hwcap_str[j]; j++)
1081 if (elf_hwcap & (1 << j))
1082 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001084 for (j = 0; hwcap2_str[j]; j++)
1085 if (elf_hwcap2 & (1 << j))
1086 seq_printf(m, "%s ", hwcap2_str[j]);
1087
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001088 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1089 seq_printf(m, "CPU architecture: %s\n",
1090 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001092 if ((cpuid & 0x0008f000) == 0x00000000) {
1093 /* pre-ARM7 */
1094 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 } else {
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001096 if ((cpuid & 0x0008f000) == 0x00007000) {
1097 /* ARM7 */
1098 seq_printf(m, "CPU variant\t: 0x%02x\n",
1099 (cpuid >> 16) & 127);
1100 } else {
1101 /* post-ARM7 */
1102 seq_printf(m, "CPU variant\t: 0x%x\n",
1103 (cpuid >> 20) & 15);
1104 }
1105 seq_printf(m, "CPU part\t: 0x%03x\n",
1106 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 }
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001108 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
1111 seq_printf(m, "Hardware\t: %s\n", machine_name);
1112 seq_printf(m, "Revision\t: %04x\n", system_rev);
1113 seq_printf(m, "Serial\t\t: %08x%08x\n",
1114 system_serial_high, system_serial_low);
1115
1116 return 0;
1117}
1118
1119static void *c_start(struct seq_file *m, loff_t *pos)
1120{
1121 return *pos < 1 ? (void *)1 : NULL;
1122}
1123
1124static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1125{
1126 ++*pos;
1127 return NULL;
1128}
1129
1130static void c_stop(struct seq_file *m, void *v)
1131{
1132}
1133
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001134const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 .start = c_start,
1136 .next = c_next,
1137 .stop = c_stop,
1138 .show = c_show
1139};